blob: 8907a6593b42a28650cca1a9f19baf2fc5e8eeca [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
Andy Lutomirski478dc892015-11-12 12:59:04 -08002#include <linux/jump_label.h>
Josh Poimboeuf8c1f7552017-07-11 10:33:44 -05003#include <asm/unwind_hints.h>
Dave Hansen8a093172017-12-04 15:07:35 +01004#include <asm/cpufeatures.h>
5#include <asm/page_types.h>
Peter Zijlstra6fd166a2017-12-04 15:07:59 +01006#include <asm/percpu.h>
7#include <asm/asm-offsets.h>
8#include <asm/processor-flags.h>
Andy Lutomirski478dc892015-11-12 12:59:04 -08009
Ingo Molnar0c2bd5a2008-01-30 13:32:49 +010010/*
Ingo Molnar063f8912009-02-03 18:02:36 +010011
12 x86 function call convention, 64-bit:
13 -------------------------------------
14 arguments | callee-saved | extra caller-saved | return
15 [callee-clobbered] | | [callee-clobbered] |
16 ---------------------------------------------------------------------------
17 rdi rsi rdx rcx r8-9 | rbx rbp [*] r12-15 | r10-11 | rax, rdx [**]
18
19 ( rsp is obviously invariant across normal function calls. (gcc can 'merge'
20 functions when it sees tail-call optimization possibilities) rflags is
21 clobbered. Leftover arguments are passed over the stack frame.)
22
23 [*] In the frame-pointers case rbp is fixed to the stack frame.
24
25 [**] for struct return values wider than 64 bits the return convention is a
26 bit more complex: up to 128 bits width we return small structures
27 straight in rax, rdx. For structures larger than that (3 words or
28 larger) the caller puts a pointer to an on-stack return struct
29 [allocated in the caller's stack frame] into the first argument - i.e.
30 into rdi. All other arguments shift up by one in this case.
31 Fortunately this case is rare in the kernel.
32
33For 32-bit we have the following conventions - kernel is built with
34-mregparm=3 and -freg-struct-return:
35
36 x86 function calling convention, 32-bit:
37 ----------------------------------------
38 arguments | callee-saved | extra caller-saved | return
39 [callee-clobbered] | | [callee-clobbered] |
40 -------------------------------------------------------------------------
41 eax edx ecx | ebx edi esi ebp [*] | <none> | eax, edx [**]
42
43 ( here too esp is obviously invariant across normal function calls. eflags
44 is clobbered. Leftover arguments are passed over the stack frame. )
45
46 [*] In the frame-pointers case ebp is fixed to the stack frame.
47
48 [**] We build with -freg-struct-return, which on 32-bit means similar
49 semantics as on 64-bit: edx can be used for a second return value
50 (i.e. covering integer and structure sizes up to 64 bits) - after that
51 it gets more complex and more expensive: 3-word or larger struct returns
52 get done in the caller's frame and the pointer to the return struct goes
53 into regparm0, i.e. eax - the other arguments shift up and the
54 function's register parameters degenerate to regparm=2 in essence.
55
56*/
57
Peter Zijlstra1a338ac2013-08-14 14:51:00 +020058#ifdef CONFIG_X86_64
59
Ingo Molnar063f8912009-02-03 18:02:36 +010060/*
Tao Guo1b2b23d2012-09-26 04:28:22 -040061 * 64-bit system call stack frame layout defines and helpers,
62 * for assembly code:
Ingo Molnar0c2bd5a2008-01-30 13:32:49 +010063 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Denys Vlasenko76f5df42015-02-26 14:40:27 -080065/* The layout forms the "struct pt_regs" on the stack: */
66/*
67 * C ABI says these regs are callee-preserved. They aren't saved on kernel entry
68 * unless syscall needs a complete, fully filled "struct pt_regs".
69 */
70#define R15 0*8
71#define R14 1*8
72#define R13 2*8
73#define R12 3*8
74#define RBP 4*8
75#define RBX 5*8
76/* These regs are callee-clobbered. Always saved on kernel entry. */
77#define R11 6*8
78#define R10 7*8
79#define R9 8*8
80#define R8 9*8
81#define RAX 10*8
82#define RCX 11*8
83#define RDX 12*8
84#define RSI 13*8
85#define RDI 14*8
86/*
87 * On syscall entry, this is syscall#. On CPU exception, this is error code.
88 * On hw interrupt, it's IRQ number:
89 */
90#define ORIG_RAX 15*8
91/* Return frame for iretq */
92#define RIP 16*8
93#define CS 17*8
94#define EFLAGS 18*8
95#define RSP 19*8
96#define SS 20*8
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
Denys Vlasenko911d2bb2015-02-26 14:40:36 -080098#define SIZEOF_PTREGS 21*8
99
Alexander Kuleshov59df2262016-10-20 01:11:08 +0600100 .macro ALLOC_PT_GPREGS_ON_STACK
101 addq $-(15*8), %rsp
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 .endm
103
Dominik Brodowski2e3f0092018-02-11 11:49:42 +0100104 .macro SAVE_REGS offset=0
Ingo Molnar131484c2015-05-28 12:21:47 +0200105 movq %rdi, 14*8+\offset(%rsp)
Dominik Brodowski2e3f0092018-02-11 11:49:42 +0100106 movq %rsi, 13*8+\offset(%rsp)
107 movq %rdx, 12*8+\offset(%rsp)
108 movq %rcx, 11*8+\offset(%rsp)
109 movq %rax, 10*8+\offset(%rsp)
110 movq %r8, 9*8+\offset(%rsp)
111 movq %r9, 8*8+\offset(%rsp)
112 movq %r10, 7*8+\offset(%rsp)
113 movq %r11, 6*8+\offset(%rsp)
Ingo Molnar131484c2015-05-28 12:21:47 +0200114 movq %rbx, 5*8+\offset(%rsp)
Dominik Brodowski2e3f0092018-02-11 11:49:42 +0100115 movq %rbp, 4*8+\offset(%rsp)
116 movq %r12, 3*8+\offset(%rsp)
117 movq %r13, 2*8+\offset(%rsp)
118 movq %r14, 1*8+\offset(%rsp)
119 movq %r15, 0*8+\offset(%rsp)
Josh Poimboeuf8c1f7552017-07-11 10:33:44 -0500120 UNWIND_HINT_REGS offset=\offset
Denys Vlasenko76f5df42015-02-26 14:40:27 -0800121 .endm
Denys Vlasenko76f5df42015-02-26 14:40:27 -0800122
Dan Williams3ac6d8c2018-02-05 17:18:11 -0800123 /*
124 * Sanitize registers of values that a speculation attack
125 * might otherwise want to exploit. The lower registers are
126 * likely clobbered well before they could be put to use in
127 * a speculative execution gadget:
128 */
129 .macro CLEAR_REGS_NOSPEC
130 xorl %ebp, %ebp
131 xorl %ebx, %ebx
132 xorq %r8, %r8
133 xorq %r9, %r9
134 xorq %r10, %r10
135 xorq %r11, %r11
136 xorq %r12, %r12
137 xorq %r13, %r13
138 xorq %r14, %r14
139 xorq %r15, %r15
140 .endm
141
Andy Lutomirskie8720452017-11-02 00:59:01 -0700142 .macro POP_EXTRA_REGS
143 popq %r15
144 popq %r14
145 popq %r13
146 popq %r12
147 popq %rbp
148 popq %rbx
Denys Vlasenko76f5df42015-02-26 14:40:27 -0800149 .endm
150
Andy Lutomirskie8720452017-11-02 00:59:01 -0700151 .macro POP_C_REGS
152 popq %r11
153 popq %r10
154 popq %r9
155 popq %r8
156 popq %rax
157 popq %rcx
158 popq %rdx
159 popq %rsi
160 popq %rdi
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 .endm
162
163 .macro icebp
164 .byte 0xf1
165 .endm
Peter Zijlstra1a338ac2013-08-14 14:51:00 +0200166
Josh Poimboeuf946c1912016-10-20 11:34:40 -0500167/*
168 * This is a sneaky trick to help the unwinder find pt_regs on the stack. The
169 * frame pointer is replaced with an encoded pointer to pt_regs. The encoding
170 * is just setting the LSB, which makes it an invalid stack address and is also
171 * a signal to the unwinder that it's a pt_regs pointer in disguise.
172 *
Dominik Brodowski2e3f0092018-02-11 11:49:42 +0100173 * NOTE: This macro must be used *after* SAVE_REGS because it corrupts
Josh Poimboeuf946c1912016-10-20 11:34:40 -0500174 * the original rbp.
175 */
176.macro ENCODE_FRAME_POINTER ptregs_offset=0
177#ifdef CONFIG_FRAME_POINTER
178 .if \ptregs_offset
179 leaq \ptregs_offset(%rsp), %rbp
180 .else
181 mov %rsp, %rbp
182 .endif
183 orq $0x1, %rbp
184#endif
185.endm
186
Dave Hansen8a093172017-12-04 15:07:35 +0100187#ifdef CONFIG_PAGE_TABLE_ISOLATION
188
Peter Zijlstra6fd166a2017-12-04 15:07:59 +0100189/*
190 * PAGE_TABLE_ISOLATION PGDs are 8k. Flip bit 12 to switch between the two
191 * halves:
192 */
Thomas Gleixnerf10ee3d2018-01-14 00:23:57 +0100193#define PTI_USER_PGTABLE_BIT PAGE_SHIFT
194#define PTI_USER_PGTABLE_MASK (1 << PTI_USER_PGTABLE_BIT)
195#define PTI_USER_PCID_BIT X86_CR3_PTI_PCID_USER_BIT
196#define PTI_USER_PCID_MASK (1 << PTI_USER_PCID_BIT)
197#define PTI_USER_PGTABLE_AND_PCID_MASK (PTI_USER_PCID_MASK | PTI_USER_PGTABLE_MASK)
Dave Hansen8a093172017-12-04 15:07:35 +0100198
Peter Zijlstra6fd166a2017-12-04 15:07:59 +0100199.macro SET_NOFLUSH_BIT reg:req
200 bts $X86_CR3_PCID_NOFLUSH_BIT, \reg
Dave Hansen8a093172017-12-04 15:07:35 +0100201.endm
202
Peter Zijlstra6fd166a2017-12-04 15:07:59 +0100203.macro ADJUST_KERNEL_CR3 reg:req
204 ALTERNATIVE "", "SET_NOFLUSH_BIT \reg", X86_FEATURE_PCID
205 /* Clear PCID and "PAGE_TABLE_ISOLATION bit", point CR3 at kernel pagetables: */
Thomas Gleixnerf10ee3d2018-01-14 00:23:57 +0100206 andq $(~PTI_USER_PGTABLE_AND_PCID_MASK), \reg
Dave Hansen8a093172017-12-04 15:07:35 +0100207.endm
208
209.macro SWITCH_TO_KERNEL_CR3 scratch_reg:req
Thomas Gleixneraa8c6242017-12-04 15:07:36 +0100210 ALTERNATIVE "jmp .Lend_\@", "", X86_FEATURE_PTI
Dave Hansen8a093172017-12-04 15:07:35 +0100211 mov %cr3, \scratch_reg
212 ADJUST_KERNEL_CR3 \scratch_reg
213 mov \scratch_reg, %cr3
Thomas Gleixneraa8c6242017-12-04 15:07:36 +0100214.Lend_\@:
Dave Hansen8a093172017-12-04 15:07:35 +0100215.endm
216
Peter Zijlstra6fd166a2017-12-04 15:07:59 +0100217#define THIS_CPU_user_pcid_flush_mask \
218 PER_CPU_VAR(cpu_tlbstate) + TLB_STATE_user_pcid_flush_mask
219
220.macro SWITCH_TO_USER_CR3_NOSTACK scratch_reg:req scratch_reg2:req
Thomas Gleixneraa8c6242017-12-04 15:07:36 +0100221 ALTERNATIVE "jmp .Lend_\@", "", X86_FEATURE_PTI
Dave Hansen8a093172017-12-04 15:07:35 +0100222 mov %cr3, \scratch_reg
Peter Zijlstra6fd166a2017-12-04 15:07:59 +0100223
224 ALTERNATIVE "jmp .Lwrcr3_\@", "", X86_FEATURE_PCID
225
226 /*
227 * Test if the ASID needs a flush.
228 */
229 movq \scratch_reg, \scratch_reg2
230 andq $(0x7FF), \scratch_reg /* mask ASID */
231 bt \scratch_reg, THIS_CPU_user_pcid_flush_mask
232 jnc .Lnoflush_\@
233
234 /* Flush needed, clear the bit */
235 btr \scratch_reg, THIS_CPU_user_pcid_flush_mask
236 movq \scratch_reg2, \scratch_reg
Thomas Gleixnerf10ee3d2018-01-14 00:23:57 +0100237 jmp .Lwrcr3_pcid_\@
Peter Zijlstra6fd166a2017-12-04 15:07:59 +0100238
239.Lnoflush_\@:
240 movq \scratch_reg2, \scratch_reg
241 SET_NOFLUSH_BIT \scratch_reg
242
Thomas Gleixnerf10ee3d2018-01-14 00:23:57 +0100243.Lwrcr3_pcid_\@:
244 /* Flip the ASID to the user version */
245 orq $(PTI_USER_PCID_MASK), \scratch_reg
246
Peter Zijlstra6fd166a2017-12-04 15:07:59 +0100247.Lwrcr3_\@:
Thomas Gleixnerf10ee3d2018-01-14 00:23:57 +0100248 /* Flip the PGD to the user version */
249 orq $(PTI_USER_PGTABLE_MASK), \scratch_reg
Dave Hansen8a093172017-12-04 15:07:35 +0100250 mov \scratch_reg, %cr3
Thomas Gleixneraa8c6242017-12-04 15:07:36 +0100251.Lend_\@:
Dave Hansen8a093172017-12-04 15:07:35 +0100252.endm
253
Peter Zijlstra6fd166a2017-12-04 15:07:59 +0100254.macro SWITCH_TO_USER_CR3_STACK scratch_reg:req
255 pushq %rax
256 SWITCH_TO_USER_CR3_NOSTACK scratch_reg=\scratch_reg scratch_reg2=%rax
257 popq %rax
258.endm
259
Dave Hansen8a093172017-12-04 15:07:35 +0100260.macro SAVE_AND_SWITCH_TO_KERNEL_CR3 scratch_reg:req save_reg:req
Thomas Gleixneraa8c6242017-12-04 15:07:36 +0100261 ALTERNATIVE "jmp .Ldone_\@", "", X86_FEATURE_PTI
Dave Hansen8a093172017-12-04 15:07:35 +0100262 movq %cr3, \scratch_reg
263 movq \scratch_reg, \save_reg
264 /*
Thomas Gleixnerf10ee3d2018-01-14 00:23:57 +0100265 * Test the user pagetable bit. If set, then the user page tables
266 * are active. If clear CR3 already has the kernel page table
267 * active.
Dave Hansen8a093172017-12-04 15:07:35 +0100268 */
Thomas Gleixnerf10ee3d2018-01-14 00:23:57 +0100269 bt $PTI_USER_PGTABLE_BIT, \scratch_reg
270 jnc .Ldone_\@
Dave Hansen8a093172017-12-04 15:07:35 +0100271
272 ADJUST_KERNEL_CR3 \scratch_reg
273 movq \scratch_reg, %cr3
274
275.Ldone_\@:
276.endm
277
Peter Zijlstra21e94452017-12-04 15:08:00 +0100278.macro RESTORE_CR3 scratch_reg:req save_reg:req
Thomas Gleixneraa8c6242017-12-04 15:07:36 +0100279 ALTERNATIVE "jmp .Lend_\@", "", X86_FEATURE_PTI
Peter Zijlstra21e94452017-12-04 15:08:00 +0100280
281 ALTERNATIVE "jmp .Lwrcr3_\@", "", X86_FEATURE_PCID
282
283 /*
284 * KERNEL pages can always resume with NOFLUSH as we do
285 * explicit flushes.
286 */
Thomas Gleixnerf10ee3d2018-01-14 00:23:57 +0100287 bt $PTI_USER_PGTABLE_BIT, \save_reg
Peter Zijlstra21e94452017-12-04 15:08:00 +0100288 jnc .Lnoflush_\@
289
290 /*
291 * Check if there's a pending flush for the user ASID we're
292 * about to set.
293 */
294 movq \save_reg, \scratch_reg
295 andq $(0x7FF), \scratch_reg
296 bt \scratch_reg, THIS_CPU_user_pcid_flush_mask
297 jnc .Lnoflush_\@
298
299 btr \scratch_reg, THIS_CPU_user_pcid_flush_mask
300 jmp .Lwrcr3_\@
301
302.Lnoflush_\@:
303 SET_NOFLUSH_BIT \save_reg
304
305.Lwrcr3_\@:
Dave Hansen8a093172017-12-04 15:07:35 +0100306 /*
307 * The CR3 write could be avoided when not changing its value,
308 * but would require a CR3 read *and* a scratch register.
309 */
310 movq \save_reg, %cr3
Thomas Gleixneraa8c6242017-12-04 15:07:36 +0100311.Lend_\@:
Dave Hansen8a093172017-12-04 15:07:35 +0100312.endm
313
314#else /* CONFIG_PAGE_TABLE_ISOLATION=n: */
315
316.macro SWITCH_TO_KERNEL_CR3 scratch_reg:req
317.endm
Peter Zijlstra6fd166a2017-12-04 15:07:59 +0100318.macro SWITCH_TO_USER_CR3_NOSTACK scratch_reg:req scratch_reg2:req
319.endm
320.macro SWITCH_TO_USER_CR3_STACK scratch_reg:req
Dave Hansen8a093172017-12-04 15:07:35 +0100321.endm
322.macro SAVE_AND_SWITCH_TO_KERNEL_CR3 scratch_reg:req save_reg:req
323.endm
Peter Zijlstra21e94452017-12-04 15:08:00 +0100324.macro RESTORE_CR3 scratch_reg:req save_reg:req
Dave Hansen8a093172017-12-04 15:07:35 +0100325.endm
326
327#endif
328
Peter Zijlstra1a338ac2013-08-14 14:51:00 +0200329#endif /* CONFIG_X86_64 */
330
Andy Lutomirski478dc892015-11-12 12:59:04 -0800331/*
332 * This does 'call enter_from_user_mode' unless we can avoid it based on
333 * kernel config or using the static jump infrastructure.
334 */
335.macro CALL_enter_from_user_mode
336#ifdef CONFIG_CONTEXT_TRACKING
337#ifdef HAVE_JUMP_LABEL
338 STATIC_JUMP_IF_FALSE .Lafter_call_\@, context_tracking_enabled, def=0
339#endif
340 call enter_from_user_mode
341.Lafter_call_\@:
342#endif
343.endm