blob: abe2442673a02043b74f986099dddccf614533cd [file] [log] [blame]
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001/*
2 * Faraday FTGMAC100 Gigabit Ethernet
3 *
4 * (C) Copyright 2009-2011 Faraday Technology
5 * Po-Yu Chuang <ratbert@faraday-tech.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
20 */
21
22#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
23
24#include <linux/dma-mapping.h>
25#include <linux/etherdevice.h>
26#include <linux/ethtool.h>
Thomas Faber17f1bbc2012-01-18 13:45:44 +000027#include <linux/interrupt.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000028#include <linux/io.h>
29#include <linux/module.h>
30#include <linux/netdevice.h>
Mark Brown3af887c2017-03-30 17:00:12 +010031#include <linux/of.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000032#include <linux/phy.h>
33#include <linux/platform_device.h>
Mark Brown3af887c2017-03-30 17:00:12 +010034#include <linux/property.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000035#include <net/ip.h>
Gavin Shanbd466c32016-07-19 11:54:23 +100036#include <net/ncsi.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000037
38#include "ftgmac100.h"
39
40#define DRV_NAME "ftgmac100"
41#define DRV_VERSION "0.7"
42
43#define RX_QUEUE_ENTRIES 256 /* must be power of 2 */
44#define TX_QUEUE_ENTRIES 512 /* must be power of 2 */
45
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +100046#define MAX_PKT_SIZE 1536
47#define RX_BUF_SIZE MAX_PKT_SIZE /* must be smaller than 0x3fff */
Po-Yu Chuang69785b72011-06-08 23:32:48 +000048
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +100049/* Min number of tx ring entries before stopping queue */
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +100050#define TX_THRESHOLD (MAX_SKB_FRAGS + 1)
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +100051
Po-Yu Chuang69785b72011-06-08 23:32:48 +000052struct ftgmac100_descs {
53 struct ftgmac100_rxdes rxdes[RX_QUEUE_ENTRIES];
54 struct ftgmac100_txdes txdes[TX_QUEUE_ENTRIES];
55};
56
57struct ftgmac100 {
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100058 /* Registers */
Po-Yu Chuang69785b72011-06-08 23:32:48 +000059 struct resource *res;
60 void __iomem *base;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000061
62 struct ftgmac100_descs *descs;
63 dma_addr_t descs_dma_addr;
64
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100065 /* Rx ring */
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +100066 struct sk_buff *rx_skbs[RX_QUEUE_ENTRIES];
Po-Yu Chuang69785b72011-06-08 23:32:48 +000067 unsigned int rx_pointer;
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100068 u32 rxdes0_edorr_mask;
69
70 /* Tx ring */
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +100071 struct sk_buff *tx_skbs[TX_QUEUE_ENTRIES];
Po-Yu Chuang69785b72011-06-08 23:32:48 +000072 unsigned int tx_clean_pointer;
73 unsigned int tx_pointer;
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100074 u32 txdes0_edotr_mask;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000075
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +100076 /* Scratch page to use when rx skb alloc fails */
77 void *rx_scratch;
78 dma_addr_t rx_scratch_dma;
79
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100080 /* Component structures */
Po-Yu Chuang69785b72011-06-08 23:32:48 +000081 struct net_device *netdev;
82 struct device *dev;
Gavin Shanbd466c32016-07-19 11:54:23 +100083 struct ncsi_dev *ndev;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000084 struct napi_struct napi;
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +100085 struct work_struct reset_task;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000086 struct mii_bus *mii_bus;
Andrew Jeffery7906a4d2016-09-22 08:34:59 +093087
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100088 /* Link management */
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +100089 int cur_speed;
90 int cur_duplex;
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100091 bool use_ncsi;
92
93 /* Misc */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +100094 bool need_mac_restart;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000095};
96
Po-Yu Chuang69785b72011-06-08 23:32:48 +000097static void ftgmac100_set_rx_ring_base(struct ftgmac100 *priv, dma_addr_t addr)
98{
99 iowrite32(addr, priv->base + FTGMAC100_OFFSET_RXR_BADR);
100}
101
102static void ftgmac100_set_rx_buffer_size(struct ftgmac100 *priv,
103 unsigned int size)
104{
105 size = FTGMAC100_RBSR_SIZE(size);
106 iowrite32(size, priv->base + FTGMAC100_OFFSET_RBSR);
107}
108
109static void ftgmac100_set_normal_prio_tx_ring_base(struct ftgmac100 *priv,
110 dma_addr_t addr)
111{
112 iowrite32(addr, priv->base + FTGMAC100_OFFSET_NPTXR_BADR);
113}
114
115static void ftgmac100_txdma_normal_prio_start_polling(struct ftgmac100 *priv)
116{
117 iowrite32(1, priv->base + FTGMAC100_OFFSET_NPTXPD);
118}
119
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000120static int ftgmac100_reset_mac(struct ftgmac100 *priv, u32 maccr)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000121{
122 struct net_device *netdev = priv->netdev;
123 int i;
124
125 /* NOTE: reset clears all registers */
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000126 iowrite32(maccr, priv->base + FTGMAC100_OFFSET_MACCR);
127 iowrite32(maccr | FTGMAC100_MACCR_SW_RST,
128 priv->base + FTGMAC100_OFFSET_MACCR);
129 for (i = 0; i < 50; i++) {
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000130 unsigned int maccr;
131
132 maccr = ioread32(priv->base + FTGMAC100_OFFSET_MACCR);
133 if (!(maccr & FTGMAC100_MACCR_SW_RST))
134 return 0;
135
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000136 udelay(1);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000137 }
138
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000139 netdev_err(netdev, "Hardware reset failed\n");
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000140 return -EIO;
141}
142
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000143static int ftgmac100_reset_and_config_mac(struct ftgmac100 *priv)
144{
145 u32 maccr = 0;
146
147 switch (priv->cur_speed) {
148 case SPEED_10:
149 case 0: /* no link */
150 break;
151
152 case SPEED_100:
153 maccr |= FTGMAC100_MACCR_FAST_MODE;
154 break;
155
156 case SPEED_1000:
157 maccr |= FTGMAC100_MACCR_GIGA_MODE;
158 break;
159 default:
160 netdev_err(priv->netdev, "Unknown speed %d !\n",
161 priv->cur_speed);
162 break;
163 }
164
165 /* (Re)initialize the queue pointers */
166 priv->rx_pointer = 0;
167 priv->tx_clean_pointer = 0;
168 priv->tx_pointer = 0;
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000169
170 /* The doc says reset twice with 10us interval */
171 if (ftgmac100_reset_mac(priv, maccr))
172 return -EIO;
173 usleep_range(10, 1000);
174 return ftgmac100_reset_mac(priv, maccr);
175}
176
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000177static void ftgmac100_set_mac(struct ftgmac100 *priv, const unsigned char *mac)
178{
179 unsigned int maddr = mac[0] << 8 | mac[1];
180 unsigned int laddr = mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5];
181
182 iowrite32(maddr, priv->base + FTGMAC100_OFFSET_MAC_MADR);
183 iowrite32(laddr, priv->base + FTGMAC100_OFFSET_MAC_LADR);
184}
185
Gavin Shan113ce102016-07-19 11:54:22 +1000186static void ftgmac100_setup_mac(struct ftgmac100 *priv)
187{
188 u8 mac[ETH_ALEN];
189 unsigned int m;
190 unsigned int l;
191 void *addr;
192
193 addr = device_get_mac_address(priv->dev, mac, ETH_ALEN);
194 if (addr) {
195 ether_addr_copy(priv->netdev->dev_addr, mac);
196 dev_info(priv->dev, "Read MAC address %pM from device tree\n",
197 mac);
198 return;
199 }
200
201 m = ioread32(priv->base + FTGMAC100_OFFSET_MAC_MADR);
202 l = ioread32(priv->base + FTGMAC100_OFFSET_MAC_LADR);
203
204 mac[0] = (m >> 8) & 0xff;
205 mac[1] = m & 0xff;
206 mac[2] = (l >> 24) & 0xff;
207 mac[3] = (l >> 16) & 0xff;
208 mac[4] = (l >> 8) & 0xff;
209 mac[5] = l & 0xff;
210
Gavin Shan113ce102016-07-19 11:54:22 +1000211 if (is_valid_ether_addr(mac)) {
212 ether_addr_copy(priv->netdev->dev_addr, mac);
213 dev_info(priv->dev, "Read MAC address %pM from chip\n", mac);
214 } else {
215 eth_hw_addr_random(priv->netdev);
216 dev_info(priv->dev, "Generated random MAC address %pM\n",
217 priv->netdev->dev_addr);
218 }
219}
220
221static int ftgmac100_set_mac_addr(struct net_device *dev, void *p)
222{
223 int ret;
224
225 ret = eth_prepare_mac_addr_change(dev, p);
226 if (ret < 0)
227 return ret;
228
229 eth_commit_mac_addr_change(dev, p);
230 ftgmac100_set_mac(netdev_priv(dev), dev->dev_addr);
231
232 return 0;
233}
234
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000235static void ftgmac100_init_hw(struct ftgmac100 *priv)
236{
237 /* setup ring buffer base registers */
238 ftgmac100_set_rx_ring_base(priv,
239 priv->descs_dma_addr +
240 offsetof(struct ftgmac100_descs, rxdes));
241 ftgmac100_set_normal_prio_tx_ring_base(priv,
242 priv->descs_dma_addr +
243 offsetof(struct ftgmac100_descs, txdes));
244
245 ftgmac100_set_rx_buffer_size(priv, RX_BUF_SIZE);
246
247 iowrite32(FTGMAC100_APTC_RXPOLL_CNT(1), priv->base + FTGMAC100_OFFSET_APTC);
248
249 ftgmac100_set_mac(priv, priv->netdev->dev_addr);
250}
251
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000252static void ftgmac100_start_hw(struct ftgmac100 *priv)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000253{
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000254 u32 maccr = ioread32(priv->base + FTGMAC100_OFFSET_MACCR);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000255
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000256 /* Keep the original GMAC and FAST bits */
257 maccr &= (FTGMAC100_MACCR_FAST_MODE | FTGMAC100_MACCR_GIGA_MODE);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000258
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000259 /* Add all the main enable bits */
260 maccr |= FTGMAC100_MACCR_TXDMA_EN |
261 FTGMAC100_MACCR_RXDMA_EN |
262 FTGMAC100_MACCR_TXMAC_EN |
263 FTGMAC100_MACCR_RXMAC_EN |
264 FTGMAC100_MACCR_CRC_APD |
265 FTGMAC100_MACCR_PHY_LINK_LEVEL |
266 FTGMAC100_MACCR_RX_RUNT |
267 FTGMAC100_MACCR_RX_BROADPKT;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000268
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000269 /* Add other bits as needed */
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000270 if (priv->cur_duplex == DUPLEX_FULL)
271 maccr |= FTGMAC100_MACCR_FULLDUP;
272
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000273 /* Hit the HW */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000274 iowrite32(maccr, priv->base + FTGMAC100_OFFSET_MACCR);
275}
276
277static void ftgmac100_stop_hw(struct ftgmac100 *priv)
278{
279 iowrite32(0, priv->base + FTGMAC100_OFFSET_MACCR);
280}
281
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000282static int ftgmac100_alloc_rx_buf(struct ftgmac100 *priv, unsigned int entry,
283 struct ftgmac100_rxdes *rxdes, gfp_t gfp)
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000284{
285 struct net_device *netdev = priv->netdev;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000286 struct sk_buff *skb;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000287 dma_addr_t map;
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000288 int err;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000289
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000290 skb = netdev_alloc_skb_ip_align(netdev, RX_BUF_SIZE);
291 if (unlikely(!skb)) {
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000292 if (net_ratelimit())
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000293 netdev_warn(netdev, "failed to allocate rx skb\n");
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000294 err = -ENOMEM;
295 map = priv->rx_scratch_dma;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000296 } else {
297 map = dma_map_single(priv->dev, skb->data, RX_BUF_SIZE,
298 DMA_FROM_DEVICE);
299 if (unlikely(dma_mapping_error(priv->dev, map))) {
300 if (net_ratelimit())
301 netdev_err(netdev, "failed to map rx page\n");
302 dev_kfree_skb_any(skb);
303 map = priv->rx_scratch_dma;
304 skb = NULL;
305 err = -ENOMEM;
306 }
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000307 }
308
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000309 /* Store skb */
310 priv->rx_skbs[entry] = skb;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000311
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000312 /* Store DMA address into RX desc */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000313 rxdes->rxdes3 = cpu_to_le32(map);
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000314
315 /* Ensure the above is ordered vs clearing the OWN bit */
316 dma_wmb();
317
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000318 /* Clean status (which resets own bit) */
319 if (entry == (RX_QUEUE_ENTRIES - 1))
320 rxdes->rxdes0 = cpu_to_le32(priv->rxdes0_edorr_mask);
321 else
322 rxdes->rxdes0 = 0;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000323
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000324 return 0;
325}
326
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000327static int ftgmac100_next_rx_pointer(int pointer)
328{
329 return (pointer + 1) & (RX_QUEUE_ENTRIES - 1);
330}
331
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000332static void ftgmac100_rx_packet_error(struct ftgmac100 *priv, u32 status)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000333{
334 struct net_device *netdev = priv->netdev;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000335
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000336 if (status & FTGMAC100_RXDES0_RX_ERR)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000337 netdev->stats.rx_errors++;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000338
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000339 if (status & FTGMAC100_RXDES0_CRC_ERR)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000340 netdev->stats.rx_crc_errors++;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000341
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000342 if (status & (FTGMAC100_RXDES0_FTL |
343 FTGMAC100_RXDES0_RUNT |
344 FTGMAC100_RXDES0_RX_ODD_NB))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000345 netdev->stats.rx_length_errors++;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000346}
347
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000348static bool ftgmac100_rx_packet(struct ftgmac100 *priv, int *processed)
349{
350 struct net_device *netdev = priv->netdev;
351 struct ftgmac100_rxdes *rxdes;
352 struct sk_buff *skb;
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000353 unsigned int pointer, size;
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000354 u32 status, csum_vlan;
Benjamin Herrenschmidtb1977bf2017-04-06 11:02:44 +1000355 dma_addr_t map;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000356
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000357 /* Grab next RX descriptor */
358 pointer = priv->rx_pointer;
359 rxdes = &priv->descs->rxdes[pointer];
360
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000361 /* Grab descriptor status */
362 status = le32_to_cpu(rxdes->rxdes0);
363
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000364 /* Do we have a packet ? */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000365 if (!(status & FTGMAC100_RXDES0_RXPKT_RDY))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000366 return false;
367
Benjamin Herrenschmidt027f4262017-04-06 11:02:50 +1000368 /* Order subsequent reads with the test for the ready bit */
369 dma_rmb();
370
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000371 /* We don't cope with fragmented RX packets */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000372 if (unlikely(!(status & FTGMAC100_RXDES0_FRS) ||
373 !(status & FTGMAC100_RXDES0_LRS)))
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000374 goto drop;
375
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000376 /* Grab received size and csum vlan field in the descriptor */
377 size = status & FTGMAC100_RXDES0_VDBC;
378 csum_vlan = le32_to_cpu(rxdes->rxdes1);
379
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000380 /* Any error (other than csum offload) flagged ? */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000381 if (unlikely(status & RXDES0_ANY_ERROR)) {
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000382 /* Correct for incorrect flagging of runt packets
383 * with vlan tags... Just accept a runt packet that
384 * has been flagged as vlan and whose size is at
385 * least 60 bytes.
386 */
387 if ((status & FTGMAC100_RXDES0_RUNT) &&
388 (csum_vlan & FTGMAC100_RXDES1_VLANTAG_AVAIL) &&
389 (size >= 60))
390 status &= ~FTGMAC100_RXDES0_RUNT;
391
392 /* Any error still in there ? */
393 if (status & RXDES0_ANY_ERROR) {
394 ftgmac100_rx_packet_error(priv, status);
395 goto drop;
396 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000397 }
398
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000399 /* If the packet had no skb (failed to allocate earlier)
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000400 * then try to allocate one and skip
401 */
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000402 skb = priv->rx_skbs[pointer];
403 if (!unlikely(skb)) {
404 ftgmac100_alloc_rx_buf(priv, pointer, rxdes, GFP_ATOMIC);
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000405 goto drop;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000406 }
407
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000408 if (unlikely(status & FTGMAC100_RXDES0_MULTICAST))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000409 netdev->stats.multicast++;
410
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000411 /* If the HW found checksum errors, bounce it to software.
412 *
413 * If we didn't, we need to see if the packet was recognized
414 * by HW as one of the supported checksummed protocols before
415 * we accept the HW test results.
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000416 */
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000417 if (netdev->features & NETIF_F_RXCSUM) {
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000418 u32 err_bits = FTGMAC100_RXDES1_TCP_CHKSUM_ERR |
419 FTGMAC100_RXDES1_UDP_CHKSUM_ERR |
420 FTGMAC100_RXDES1_IP_CHKSUM_ERR;
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000421 if ((csum_vlan & err_bits) ||
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000422 !(csum_vlan & FTGMAC100_RXDES1_PROT_MASK))
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000423 skb->ip_summed = CHECKSUM_NONE;
424 else
425 skb->ip_summed = CHECKSUM_UNNECESSARY;
426 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000427
Benjamin Herrenschmidtd9306552017-04-06 11:02:52 +1000428 /* Transfer received size to skb */
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000429 skb_put(skb, size);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000430
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000431 /* Tear down DMA mapping, do necessary cache management */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000432 map = le32_to_cpu(rxdes->rxdes3);
433
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000434#if defined(CONFIG_ARM) && !defined(CONFIG_ARM_DMA_USE_IOMMU)
435 /* When we don't have an iommu, we can save cycles by not
436 * invalidating the cache for the part of the packet that
437 * wasn't received.
438 */
439 dma_unmap_single(priv->dev, map, size, DMA_FROM_DEVICE);
440#else
441 dma_unmap_single(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
442#endif
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000443
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000444
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000445 /* Resplenish rx ring */
446 ftgmac100_alloc_rx_buf(priv, pointer, rxdes, GFP_ATOMIC);
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000447 priv->rx_pointer = ftgmac100_next_rx_pointer(pointer);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000448
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000449 skb->protocol = eth_type_trans(skb, netdev);
450
451 netdev->stats.rx_packets++;
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000452 netdev->stats.rx_bytes += size;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000453
454 /* push packet to protocol stack */
Benjamin Herrenschmidt67202192017-04-06 11:02:46 +1000455 if (skb->ip_summed == CHECKSUM_NONE)
456 netif_receive_skb(skb);
457 else
458 napi_gro_receive(&priv->napi, skb);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000459
460 (*processed)++;
461 return true;
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000462
463 drop:
464 /* Clean rxdes0 (which resets own bit) */
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000465 rxdes->rxdes0 = cpu_to_le32(status & priv->rxdes0_edorr_mask);
Benjamin Herrenschmidt01dd70b2017-04-06 11:02:48 +1000466 priv->rx_pointer = ftgmac100_next_rx_pointer(pointer);
467 netdev->stats.rx_dropped++;
468 return true;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000469}
470
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000471static bool ftgmac100_txdes_owned_by_dma(struct ftgmac100_txdes *txdes)
472{
473 return txdes->txdes0 & cpu_to_le32(FTGMAC100_TXDES0_TXDMA_OWN);
474}
475
476static void ftgmac100_txdes_set_dma_own(struct ftgmac100_txdes *txdes)
477{
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000478 txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_TXDMA_OWN);
479}
480
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930481static void ftgmac100_txdes_set_end_of_ring(const struct ftgmac100 *priv,
482 struct ftgmac100_txdes *txdes)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000483{
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930484 txdes->txdes0 |= cpu_to_le32(priv->txdes0_edotr_mask);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000485}
486
487static void ftgmac100_txdes_set_first_segment(struct ftgmac100_txdes *txdes)
488{
489 txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_FTS);
490}
491
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000492static inline bool ftgmac100_txdes_get_first_segment(struct ftgmac100_txdes *txdes)
493{
494 return (txdes->txdes0 & cpu_to_le32(FTGMAC100_TXDES0_FTS)) != 0;
495}
496
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000497static void ftgmac100_txdes_set_last_segment(struct ftgmac100_txdes *txdes)
498{
499 txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_LTS);
500}
501
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000502static inline bool ftgmac100_txdes_get_last_segment(struct ftgmac100_txdes *txdes)
503{
504 return (txdes->txdes0 & cpu_to_le32(FTGMAC100_TXDES0_LTS)) != 0;
505}
506
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000507static void ftgmac100_txdes_set_buffer_size(struct ftgmac100_txdes *txdes,
508 unsigned int len)
509{
510 txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_TXBUF_SIZE(len));
511}
512
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000513static inline unsigned int ftgmac100_txdes_get_buffer_size(struct ftgmac100_txdes *txdes)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000514{
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000515 return FTGMAC100_TXDES0_TXBUF_SIZE(cpu_to_le32(txdes->txdes0));
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000516}
517
518static void ftgmac100_txdes_set_tcpcs(struct ftgmac100_txdes *txdes)
519{
520 txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_TCP_CHKSUM);
521}
522
523static void ftgmac100_txdes_set_udpcs(struct ftgmac100_txdes *txdes)
524{
525 txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_UDP_CHKSUM);
526}
527
528static void ftgmac100_txdes_set_ipcs(struct ftgmac100_txdes *txdes)
529{
530 txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_IP_CHKSUM);
531}
532
533static void ftgmac100_txdes_set_dma_addr(struct ftgmac100_txdes *txdes,
534 dma_addr_t addr)
535{
536 txdes->txdes3 = cpu_to_le32(addr);
537}
538
539static dma_addr_t ftgmac100_txdes_get_dma_addr(struct ftgmac100_txdes *txdes)
540{
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000541 return (dma_addr_t)le32_to_cpu(txdes->txdes3);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000542}
543
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000544static int ftgmac100_next_tx_pointer(int pointer)
545{
546 return (pointer + 1) & (TX_QUEUE_ENTRIES - 1);
547}
548
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000549static u32 ftgmac100_tx_buf_avail(struct ftgmac100 *priv)
550{
551 /* Returns the number of available slots in the TX queue
552 *
553 * This always leaves one free slot so we don't have to
554 * worry about empty vs. full, and this simplifies the
555 * test for ftgmac100_tx_buf_cleanable() below
556 */
557 return (priv->tx_clean_pointer - priv->tx_pointer - 1) &
558 (TX_QUEUE_ENTRIES - 1);
559}
560
561static bool ftgmac100_tx_buf_cleanable(struct ftgmac100 *priv)
562{
563 return priv->tx_pointer != priv->tx_clean_pointer;
564}
565
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000566static void ftgmac100_free_tx_packet(struct ftgmac100 *priv,
567 unsigned int pointer,
568 struct sk_buff *skb,
569 struct ftgmac100_txdes *txdes)
570{
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000571 dma_addr_t map = ftgmac100_txdes_get_dma_addr(txdes);
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000572
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000573 if (ftgmac100_txdes_get_first_segment(txdes)) {
574 dma_unmap_single(priv->dev, map, skb_headlen(skb),
575 DMA_TO_DEVICE);
576 } else {
577 dma_unmap_page(priv->dev, map,
578 ftgmac100_txdes_get_buffer_size(txdes),
579 DMA_TO_DEVICE);
580 }
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000581
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000582 if (ftgmac100_txdes_get_last_segment(txdes))
583 dev_kfree_skb(skb);
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000584 priv->tx_skbs[pointer] = NULL;
585
Benjamin Herrenschmidte9245532017-04-10 11:15:24 +1000586 /* Clear txdes0 except end of ring bit, clear txdes1 as we
587 * only "OR" into it, leave 2 and 3 alone as 2 is unused
588 * and 3 will be overwritten entirely
589 */
590 txdes->txdes0 &= cpu_to_le32(priv->txdes0_edotr_mask);
591 txdes->txdes1 = 0;
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000592}
593
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000594static bool ftgmac100_tx_complete_packet(struct ftgmac100 *priv)
595{
596 struct net_device *netdev = priv->netdev;
597 struct ftgmac100_txdes *txdes;
598 struct sk_buff *skb;
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000599 unsigned int pointer;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000600
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000601 pointer = priv->tx_clean_pointer;
602 txdes = &priv->descs->txdes[pointer];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000603
604 if (ftgmac100_txdes_owned_by_dma(txdes))
605 return false;
606
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000607 skb = priv->tx_skbs[pointer];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000608 netdev->stats.tx_packets++;
609 netdev->stats.tx_bytes += skb->len;
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000610 ftgmac100_free_tx_packet(priv, pointer, skb, txdes);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000611
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000612 priv->tx_clean_pointer = ftgmac100_next_tx_pointer(pointer);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000613
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000614 return true;
615}
616
617static void ftgmac100_tx_complete(struct ftgmac100 *priv)
618{
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000619 struct net_device *netdev = priv->netdev;
620
621 /* Process all completed packets */
622 while (ftgmac100_tx_buf_cleanable(priv) &&
623 ftgmac100_tx_complete_packet(priv))
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000624 ;
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000625
626 /* Restart queue if needed */
627 smp_mb();
628 if (unlikely(netif_queue_stopped(netdev) &&
629 ftgmac100_tx_buf_avail(priv) >= TX_THRESHOLD)) {
630 struct netdev_queue *txq;
631
632 txq = netdev_get_tx_queue(netdev, 0);
633 __netif_tx_lock(txq, smp_processor_id());
634 if (netif_queue_stopped(netdev) &&
635 ftgmac100_tx_buf_avail(priv) >= TX_THRESHOLD)
636 netif_wake_queue(netdev);
637 __netif_tx_unlock(txq);
638 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000639}
640
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000641static int ftgmac100_hard_start_xmit(struct sk_buff *skb,
642 struct net_device *netdev)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000643{
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000644 struct ftgmac100 *priv = netdev_priv(netdev);
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000645 struct ftgmac100_txdes *txdes, *first;
646 unsigned int pointer, nfrags, len, i, j;
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000647 dma_addr_t map;
648
Benjamin Herrenschmidt9b0f7712017-04-10 11:15:19 +1000649 /* The HW doesn't pad small frames */
650 if (eth_skb_pad(skb)) {
651 netdev->stats.tx_dropped++;
652 return NETDEV_TX_OK;
653 }
654
655 /* Reject oversize packets */
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000656 if (unlikely(skb->len > MAX_PKT_SIZE)) {
657 if (net_ratelimit())
658 netdev_dbg(netdev, "tx packet too big\n");
Benjamin Herrenschmidt3e427a32017-04-10 11:15:18 +1000659 goto drop;
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000660 }
661
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000662 /* Do we have a limit on #fragments ? I yet have to get a reply
663 * from Aspeed. If there's one I haven't hit it.
664 */
665 nfrags = skb_shinfo(skb)->nr_frags;
666
667 /* Get header len */
668 len = skb_headlen(skb);
669
670 /* Map the packet head */
671 map = dma_map_single(priv->dev, skb->data, len, DMA_TO_DEVICE);
672 if (dma_mapping_error(priv->dev, map)) {
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000673 if (net_ratelimit())
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000674 netdev_err(netdev, "map tx packet head failed\n");
Benjamin Herrenschmidt3e427a32017-04-10 11:15:18 +1000675 goto drop;
Benjamin Herrenschmidt43b25ee2017-04-10 11:15:17 +1000676 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000677
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000678 /* Grab the next free tx descriptor */
679 pointer = priv->tx_pointer;
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000680 txdes = first = &priv->descs->txdes[pointer];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000681
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000682 /* Setup it up with the packet head. We don't set the OWN bit yet. */
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000683 priv->tx_skbs[pointer] = skb;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000684 ftgmac100_txdes_set_dma_addr(txdes, map);
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000685 ftgmac100_txdes_set_buffer_size(txdes, len);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000686 ftgmac100_txdes_set_first_segment(txdes);
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000687
688 /* Setup HW checksumming */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000689 if (skb->ip_summed == CHECKSUM_PARTIAL) {
690 __be16 protocol = skb->protocol;
691
692 if (protocol == cpu_to_be16(ETH_P_IP)) {
693 u8 ip_proto = ip_hdr(skb)->protocol;
694
695 ftgmac100_txdes_set_ipcs(txdes);
696 if (ip_proto == IPPROTO_TCP)
697 ftgmac100_txdes_set_tcpcs(txdes);
698 else if (ip_proto == IPPROTO_UDP)
699 ftgmac100_txdes_set_udpcs(txdes);
700 }
701 }
702
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000703 /* Next descriptor */
704 pointer = ftgmac100_next_tx_pointer(pointer);
705
706 /* Add the fragments */
707 for (i = 0; i < nfrags; i++) {
708 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
709
710 len = frag->size;
711
712 /* Map it */
713 map = skb_frag_dma_map(priv->dev, frag, 0, len,
714 DMA_TO_DEVICE);
715 if (dma_mapping_error(priv->dev, map))
716 goto dma_err;
717
718 /* Setup descriptor */
719 priv->tx_skbs[pointer] = skb;
720 txdes = &priv->descs->txdes[pointer];
721 ftgmac100_txdes_set_dma_addr(txdes, map);
722 ftgmac100_txdes_set_buffer_size(txdes, len);
723 ftgmac100_txdes_set_dma_own(txdes);
724 pointer = ftgmac100_next_tx_pointer(pointer);
725 }
726
727 /* Tag last fragment */
728 ftgmac100_txdes_set_last_segment(txdes);
729
Benjamin Herrenschmidt4a2712b2017-04-10 11:15:22 +1000730 /* Order the previous packet and descriptor udpates
731 * before setting the OWN bit.
732 */
733 dma_wmb();
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000734 ftgmac100_txdes_set_dma_own(first);
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000735
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000736 /* Update next TX pointer */
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000737 priv->tx_pointer = pointer;
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000738
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000739 /* If there isn't enough room for all the fragments of a new packet
740 * in the TX ring, stop the queue. The sequence below is race free
741 * vs. a concurrent restart in ftgmac100_poll()
742 */
743 if (unlikely(ftgmac100_tx_buf_avail(priv) < TX_THRESHOLD)) {
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000744 netif_stop_queue(netdev);
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +1000745 /* Order the queue stop with the test below */
746 smp_mb();
747 if (ftgmac100_tx_buf_avail(priv) >= TX_THRESHOLD)
748 netif_wake_queue(netdev);
749 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000750
751 ftgmac100_txdma_normal_prio_start_polling(priv);
752
753 return NETDEV_TX_OK;
Benjamin Herrenschmidt3e427a32017-04-10 11:15:18 +1000754
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +1000755 dma_err:
756 if (net_ratelimit())
757 netdev_err(netdev, "map tx fragment failed\n");
758
759 /* Free head */
760 pointer = priv->tx_pointer;
761 ftgmac100_free_tx_packet(priv, pointer, skb, first);
762
763 /* Then all fragments */
764 for (j = 0; j < i; j++) {
765 pointer = ftgmac100_next_tx_pointer(pointer);
766 txdes = &priv->descs->txdes[pointer];
767 ftgmac100_free_tx_packet(priv, pointer, skb, txdes);
768 }
769
770 /* This cannot be reached if we successfully mapped the
771 * last fragment, so we know ftgmac100_free_tx_packet()
772 * hasn't freed the skb yet.
773 */
Benjamin Herrenschmidt3e427a32017-04-10 11:15:18 +1000774 drop:
775 /* Drop the packet */
776 dev_kfree_skb_any(skb);
777 netdev->stats.tx_dropped++;
778
779 return NETDEV_TX_OK;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000780}
781
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000782static void ftgmac100_free_buffers(struct ftgmac100 *priv)
783{
784 int i;
785
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000786 /* Free all RX buffers */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000787 for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
788 struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[i];
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000789 struct sk_buff *skb = priv->rx_skbs[i];
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000790 dma_addr_t map = le32_to_cpu(rxdes->rxdes3);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000791
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000792 if (!skb)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000793 continue;
794
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000795 priv->rx_skbs[i] = NULL;
796 dma_unmap_single(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
797 dev_kfree_skb_any(skb);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000798 }
799
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000800 /* Free all TX buffers */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000801 for (i = 0; i < TX_QUEUE_ENTRIES; i++) {
802 struct ftgmac100_txdes *txdes = &priv->descs->txdes[i];
Benjamin Herrenschmidt83617312017-04-10 11:15:20 +1000803 struct sk_buff *skb = priv->tx_skbs[i];
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000804
Benjamin Herrenschmidt42c2d192017-04-10 11:15:23 +1000805 if (skb)
806 ftgmac100_free_tx_packet(priv, i, skb, txdes);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000807 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000808}
809
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000810static void ftgmac100_free_rings(struct ftgmac100 *priv)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000811{
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000812 /* Free descriptors */
813 if (priv->descs)
814 dma_free_coherent(priv->dev, sizeof(struct ftgmac100_descs),
815 priv->descs, priv->descs_dma_addr);
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000816
817 /* Free scratch packet buffer */
818 if (priv->rx_scratch)
819 dma_free_coherent(priv->dev, RX_BUF_SIZE,
820 priv->rx_scratch, priv->rx_scratch_dma);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000821}
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000822
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000823static int ftgmac100_alloc_rings(struct ftgmac100 *priv)
824{
825 /* Allocate descriptors */
Joe Perchesede23fa82013-08-26 22:45:23 -0700826 priv->descs = dma_zalloc_coherent(priv->dev,
827 sizeof(struct ftgmac100_descs),
828 &priv->descs_dma_addr, GFP_KERNEL);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000829 if (!priv->descs)
830 return -ENOMEM;
831
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000832 /* Allocate scratch packet buffer */
833 priv->rx_scratch = dma_alloc_coherent(priv->dev,
834 RX_BUF_SIZE,
835 &priv->rx_scratch_dma,
836 GFP_KERNEL);
837 if (!priv->rx_scratch)
838 return -ENOMEM;
839
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000840 return 0;
841}
842
843static void ftgmac100_init_rings(struct ftgmac100 *priv)
844{
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000845 struct ftgmac100_rxdes *rxdes;
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000846 int i;
847
848 /* Initialize RX ring */
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000849 for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000850 rxdes = &priv->descs->rxdes[i];
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000851 rxdes->rxdes0 = 0;
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000852 rxdes->rxdes3 = cpu_to_le32(priv->rx_scratch_dma);
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000853 }
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +1000854 /* Mark the end of the ring */
855 rxdes->rxdes0 |= cpu_to_le32(priv->rxdes0_edorr_mask);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000856
857 /* Initialize TX ring */
858 for (i = 0; i < TX_QUEUE_ENTRIES; i++)
859 priv->descs->txdes[i].txdes0 = 0;
860 ftgmac100_txdes_set_end_of_ring(priv, &priv->descs->txdes[i -1]);
861}
862
863static int ftgmac100_alloc_rx_buffers(struct ftgmac100 *priv)
864{
865 int i;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000866
867 for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
868 struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[i];
869
Benjamin Herrenschmidt7b49cd12017-04-06 11:02:49 +1000870 if (ftgmac100_alloc_rx_buf(priv, i, rxdes, GFP_KERNEL))
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000871 return -ENOMEM;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000872 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000873 return 0;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000874}
875
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000876static void ftgmac100_adjust_link(struct net_device *netdev)
877{
878 struct ftgmac100 *priv = netdev_priv(netdev);
Philippe Reynesb3c40ad2016-05-16 01:35:13 +0200879 struct phy_device *phydev = netdev->phydev;
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000880 int new_speed;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000881
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000882 /* We store "no link" as speed 0 */
883 if (!phydev->link)
884 new_speed = 0;
885 else
886 new_speed = phydev->speed;
887
888 if (phydev->speed == priv->cur_speed &&
889 phydev->duplex == priv->cur_duplex)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000890 return;
891
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000892 /* Print status if we have a link or we had one and just lost it,
893 * don't print otherwise.
894 */
895 if (new_speed || priv->cur_speed)
896 phy_print_status(phydev);
897
898 priv->cur_speed = new_speed;
899 priv->cur_duplex = phydev->duplex;
900
901 /* Link is down, do nothing else */
902 if (!new_speed)
903 return;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000904
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +1000905 /* Disable all interrupts */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000906 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
907
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +1000908 /* Reset the adapter asynchronously */
909 schedule_work(&priv->reset_task);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000910}
911
912static int ftgmac100_mii_probe(struct ftgmac100 *priv)
913{
914 struct net_device *netdev = priv->netdev;
Guenter Roecke574f392016-01-10 12:04:32 -0800915 struct phy_device *phydev;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000916
Guenter Roecke574f392016-01-10 12:04:32 -0800917 phydev = phy_find_first(priv->mii_bus);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000918 if (!phydev) {
919 netdev_info(netdev, "%s: no PHY found\n", netdev->name);
920 return -ENODEV;
921 }
922
Andrew Lunn84eff6d2016-01-06 20:11:10 +0100923 phydev = phy_connect(netdev, phydev_name(phydev),
Florian Fainellif9a8f832013-01-14 00:52:52 +0000924 &ftgmac100_adjust_link, PHY_INTERFACE_MODE_GMII);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000925
926 if (IS_ERR(phydev)) {
927 netdev_err(netdev, "%s: Could not attach to PHY\n", netdev->name);
928 return PTR_ERR(phydev);
929 }
930
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000931 return 0;
932}
933
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000934static int ftgmac100_mdiobus_read(struct mii_bus *bus, int phy_addr, int regnum)
935{
936 struct net_device *netdev = bus->priv;
937 struct ftgmac100 *priv = netdev_priv(netdev);
938 unsigned int phycr;
939 int i;
940
941 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
942
943 /* preserve MDC cycle threshold */
944 phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
945
946 phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
947 FTGMAC100_PHYCR_REGAD(regnum) |
948 FTGMAC100_PHYCR_MIIRD;
949
950 iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
951
952 for (i = 0; i < 10; i++) {
953 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
954
955 if ((phycr & FTGMAC100_PHYCR_MIIRD) == 0) {
956 int data;
957
958 data = ioread32(priv->base + FTGMAC100_OFFSET_PHYDATA);
959 return FTGMAC100_PHYDATA_MIIRDATA(data);
960 }
961
962 udelay(100);
963 }
964
965 netdev_err(netdev, "mdio read timed out\n");
966 return -EIO;
967}
968
969static int ftgmac100_mdiobus_write(struct mii_bus *bus, int phy_addr,
970 int regnum, u16 value)
971{
972 struct net_device *netdev = bus->priv;
973 struct ftgmac100 *priv = netdev_priv(netdev);
974 unsigned int phycr;
975 int data;
976 int i;
977
978 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
979
980 /* preserve MDC cycle threshold */
981 phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
982
983 phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
984 FTGMAC100_PHYCR_REGAD(regnum) |
985 FTGMAC100_PHYCR_MIIWR;
986
987 data = FTGMAC100_PHYDATA_MIIWDATA(value);
988
989 iowrite32(data, priv->base + FTGMAC100_OFFSET_PHYDATA);
990 iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
991
992 for (i = 0; i < 10; i++) {
993 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
994
995 if ((phycr & FTGMAC100_PHYCR_MIIWR) == 0)
996 return 0;
997
998 udelay(100);
999 }
1000
1001 netdev_err(netdev, "mdio write timed out\n");
1002 return -EIO;
1003}
1004
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001005static void ftgmac100_get_drvinfo(struct net_device *netdev,
1006 struct ethtool_drvinfo *info)
1007{
Jiri Pirko7826d432013-01-06 00:44:26 +00001008 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
1009 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
1010 strlcpy(info->bus_info, dev_name(&netdev->dev), sizeof(info->bus_info));
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001011}
1012
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001013static const struct ethtool_ops ftgmac100_ethtool_ops = {
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001014 .get_drvinfo = ftgmac100_get_drvinfo,
1015 .get_link = ethtool_op_get_link,
Philippe Reynesfd24d722016-05-16 01:35:14 +02001016 .get_link_ksettings = phy_ethtool_get_link_ksettings,
1017 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001018};
1019
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001020static irqreturn_t ftgmac100_interrupt(int irq, void *dev_id)
1021{
1022 struct net_device *netdev = dev_id;
1023 struct ftgmac100 *priv = netdev_priv(netdev);
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001024 unsigned int status, new_mask = FTGMAC100_INT_BAD;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001025
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001026 /* Fetch and clear interrupt bits, process abnormal ones */
1027 status = ioread32(priv->base + FTGMAC100_OFFSET_ISR);
1028 iowrite32(status, priv->base + FTGMAC100_OFFSET_ISR);
1029 if (unlikely(status & FTGMAC100_INT_BAD)) {
1030
1031 /* RX buffer unavailable */
1032 if (status & FTGMAC100_INT_NO_RXBUF)
1033 netdev->stats.rx_over_errors++;
1034
1035 /* received packet lost due to RX FIFO full */
1036 if (status & FTGMAC100_INT_RPKT_LOST)
1037 netdev->stats.rx_fifo_errors++;
1038
1039 /* sent packet lost due to excessive TX collision */
1040 if (status & FTGMAC100_INT_XPKT_LOST)
1041 netdev->stats.tx_fifo_errors++;
1042
1043 /* AHB error -> Reset the chip */
1044 if (status & FTGMAC100_INT_AHB_ERR) {
1045 if (net_ratelimit())
1046 netdev_warn(netdev,
1047 "AHB bus error ! Resetting chip.\n");
1048 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
1049 schedule_work(&priv->reset_task);
1050 return IRQ_HANDLED;
1051 }
1052
1053 /* We may need to restart the MAC after such errors, delay
1054 * this until after we have freed some Rx buffers though
1055 */
1056 priv->need_mac_restart = true;
1057
1058 /* Disable those errors until we restart */
1059 new_mask &= ~status;
1060 }
1061
1062 /* Only enable "bad" interrupts while NAPI is on */
1063 iowrite32(new_mask, priv->base + FTGMAC100_OFFSET_IER);
1064
1065 /* Schedule NAPI bh */
1066 napi_schedule_irqoff(&priv->napi);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001067
1068 return IRQ_HANDLED;
1069}
1070
Benjamin Herrenschmidt4ca24152017-04-06 11:02:51 +10001071static bool ftgmac100_check_rx(struct ftgmac100 *priv)
1072{
1073 struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[priv->rx_pointer];
1074
1075 /* Do we have a packet ? */
1076 return !!(rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RXPKT_RDY));
1077}
1078
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001079static int ftgmac100_poll(struct napi_struct *napi, int budget)
1080{
1081 struct ftgmac100 *priv = container_of(napi, struct ftgmac100, napi);
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001082 int work_done = 0;
1083 bool more;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001084
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001085 /* Handle TX completions */
1086 if (ftgmac100_tx_buf_cleanable(priv))
1087 ftgmac100_tx_complete(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001088
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001089 /* Handle RX packets */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001090 do {
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001091 more = ftgmac100_rx_packet(priv, &work_done);
1092 } while (more && work_done < budget);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001093
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001094
1095 /* The interrupt is telling us to kick the MAC back to life
1096 * after an RX overflow
1097 */
1098 if (unlikely(priv->need_mac_restart)) {
1099 ftgmac100_start_hw(priv);
1100
1101 /* Re-enable "bad" interrupts */
1102 iowrite32(FTGMAC100_INT_BAD,
1103 priv->base + FTGMAC100_OFFSET_IER);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001104 }
1105
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001106 /* As long as we are waiting for transmit packets to be
1107 * completed we keep NAPI going
1108 */
1109 if (ftgmac100_tx_buf_cleanable(priv))
1110 work_done = budget;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001111
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001112 if (work_done < budget) {
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001113 /* We are about to re-enable all interrupts. However
1114 * the HW has been latching RX/TX packet interrupts while
1115 * they were masked. So we clear them first, then we need
1116 * to re-check if there's something to process
1117 */
1118 iowrite32(FTGMAC100_INT_RXTX,
1119 priv->base + FTGMAC100_OFFSET_ISR);
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001120 if (ftgmac100_check_rx(priv) ||
1121 ftgmac100_tx_buf_cleanable(priv))
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001122 return budget;
1123
1124 /* deschedule NAPI */
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001125 napi_complete(napi);
1126
1127 /* enable all interrupts */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001128 iowrite32(FTGMAC100_INT_ALL,
Gavin Shanfc6061c2016-07-19 11:54:25 +10001129 priv->base + FTGMAC100_OFFSET_IER);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001130 }
1131
Benjamin Herrenschmidt6ad3d7e2017-04-10 11:15:21 +10001132 return work_done;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001133}
1134
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001135static int ftgmac100_init_all(struct ftgmac100 *priv, bool ignore_alloc_err)
1136{
1137 int err = 0;
1138
1139 /* Re-init descriptors (adjust queue sizes) */
1140 ftgmac100_init_rings(priv);
1141
1142 /* Realloc rx descriptors */
1143 err = ftgmac100_alloc_rx_buffers(priv);
1144 if (err && !ignore_alloc_err)
1145 return err;
1146
1147 /* Reinit and restart HW */
1148 ftgmac100_init_hw(priv);
1149 ftgmac100_start_hw(priv);
1150
1151 /* Re-enable the device */
1152 napi_enable(&priv->napi);
1153 netif_start_queue(priv->netdev);
1154
1155 /* Enable all interrupts */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001156 iowrite32(FTGMAC100_INT_ALL, priv->base + FTGMAC100_OFFSET_IER);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001157
1158 return err;
1159}
1160
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001161static void ftgmac100_reset_task(struct work_struct *work)
1162{
1163 struct ftgmac100 *priv = container_of(work, struct ftgmac100,
1164 reset_task);
1165 struct net_device *netdev = priv->netdev;
1166 int err;
1167
1168 netdev_dbg(netdev, "Resetting NIC...\n");
1169
1170 /* Lock the world */
1171 rtnl_lock();
1172 if (netdev->phydev)
1173 mutex_lock(&netdev->phydev->lock);
1174 if (priv->mii_bus)
1175 mutex_lock(&priv->mii_bus->mdio_lock);
1176
1177
1178 /* Check if the interface is still up */
1179 if (!netif_running(netdev))
1180 goto bail;
1181
1182 /* Stop the network stack */
1183 netif_trans_update(netdev);
1184 napi_disable(&priv->napi);
1185 netif_tx_disable(netdev);
1186
1187 /* Stop and reset the MAC */
1188 ftgmac100_stop_hw(priv);
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +10001189 err = ftgmac100_reset_and_config_mac(priv);
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001190 if (err) {
1191 /* Not much we can do ... it might come back... */
1192 netdev_err(netdev, "attempting to continue...\n");
1193 }
1194
1195 /* Free all rx and tx buffers */
1196 ftgmac100_free_buffers(priv);
1197
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001198 /* Setup everything again and restart chip */
1199 ftgmac100_init_all(priv, true);
1200
1201 netdev_dbg(netdev, "Reset done !\n");
1202 bail:
1203 if (priv->mii_bus)
1204 mutex_unlock(&priv->mii_bus->mdio_lock);
1205 if (netdev->phydev)
1206 mutex_unlock(&netdev->phydev->lock);
1207 rtnl_unlock();
1208}
1209
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001210static int ftgmac100_open(struct net_device *netdev)
1211{
1212 struct ftgmac100 *priv = netdev_priv(netdev);
1213 int err;
1214
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001215 /* Allocate ring buffers */
1216 err = ftgmac100_alloc_rings(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001217 if (err) {
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001218 netdev_err(netdev, "Failed to allocate descriptors\n");
1219 return err;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001220 }
1221
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +10001222 /* When using NC-SI we force the speed to 100Mbit/s full duplex,
1223 *
1224 * Otherwise we leave it set to 0 (no link), the link
1225 * message from the PHY layer will handle setting it up to
1226 * something else if needed.
1227 */
1228 if (priv->use_ncsi) {
1229 priv->cur_duplex = DUPLEX_FULL;
1230 priv->cur_speed = SPEED_100;
1231 } else {
1232 priv->cur_duplex = 0;
1233 priv->cur_speed = 0;
1234 }
1235
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +10001236 /* Reset the hardware */
1237 err = ftgmac100_reset_and_config_mac(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001238 if (err)
1239 goto err_hw;
1240
Benjamin Herrenschmidtb8dbecf2017-04-05 12:28:47 +10001241 /* Initialize NAPI */
1242 netif_napi_add(netdev, &priv->napi, ftgmac100_poll, 64);
1243
Benjamin Herrenschmidt81f1eca2017-04-05 12:28:48 +10001244 /* Grab our interrupt */
1245 err = request_irq(netdev->irq, ftgmac100_interrupt, 0, netdev->name, netdev);
1246 if (err) {
1247 netdev_err(netdev, "failed to request irq %d\n", netdev->irq);
1248 goto err_irq;
1249 }
1250
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001251 /* Start things up */
1252 err = ftgmac100_init_all(priv, false);
1253 if (err) {
1254 netdev_err(netdev, "Failed to allocate packet buffers\n");
1255 goto err_alloc;
1256 }
Gavin Shan08c9c122016-09-22 08:35:01 +09301257
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001258 if (netdev->phydev) {
1259 /* If we have a PHY, start polling */
Gavin Shanbd466c32016-07-19 11:54:23 +10001260 phy_start(netdev->phydev);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001261 } else if (priv->use_ncsi) {
1262 /* If using NC-SI, set our carrier on and start the stack */
Gavin Shanbd466c32016-07-19 11:54:23 +10001263 netif_carrier_on(netdev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001264
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001265 /* Start the NCSI device */
Gavin Shanbd466c32016-07-19 11:54:23 +10001266 err = ncsi_start_dev(priv->ndev);
1267 if (err)
1268 goto err_ncsi;
1269 }
1270
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001271 return 0;
1272
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001273 err_ncsi:
Gavin Shanbd466c32016-07-19 11:54:23 +10001274 napi_disable(&priv->napi);
1275 netif_stop_queue(netdev);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001276 err_alloc:
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001277 ftgmac100_free_buffers(priv);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001278 free_irq(netdev->irq, netdev);
1279 err_irq:
1280 netif_napi_del(&priv->napi);
1281 err_hw:
1282 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001283 ftgmac100_free_rings(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001284 return err;
1285}
1286
1287static int ftgmac100_stop(struct net_device *netdev)
1288{
1289 struct ftgmac100 *priv = netdev_priv(netdev);
1290
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001291 /* Note about the reset task: We are called with the rtnl lock
1292 * held, so we are synchronized against the core of the reset
1293 * task. We must not try to synchronously cancel it otherwise
1294 * we can deadlock. But since it will test for netif_running()
1295 * which has already been cleared by the net core, we don't
1296 * anything special to do.
1297 */
1298
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001299 /* disable all interrupts */
1300 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
1301
1302 netif_stop_queue(netdev);
1303 napi_disable(&priv->napi);
Benjamin Herrenschmidtb8dbecf2017-04-05 12:28:47 +10001304 netif_napi_del(&priv->napi);
Gavin Shanbd466c32016-07-19 11:54:23 +10001305 if (netdev->phydev)
1306 phy_stop(netdev->phydev);
Gavin Shan2c15f252016-10-04 11:25:54 +11001307 else if (priv->use_ncsi)
1308 ncsi_stop_dev(priv->ndev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001309
1310 ftgmac100_stop_hw(priv);
Benjamin Herrenschmidt60b28a12017-04-05 12:28:41 +10001311 free_irq(netdev->irq, netdev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001312 ftgmac100_free_buffers(priv);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001313 ftgmac100_free_rings(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001314
1315 return 0;
1316}
1317
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001318/* optional */
1319static int ftgmac100_do_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
1320{
Gavin Shanbd466c32016-07-19 11:54:23 +10001321 if (!netdev->phydev)
1322 return -ENXIO;
1323
Philippe Reynesb3c40ad2016-05-16 01:35:13 +02001324 return phy_mii_ioctl(netdev->phydev, ifr, cmd);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001325}
1326
Benjamin Herrenschmidtd3ca8fb2017-04-10 11:15:15 +10001327static void ftgmac100_tx_timeout(struct net_device *netdev)
1328{
1329 struct ftgmac100 *priv = netdev_priv(netdev);
1330
1331 /* Disable all interrupts */
1332 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
1333
1334 /* Do the reset outside of interrupt context */
1335 schedule_work(&priv->reset_task);
1336}
1337
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001338static const struct net_device_ops ftgmac100_netdev_ops = {
1339 .ndo_open = ftgmac100_open,
1340 .ndo_stop = ftgmac100_stop,
1341 .ndo_start_xmit = ftgmac100_hard_start_xmit,
Gavin Shan113ce102016-07-19 11:54:22 +10001342 .ndo_set_mac_address = ftgmac100_set_mac_addr,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001343 .ndo_validate_addr = eth_validate_addr,
1344 .ndo_do_ioctl = ftgmac100_do_ioctl,
Benjamin Herrenschmidtd3ca8fb2017-04-10 11:15:15 +10001345 .ndo_tx_timeout = ftgmac100_tx_timeout,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001346};
1347
Gavin Shaneb418182016-07-19 11:54:21 +10001348static int ftgmac100_setup_mdio(struct net_device *netdev)
1349{
1350 struct ftgmac100 *priv = netdev_priv(netdev);
1351 struct platform_device *pdev = to_platform_device(priv->dev);
1352 int i, err = 0;
Joel Stanleye07dc632016-09-22 08:35:02 +09301353 u32 reg;
Gavin Shaneb418182016-07-19 11:54:21 +10001354
1355 /* initialize mdio bus */
1356 priv->mii_bus = mdiobus_alloc();
1357 if (!priv->mii_bus)
1358 return -EIO;
1359
Joel Stanleye07dc632016-09-22 08:35:02 +09301360 if (of_machine_is_compatible("aspeed,ast2400") ||
1361 of_machine_is_compatible("aspeed,ast2500")) {
1362 /* This driver supports the old MDIO interface */
1363 reg = ioread32(priv->base + FTGMAC100_OFFSET_REVR);
1364 reg &= ~FTGMAC100_REVR_NEW_MDIO_INTERFACE;
1365 iowrite32(reg, priv->base + FTGMAC100_OFFSET_REVR);
1366 };
1367
Gavin Shaneb418182016-07-19 11:54:21 +10001368 priv->mii_bus->name = "ftgmac100_mdio";
1369 snprintf(priv->mii_bus->id, MII_BUS_ID_SIZE, "%s-%d",
1370 pdev->name, pdev->id);
1371 priv->mii_bus->priv = priv->netdev;
1372 priv->mii_bus->read = ftgmac100_mdiobus_read;
1373 priv->mii_bus->write = ftgmac100_mdiobus_write;
1374
1375 for (i = 0; i < PHY_MAX_ADDR; i++)
1376 priv->mii_bus->irq[i] = PHY_POLL;
1377
1378 err = mdiobus_register(priv->mii_bus);
1379 if (err) {
1380 dev_err(priv->dev, "Cannot register MDIO bus!\n");
1381 goto err_register_mdiobus;
1382 }
1383
1384 err = ftgmac100_mii_probe(priv);
1385 if (err) {
1386 dev_err(priv->dev, "MII Probe failed!\n");
1387 goto err_mii_probe;
1388 }
1389
1390 return 0;
1391
1392err_mii_probe:
1393 mdiobus_unregister(priv->mii_bus);
1394err_register_mdiobus:
1395 mdiobus_free(priv->mii_bus);
1396 return err;
1397}
1398
1399static void ftgmac100_destroy_mdio(struct net_device *netdev)
1400{
1401 struct ftgmac100 *priv = netdev_priv(netdev);
1402
1403 if (!netdev->phydev)
1404 return;
1405
1406 phy_disconnect(netdev->phydev);
1407 mdiobus_unregister(priv->mii_bus);
1408 mdiobus_free(priv->mii_bus);
1409}
1410
Gavin Shanbd466c32016-07-19 11:54:23 +10001411static void ftgmac100_ncsi_handler(struct ncsi_dev *nd)
1412{
1413 if (unlikely(nd->state != ncsi_dev_state_functional))
1414 return;
1415
1416 netdev_info(nd->dev, "NCSI interface %s\n",
1417 nd->link_up ? "up" : "down");
1418}
1419
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001420static int ftgmac100_probe(struct platform_device *pdev)
1421{
1422 struct resource *res;
1423 int irq;
1424 struct net_device *netdev;
1425 struct ftgmac100 *priv;
Gavin Shanbd466c32016-07-19 11:54:23 +10001426 int err = 0;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001427
1428 if (!pdev)
1429 return -ENODEV;
1430
1431 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1432 if (!res)
1433 return -ENXIO;
1434
1435 irq = platform_get_irq(pdev, 0);
1436 if (irq < 0)
1437 return irq;
1438
1439 /* setup net_device */
1440 netdev = alloc_etherdev(sizeof(*priv));
1441 if (!netdev) {
1442 err = -ENOMEM;
1443 goto err_alloc_etherdev;
1444 }
1445
1446 SET_NETDEV_DEV(netdev, &pdev->dev);
1447
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00001448 netdev->ethtool_ops = &ftgmac100_ethtool_ops;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001449 netdev->netdev_ops = &ftgmac100_netdev_ops;
Benjamin Herrenschmidtd3ca8fb2017-04-10 11:15:15 +10001450 netdev->watchdog_timeo = 5 * HZ;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001451
1452 platform_set_drvdata(pdev, netdev);
1453
1454 /* setup private data */
1455 priv = netdev_priv(netdev);
1456 priv->netdev = netdev;
1457 priv->dev = &pdev->dev;
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001458 INIT_WORK(&priv->reset_task, ftgmac100_reset_task);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001459
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001460 /* map io memory */
1461 priv->res = request_mem_region(res->start, resource_size(res),
1462 dev_name(&pdev->dev));
1463 if (!priv->res) {
1464 dev_err(&pdev->dev, "Could not reserve memory region\n");
1465 err = -ENOMEM;
1466 goto err_req_mem;
1467 }
1468
1469 priv->base = ioremap(res->start, resource_size(res));
1470 if (!priv->base) {
1471 dev_err(&pdev->dev, "Failed to ioremap ethernet registers\n");
1472 err = -EIO;
1473 goto err_ioremap;
1474 }
1475
Benjamin Herrenschmidt60b28a12017-04-05 12:28:41 +10001476 netdev->irq = irq;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001477
Gavin Shan113ce102016-07-19 11:54:22 +10001478 /* MAC address from chip or random one */
1479 ftgmac100_setup_mac(priv);
1480
Joel Stanley2a0ab8eb2016-09-22 08:35:00 +09301481 if (of_machine_is_compatible("aspeed,ast2400") ||
1482 of_machine_is_compatible("aspeed,ast2500")) {
1483 priv->rxdes0_edorr_mask = BIT(30);
1484 priv->txdes0_edotr_mask = BIT(30);
1485 } else {
1486 priv->rxdes0_edorr_mask = BIT(15);
1487 priv->txdes0_edotr_mask = BIT(15);
1488 }
1489
Gavin Shanbd466c32016-07-19 11:54:23 +10001490 if (pdev->dev.of_node &&
1491 of_get_property(pdev->dev.of_node, "use-ncsi", NULL)) {
1492 if (!IS_ENABLED(CONFIG_NET_NCSI)) {
1493 dev_err(&pdev->dev, "NCSI stack not enabled\n");
1494 goto err_ncsi_dev;
1495 }
1496
1497 dev_info(&pdev->dev, "Using NCSI interface\n");
1498 priv->use_ncsi = true;
1499 priv->ndev = ncsi_register_dev(netdev, ftgmac100_ncsi_handler);
1500 if (!priv->ndev)
1501 goto err_ncsi_dev;
1502 } else {
1503 priv->use_ncsi = false;
1504 err = ftgmac100_setup_mdio(netdev);
1505 if (err)
1506 goto err_setup_mdio;
1507 }
1508
1509 /* We have to disable on-chip IP checksum functionality
1510 * when NCSI is enabled on the interface. It doesn't work
1511 * in that case.
1512 */
Benjamin Herrenschmidt6db74702017-04-10 11:15:25 +10001513 netdev->features = NETIF_F_RXCSUM | NETIF_F_IP_CSUM |
1514 NETIF_F_GRO | NETIF_F_SG;
Gavin Shanbd466c32016-07-19 11:54:23 +10001515 if (priv->use_ncsi &&
1516 of_get_property(pdev->dev.of_node, "no-hw-checksum", NULL))
1517 netdev->features &= ~NETIF_F_IP_CSUM;
1518
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001519 /* register network device */
1520 err = register_netdev(netdev);
1521 if (err) {
1522 dev_err(&pdev->dev, "Failed to register netdev\n");
1523 goto err_register_netdev;
1524 }
1525
Benjamin Herrenschmidt60b28a12017-04-05 12:28:41 +10001526 netdev_info(netdev, "irq %d, mapped at %p\n", netdev->irq, priv->base);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001527
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001528 return 0;
1529
Gavin Shanbd466c32016-07-19 11:54:23 +10001530err_ncsi_dev:
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001531err_register_netdev:
Gavin Shaneb418182016-07-19 11:54:21 +10001532 ftgmac100_destroy_mdio(netdev);
1533err_setup_mdio:
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001534 iounmap(priv->base);
1535err_ioremap:
1536 release_resource(priv->res);
1537err_req_mem:
1538 netif_napi_del(&priv->napi);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001539 free_netdev(netdev);
1540err_alloc_etherdev:
1541 return err;
1542}
1543
Dmitry Torokhovbe125022017-03-01 17:24:47 -08001544static int ftgmac100_remove(struct platform_device *pdev)
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001545{
1546 struct net_device *netdev;
1547 struct ftgmac100 *priv;
1548
1549 netdev = platform_get_drvdata(pdev);
1550 priv = netdev_priv(netdev);
1551
1552 unregister_netdev(netdev);
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001553
1554 /* There's a small chance the reset task will have been re-queued,
1555 * during stop, make sure it's gone before we free the structure.
1556 */
1557 cancel_work_sync(&priv->reset_task);
1558
Gavin Shaneb418182016-07-19 11:54:21 +10001559 ftgmac100_destroy_mdio(netdev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001560
1561 iounmap(priv->base);
1562 release_resource(priv->res);
1563
1564 netif_napi_del(&priv->napi);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001565 free_netdev(netdev);
1566 return 0;
1567}
1568
Gavin Shanbb168e22016-07-19 11:54:24 +10001569static const struct of_device_id ftgmac100_of_match[] = {
1570 { .compatible = "faraday,ftgmac100" },
1571 { }
1572};
1573MODULE_DEVICE_TABLE(of, ftgmac100_of_match);
1574
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001575static struct platform_driver ftgmac100_driver = {
Gavin Shanbb168e22016-07-19 11:54:24 +10001576 .probe = ftgmac100_probe,
Dmitry Torokhovbe125022017-03-01 17:24:47 -08001577 .remove = ftgmac100_remove,
Gavin Shanbb168e22016-07-19 11:54:24 +10001578 .driver = {
1579 .name = DRV_NAME,
1580 .of_match_table = ftgmac100_of_match,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001581 },
1582};
Sachin Kamat14f645d2013-03-18 01:50:48 +00001583module_platform_driver(ftgmac100_driver);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001584
1585MODULE_AUTHOR("Po-Yu Chuang <ratbert@faraday-tech.com>");
1586MODULE_DESCRIPTION("FTGMAC100 driver");
1587MODULE_LICENSE("GPL");