blob: bf2ffbb913ffcede8ae7215526fe01bd8110e4a1 [file] [log] [blame]
Francois Romieu890e8d02005-07-30 13:08:43 +02001/*
2 sis190.c: Silicon Integrated Systems SiS190 ethernet driver
3
4 Copyright (c) 2003 K.M. Liu <kmliu@sis.com>
5 Copyright (c) 2003, 2004 Jeff Garzik <jgarzik@pobox.com>
6 Copyright (c) 2003, 2004, 2005 Francois Romieu <romieu@fr.zoreil.com>
7
Francois Romieu40292fb2005-07-30 13:12:06 +02008 Based on r8169.c, tg3.c, 8139cp.c, skge.c, epic100.c and SiS 190/191
9 genuine driver.
Francois Romieu890e8d02005-07-30 13:08:43 +020010
11 This software may be used and distributed according to the terms of
12 the GNU General Public License (GPL), incorporated herein by reference.
13 Drivers based on or derived from this code fall under the GPL and must
14 retain the authorship, copyright and license notice. This file is not
15 a complete program and may only be used when the entire operating
16 system is licensed under the GPL.
17
18 See the file COPYING in this distribution for more information.
19
20 */
21
22#include <linux/module.h>
23#include <linux/moduleparam.h>
24#include <linux/netdevice.h>
Francois Romieu43afb942005-07-30 13:10:21 +020025#include <linux/rtnetlink.h>
Francois Romieu890e8d02005-07-30 13:08:43 +020026#include <linux/etherdevice.h>
27#include <linux/ethtool.h>
28#include <linux/pci.h>
29#include <linux/mii.h>
30#include <linux/delay.h>
31#include <linux/crc32.h>
32#include <linux/dma-mapping.h>
33#include <asm/irq.h>
34
35#define net_drv(p, arg...) if (netif_msg_drv(p)) \
36 printk(arg)
37#define net_probe(p, arg...) if (netif_msg_probe(p)) \
38 printk(arg)
39#define net_link(p, arg...) if (netif_msg_link(p)) \
40 printk(arg)
41#define net_intr(p, arg...) if (netif_msg_intr(p)) \
42 printk(arg)
43#define net_tx_err(p, arg...) if (netif_msg_tx_err(p)) \
44 printk(arg)
45
Francois Romieufcb98212005-07-30 13:15:22 +020046#define PHY_MAX_ADDR 32
47#define PHY_ID_ANY 0x1f
48#define MII_REG_ANY 0x1f
49
Riccardo Ghetta08326db2010-02-17 09:28:58 +000050#define DRV_VERSION "1.4"
Francois Romieu890e8d02005-07-30 13:08:43 +020051#define DRV_NAME "sis190"
52#define SIS190_DRIVER_NAME DRV_NAME " Gigabit Ethernet driver " DRV_VERSION
53#define PFX DRV_NAME ": "
54
Francois Romieu890e8d02005-07-30 13:08:43 +020055#define sis190_rx_skb netif_rx
56#define sis190_rx_quota(count, quota) count
Francois Romieu890e8d02005-07-30 13:08:43 +020057
58#define MAC_ADDR_LEN 6
59
Francois Romieubcad5e52005-07-30 13:13:47 +020060#define NUM_TX_DESC 64 /* [8..1024] */
61#define NUM_RX_DESC 64 /* [8..8192] */
Francois Romieu890e8d02005-07-30 13:08:43 +020062#define TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
63#define RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
64#define RX_BUF_SIZE 1536
Francois Romieu8b5641d2005-07-30 13:13:03 +020065#define RX_BUF_MASK 0xfff8
Francois Romieu890e8d02005-07-30 13:08:43 +020066
67#define SIS190_REGS_SIZE 0x80
68#define SIS190_TX_TIMEOUT (6*HZ)
69#define SIS190_PHY_TIMEOUT (10*HZ)
70#define SIS190_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
71 NETIF_MSG_LINK | NETIF_MSG_IFUP | \
72 NETIF_MSG_IFDOWN)
73
74/* Enhanced PHY access register bit definitions */
75#define EhnMIIread 0x0000
76#define EhnMIIwrite 0x0020
77#define EhnMIIdataShift 16
78#define EhnMIIpmdShift 6 /* 7016 only */
79#define EhnMIIregShift 11
80#define EhnMIIreq 0x0010
81#define EhnMIInotDone 0x0010
82
83/* Write/read MMIO register */
84#define SIS_W8(reg, val) writeb ((val), ioaddr + (reg))
85#define SIS_W16(reg, val) writew ((val), ioaddr + (reg))
86#define SIS_W32(reg, val) writel ((val), ioaddr + (reg))
87#define SIS_R8(reg) readb (ioaddr + (reg))
88#define SIS_R16(reg) readw (ioaddr + (reg))
89#define SIS_R32(reg) readl (ioaddr + (reg))
90
91#define SIS_PCI_COMMIT() SIS_R32(IntrControl)
92
93enum sis190_registers {
94 TxControl = 0x00,
95 TxDescStartAddr = 0x04,
Francois Romieu188f23b2005-07-30 13:11:43 +020096 rsv0 = 0x08, // reserved
97 TxSts = 0x0c, // unused (Control/Status)
Francois Romieu890e8d02005-07-30 13:08:43 +020098 RxControl = 0x10,
99 RxDescStartAddr = 0x14,
Francois Romieu188f23b2005-07-30 13:11:43 +0200100 rsv1 = 0x18, // reserved
101 RxSts = 0x1c, // unused
Francois Romieu890e8d02005-07-30 13:08:43 +0200102 IntrStatus = 0x20,
103 IntrMask = 0x24,
104 IntrControl = 0x28,
Francois Romieu188f23b2005-07-30 13:11:43 +0200105 IntrTimer = 0x2c, // unused (Interupt Timer)
106 PMControl = 0x30, // unused (Power Mgmt Control/Status)
107 rsv2 = 0x34, // reserved
Francois Romieu890e8d02005-07-30 13:08:43 +0200108 ROMControl = 0x38,
109 ROMInterface = 0x3c,
110 StationControl = 0x40,
111 GMIIControl = 0x44,
Francois Romieu188f23b2005-07-30 13:11:43 +0200112 GIoCR = 0x48, // unused (GMAC IO Compensation)
113 GIoCtrl = 0x4c, // unused (GMAC IO Control)
Francois Romieu890e8d02005-07-30 13:08:43 +0200114 TxMacControl = 0x50,
Francois Romieu188f23b2005-07-30 13:11:43 +0200115 TxLimit = 0x54, // unused (Tx MAC Timer/TryLimit)
116 RGDelay = 0x58, // unused (RGMII Tx Internal Delay)
117 rsv3 = 0x5c, // reserved
Francois Romieu890e8d02005-07-30 13:08:43 +0200118 RxMacControl = 0x60,
119 RxMacAddr = 0x62,
120 RxHashTable = 0x68,
121 // Undocumented = 0x6c,
Francois Romieu188f23b2005-07-30 13:11:43 +0200122 RxWolCtrl = 0x70,
123 RxWolData = 0x74, // unused (Rx WOL Data Access)
124 RxMPSControl = 0x78, // unused (Rx MPS Control)
125 rsv4 = 0x7c, // reserved
Francois Romieu890e8d02005-07-30 13:08:43 +0200126};
127
128enum sis190_register_content {
129 /* IntrStatus */
130 SoftInt = 0x40000000, // unused
131 Timeup = 0x20000000, // unused
132 PauseFrame = 0x00080000, // unused
133 MagicPacket = 0x00040000, // unused
134 WakeupFrame = 0x00020000, // unused
135 LinkChange = 0x00010000,
136 RxQEmpty = 0x00000080,
137 RxQInt = 0x00000040,
138 TxQ1Empty = 0x00000020, // unused
139 TxQ1Int = 0x00000010,
140 TxQ0Empty = 0x00000008, // unused
141 TxQ0Int = 0x00000004,
142 RxHalt = 0x00000002,
143 TxHalt = 0x00000001,
144
Francois Romieu890e8d02005-07-30 13:08:43 +0200145 /* {Rx/Tx}CmdBits */
146 CmdReset = 0x10,
147 CmdRxEnb = 0x08, // unused
148 CmdTxEnb = 0x01,
149 RxBufEmpty = 0x01, // unused
150
151 /* Cfg9346Bits */
152 Cfg9346_Lock = 0x00, // unused
153 Cfg9346_Unlock = 0xc0, // unused
154
155 /* RxMacControl */
156 AcceptErr = 0x20, // unused
157 AcceptRunt = 0x10, // unused
158 AcceptBroadcast = 0x0800,
159 AcceptMulticast = 0x0400,
160 AcceptMyPhys = 0x0200,
161 AcceptAllPhys = 0x0100,
162
163 /* RxConfigBits */
164 RxCfgFIFOShift = 13,
165 RxCfgDMAShift = 8, // 0x1a in RxControl ?
166
167 /* TxConfigBits */
168 TxInterFrameGapShift = 24,
169 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
170
Francois Romieu890e8d02005-07-30 13:08:43 +0200171 LinkStatus = 0x02, // unused
172 FullDup = 0x01, // unused
173
174 /* TBICSRBit */
175 TBILinkOK = 0x02000000, // unused
176};
177
178struct TxDesc {
Francois Romieu3cec93c2005-07-30 13:14:18 +0200179 __le32 PSize;
180 __le32 status;
181 __le32 addr;
182 __le32 size;
Francois Romieu890e8d02005-07-30 13:08:43 +0200183};
184
185struct RxDesc {
Francois Romieu3cec93c2005-07-30 13:14:18 +0200186 __le32 PSize;
187 __le32 status;
188 __le32 addr;
189 __le32 size;
Francois Romieu890e8d02005-07-30 13:08:43 +0200190};
191
192enum _DescStatusBit {
193 /* _Desc.status */
Francois Romieubcad5e52005-07-30 13:13:47 +0200194 OWNbit = 0x80000000, // RXOWN/TXOWN
195 INTbit = 0x40000000, // RXINT/TXINT
196 CRCbit = 0x00020000, // CRCOFF/CRCEN
197 PADbit = 0x00010000, // PREADD/PADEN
Francois Romieu890e8d02005-07-30 13:08:43 +0200198 /* _Desc.size */
Francois Romieubcad5e52005-07-30 13:13:47 +0200199 RingEnd = 0x80000000,
200 /* TxDesc.status */
201 LSEN = 0x08000000, // TSO ? -- FR
202 IPCS = 0x04000000,
203 TCPCS = 0x02000000,
204 UDPCS = 0x01000000,
205 BSTEN = 0x00800000,
206 EXTEN = 0x00400000,
207 DEFEN = 0x00200000,
208 BKFEN = 0x00100000,
209 CRSEN = 0x00080000,
210 COLEN = 0x00040000,
211 THOL3 = 0x30000000,
212 THOL2 = 0x20000000,
213 THOL1 = 0x10000000,
214 THOL0 = 0x00000000,
Francois Romieu697c2692007-11-21 22:30:37 +0100215
216 WND = 0x00080000,
217 TABRT = 0x00040000,
218 FIFO = 0x00020000,
219 LINK = 0x00010000,
220 ColCountMask = 0x0000ffff,
Francois Romieubcad5e52005-07-30 13:13:47 +0200221 /* RxDesc.status */
222 IPON = 0x20000000,
223 TCPON = 0x10000000,
224 UDPON = 0x08000000,
225 Wakup = 0x00400000,
226 Magic = 0x00200000,
227 Pause = 0x00100000,
228 DEFbit = 0x00200000,
229 BCAST = 0x000c0000,
230 MCAST = 0x00080000,
231 UCAST = 0x00040000,
232 /* RxDesc.PSize */
233 TAGON = 0x80000000,
234 RxDescCountMask = 0x7f000000, // multi-desc pkt when > 1 ? -- FR
235 ABORT = 0x00800000,
236 SHORT = 0x00400000,
237 LIMIT = 0x00200000,
238 MIIER = 0x00100000,
239 OVRUN = 0x00080000,
240 NIBON = 0x00040000,
241 COLON = 0x00020000,
242 CRCOK = 0x00010000,
Francois Romieu890e8d02005-07-30 13:08:43 +0200243 RxSizeMask = 0x0000ffff
Francois Romieubcad5e52005-07-30 13:13:47 +0200244 /*
245 * The asic could apparently do vlan, TSO, jumbo (sis191 only) and
246 * provide two (unused with Linux) Tx queues. No publically
247 * available documentation alas.
248 */
Francois Romieu890e8d02005-07-30 13:08:43 +0200249};
250
Francois Romieu40292fb2005-07-30 13:12:06 +0200251enum sis190_eeprom_access_register_bits {
252 EECS = 0x00000001, // unused
253 EECLK = 0x00000002, // unused
254 EEDO = 0x00000008, // unused
255 EEDI = 0x00000004, // unused
256 EEREQ = 0x00000080,
257 EEROP = 0x00000200,
258 EEWOP = 0x00000100 // unused
259};
260
Francois Romieu830fb7d2005-07-30 13:12:37 +0200261/* EEPROM Addresses */
262enum sis190_eeprom_address {
263 EEPROMSignature = 0x00,
264 EEPROMCLK = 0x01, // unused
265 EEPROMInfo = 0x02,
266 EEPROMMACAddr = 0x03
267};
268
Francois Romieu900eb9d2005-09-03 00:55:27 +0200269enum sis190_feature {
270 F_HAS_RGMII = 1,
Francois Romieuc3d6f1f2005-09-03 00:56:57 +0200271 F_PHY_88E1111 = 2,
272 F_PHY_BCM5461 = 4
Francois Romieu900eb9d2005-09-03 00:55:27 +0200273};
274
Francois Romieu890e8d02005-07-30 13:08:43 +0200275struct sis190_private {
276 void __iomem *mmio_addr;
277 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000278 struct net_device *dev;
Francois Romieu890e8d02005-07-30 13:08:43 +0200279 spinlock_t lock;
280 u32 rx_buf_sz;
281 u32 cur_rx;
282 u32 cur_tx;
283 u32 dirty_rx;
284 u32 dirty_tx;
285 dma_addr_t rx_dma;
286 dma_addr_t tx_dma;
287 struct RxDesc *RxDescRing;
288 struct TxDesc *TxDescRing;
289 struct sk_buff *Rx_skbuff[NUM_RX_DESC];
290 struct sk_buff *Tx_skbuff[NUM_TX_DESC];
291 struct work_struct phy_task;
292 struct timer_list timer;
293 u32 msg_enable;
Francois Romieu43afb942005-07-30 13:10:21 +0200294 struct mii_if_info mii_if;
Francois Romieufcb98212005-07-30 13:15:22 +0200295 struct list_head first_phy;
Francois Romieu900eb9d2005-09-03 00:55:27 +0200296 u32 features;
Riccardo Ghetta08326db2010-02-17 09:28:58 +0000297 u32 negotiated_lpa;
Francois Romieufcb98212005-07-30 13:15:22 +0200298};
299
300struct sis190_phy {
301 struct list_head list;
302 int phy_id;
303 u16 id[2];
304 u16 status;
305 u8 type;
306};
307
308enum sis190_phy_type {
309 UNKNOWN = 0x00,
310 HOME = 0x01,
311 LAN = 0x02,
312 MIX = 0x03
313};
314
315static struct mii_chip_info {
316 const char *name;
317 u16 id[2];
318 unsigned int type;
Francois Romieu900eb9d2005-09-03 00:55:27 +0200319 u32 feature;
Francois Romieufcb98212005-07-30 13:15:22 +0200320} mii_chip_table[] = {
Riccardo Ghetta856f8f42009-06-04 09:05:07 +0000321 { "Atheros PHY", { 0x004d, 0xd010 }, LAN, 0 },
Francois Romieu708f6e22008-10-20 23:37:55 +0200322 { "Atheros PHY AR8012", { 0x004d, 0xd020 }, LAN, 0 },
Francois Romieuc3d6f1f2005-09-03 00:56:57 +0200323 { "Broadcom PHY BCM5461", { 0x0020, 0x60c0 }, LAN, F_PHY_BCM5461 },
Francois Romieubd7a4442007-03-29 00:18:50 +0200324 { "Broadcom PHY AC131", { 0x0143, 0xbc70 }, LAN, 0 },
Francois Romieu900eb9d2005-09-03 00:55:27 +0200325 { "Agere PHY ET1101B", { 0x0282, 0xf010 }, LAN, 0 },
326 { "Marvell PHY 88E1111", { 0x0141, 0x0cc0 }, LAN, F_PHY_88E1111 },
327 { "Realtek PHY RTL8201", { 0x0000, 0x8200 }, LAN, 0 },
Francois Romieufcb98212005-07-30 13:15:22 +0200328 { NULL, }
Francois Romieu890e8d02005-07-30 13:08:43 +0200329};
330
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800331static const struct {
Francois Romieu890e8d02005-07-30 13:08:43 +0200332 const char *name;
Francois Romieu890e8d02005-07-30 13:08:43 +0200333} sis_chip_info[] = {
Francois Romieue7976372005-09-03 00:57:51 +0200334 { "SiS 190 PCI Fast Ethernet adapter" },
335 { "SiS 191 PCI Gigabit Ethernet adapter" },
Francois Romieu890e8d02005-07-30 13:08:43 +0200336};
337
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000338static DEFINE_PCI_DEVICE_TABLE(sis190_pci_tbl) = {
Francois Romieu890e8d02005-07-30 13:08:43 +0200339 { PCI_DEVICE(PCI_VENDOR_ID_SI, 0x0190), 0, 0, 0 },
Francois Romieue7976372005-09-03 00:57:51 +0200340 { PCI_DEVICE(PCI_VENDOR_ID_SI, 0x0191), 0, 0, 1 },
Francois Romieu890e8d02005-07-30 13:08:43 +0200341 { 0, },
342};
343
344MODULE_DEVICE_TABLE(pci, sis190_pci_tbl);
345
346static int rx_copybreak = 200;
347
348static struct {
349 u32 msg_enable;
350} debug = { -1 };
351
Riccardo Ghettac3223d22009-06-04 09:04:55 +0000352MODULE_DESCRIPTION("SiS sis190/191 Gigabit Ethernet driver");
Francois Romieu890e8d02005-07-30 13:08:43 +0200353module_param(rx_copybreak, int, 0);
354MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
355module_param_named(debug, debug.msg_enable, int, 0);
356MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
357MODULE_AUTHOR("K.M. Liu <kmliu@sis.com>, Ueimor <romieu@fr.zoreil.com>");
358MODULE_VERSION(DRV_VERSION);
359MODULE_LICENSE("GPL");
360
361static const u32 sis190_intr_mask =
Francois Romieu21461382005-09-03 00:54:25 +0200362 RxQEmpty | RxQInt | TxQ1Int | TxQ0Int | RxHalt | TxHalt | LinkChange;
Francois Romieu890e8d02005-07-30 13:08:43 +0200363
364/*
365 * Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
366 * The chips use a 64 element hash table based on the Ethernet CRC.
367 */
Arjan van de Venf71e1302006-03-03 21:33:57 -0500368static const int multicast_filter_limit = 32;
Francois Romieu890e8d02005-07-30 13:08:43 +0200369
370static void __mdio_cmd(void __iomem *ioaddr, u32 ctl)
371{
372 unsigned int i;
373
374 SIS_W32(GMIIControl, ctl);
375
376 msleep(1);
377
378 for (i = 0; i < 100; i++) {
379 if (!(SIS_R32(GMIIControl) & EhnMIInotDone))
380 break;
381 msleep(1);
382 }
383
Francois Romieu7bf3f232007-11-17 16:56:43 +0100384 if (i > 99)
Francois Romieu890e8d02005-07-30 13:08:43 +0200385 printk(KERN_ERR PFX "PHY command failed !\n");
386}
387
Francois Romieu9ede1092005-07-30 13:14:38 +0200388static void mdio_write(void __iomem *ioaddr, int phy_id, int reg, int val)
Francois Romieu890e8d02005-07-30 13:08:43 +0200389{
Francois Romieu890e8d02005-07-30 13:08:43 +0200390 __mdio_cmd(ioaddr, EhnMIIreq | EhnMIIwrite |
Francois Romieu9ede1092005-07-30 13:14:38 +0200391 (((u32) reg) << EhnMIIregShift) | (phy_id << EhnMIIpmdShift) |
Francois Romieu890e8d02005-07-30 13:08:43 +0200392 (((u32) val) << EhnMIIdataShift));
393}
394
Francois Romieu9ede1092005-07-30 13:14:38 +0200395static int mdio_read(void __iomem *ioaddr, int phy_id, int reg)
Francois Romieu890e8d02005-07-30 13:08:43 +0200396{
Francois Romieu890e8d02005-07-30 13:08:43 +0200397 __mdio_cmd(ioaddr, EhnMIIreq | EhnMIIread |
Francois Romieu9ede1092005-07-30 13:14:38 +0200398 (((u32) reg) << EhnMIIregShift) | (phy_id << EhnMIIpmdShift));
Francois Romieu890e8d02005-07-30 13:08:43 +0200399
400 return (u16) (SIS_R32(GMIIControl) >> EhnMIIdataShift);
401}
402
Francois Romieu43afb942005-07-30 13:10:21 +0200403static void __mdio_write(struct net_device *dev, int phy_id, int reg, int val)
404{
405 struct sis190_private *tp = netdev_priv(dev);
406
Francois Romieu9ede1092005-07-30 13:14:38 +0200407 mdio_write(tp->mmio_addr, phy_id, reg, val);
Francois Romieu43afb942005-07-30 13:10:21 +0200408}
409
410static int __mdio_read(struct net_device *dev, int phy_id, int reg)
411{
412 struct sis190_private *tp = netdev_priv(dev);
413
Francois Romieu9ede1092005-07-30 13:14:38 +0200414 return mdio_read(tp->mmio_addr, phy_id, reg);
Francois Romieu43afb942005-07-30 13:10:21 +0200415}
416
Francois Romieufc10c392005-07-30 13:15:01 +0200417static u16 mdio_read_latched(void __iomem *ioaddr, int phy_id, int reg)
418{
419 mdio_read(ioaddr, phy_id, reg);
420 return mdio_read(ioaddr, phy_id, reg);
421}
422
Francois Romieu40292fb2005-07-30 13:12:06 +0200423static u16 __devinit sis190_read_eeprom(void __iomem *ioaddr, u32 reg)
Francois Romieu890e8d02005-07-30 13:08:43 +0200424{
Francois Romieu40292fb2005-07-30 13:12:06 +0200425 u16 data = 0xffff;
Francois Romieu890e8d02005-07-30 13:08:43 +0200426 unsigned int i;
Francois Romieu890e8d02005-07-30 13:08:43 +0200427
428 if (!(SIS_R32(ROMControl) & 0x0002))
429 return 0;
430
Francois Romieu40292fb2005-07-30 13:12:06 +0200431 SIS_W32(ROMInterface, EEREQ | EEROP | (reg << 10));
Francois Romieu890e8d02005-07-30 13:08:43 +0200432
433 for (i = 0; i < 200; i++) {
Francois Romieu40292fb2005-07-30 13:12:06 +0200434 if (!(SIS_R32(ROMInterface) & EEREQ)) {
435 data = (SIS_R32(ROMInterface) & 0xffff0000) >> 16;
Francois Romieu890e8d02005-07-30 13:08:43 +0200436 break;
Francois Romieu40292fb2005-07-30 13:12:06 +0200437 }
Francois Romieu890e8d02005-07-30 13:08:43 +0200438 msleep(1);
439 }
440
Francois Romieu890e8d02005-07-30 13:08:43 +0200441 return data;
442}
443
444static void sis190_irq_mask_and_ack(void __iomem *ioaddr)
445{
446 SIS_W32(IntrMask, 0x00);
447 SIS_W32(IntrStatus, 0xffffffff);
448 SIS_PCI_COMMIT();
449}
450
451static void sis190_asic_down(void __iomem *ioaddr)
452{
453 /* Stop the chip's Tx and Rx DMA processes. */
454
455 SIS_W32(TxControl, 0x1a00);
456 SIS_W32(RxControl, 0x1a00);
457
458 sis190_irq_mask_and_ack(ioaddr);
459}
460
461static void sis190_mark_as_last_descriptor(struct RxDesc *desc)
462{
463 desc->size |= cpu_to_le32(RingEnd);
464}
465
466static inline void sis190_give_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
467{
468 u32 eor = le32_to_cpu(desc->size) & RingEnd;
469
470 desc->PSize = 0x0;
Francois Romieu8b5641d2005-07-30 13:13:03 +0200471 desc->size = cpu_to_le32((rx_buf_sz & RX_BUF_MASK) | eor);
Francois Romieu890e8d02005-07-30 13:08:43 +0200472 wmb();
473 desc->status = cpu_to_le32(OWNbit | INTbit);
474}
475
476static inline void sis190_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
477 u32 rx_buf_sz)
478{
479 desc->addr = cpu_to_le32(mapping);
480 sis190_give_to_asic(desc, rx_buf_sz);
481}
482
483static inline void sis190_make_unusable_by_asic(struct RxDesc *desc)
484{
485 desc->PSize = 0x0;
Al Viro961994a2007-12-15 01:44:33 +0000486 desc->addr = cpu_to_le32(0xdeadbeef);
Francois Romieu890e8d02005-07-30 13:08:43 +0200487 desc->size &= cpu_to_le32(RingEnd);
488 wmb();
489 desc->status = 0x0;
490}
491
Stephen Hemminger35aeb782008-04-27 14:54:32 +0200492static struct sk_buff *sis190_alloc_rx_skb(struct sis190_private *tp,
493 struct RxDesc *desc)
Francois Romieu890e8d02005-07-30 13:08:43 +0200494{
Stephen Hemminger35aeb782008-04-27 14:54:32 +0200495 u32 rx_buf_sz = tp->rx_buf_sz;
Francois Romieu890e8d02005-07-30 13:08:43 +0200496 struct sk_buff *skb;
Francois Romieu890e8d02005-07-30 13:08:43 +0200497
Stephen Hemminger35aeb782008-04-27 14:54:32 +0200498 skb = netdev_alloc_skb(tp->dev, rx_buf_sz);
Stephen Hemminger4709aa52008-04-27 14:36:59 +0200499 if (likely(skb)) {
500 dma_addr_t mapping;
Francois Romieu890e8d02005-07-30 13:08:43 +0200501
Stephen Hemminger35aeb782008-04-27 14:54:32 +0200502 mapping = pci_map_single(tp->pci_dev, skb->data, tp->rx_buf_sz,
Stephen Hemminger4709aa52008-04-27 14:36:59 +0200503 PCI_DMA_FROMDEVICE);
504 sis190_map_to_asic(desc, mapping, rx_buf_sz);
505 } else
506 sis190_make_unusable_by_asic(desc);
Francois Romieu890e8d02005-07-30 13:08:43 +0200507
Stephen Hemminger4709aa52008-04-27 14:36:59 +0200508 return skb;
Francois Romieu890e8d02005-07-30 13:08:43 +0200509}
510
511static u32 sis190_rx_fill(struct sis190_private *tp, struct net_device *dev,
512 u32 start, u32 end)
513{
514 u32 cur;
515
516 for (cur = start; cur < end; cur++) {
Stephen Hemminger4709aa52008-04-27 14:36:59 +0200517 unsigned int i = cur % NUM_RX_DESC;
Francois Romieu890e8d02005-07-30 13:08:43 +0200518
519 if (tp->Rx_skbuff[i])
520 continue;
521
Stephen Hemminger35aeb782008-04-27 14:54:32 +0200522 tp->Rx_skbuff[i] = sis190_alloc_rx_skb(tp, tp->RxDescRing + i);
523
Stephen Hemminger4709aa52008-04-27 14:36:59 +0200524 if (!tp->Rx_skbuff[i])
Francois Romieu890e8d02005-07-30 13:08:43 +0200525 break;
526 }
527 return cur - start;
528}
529
Francois Romieu47e47812008-04-27 17:59:52 +0200530static bool sis190_try_rx_copy(struct sis190_private *tp,
531 struct sk_buff **sk_buff, int pkt_size,
532 dma_addr_t addr)
Francois Romieu890e8d02005-07-30 13:08:43 +0200533{
Francois Romieu47e47812008-04-27 17:59:52 +0200534 struct sk_buff *skb;
535 bool done = false;
Francois Romieu890e8d02005-07-30 13:08:43 +0200536
Francois Romieu47e47812008-04-27 17:59:52 +0200537 if (pkt_size >= rx_copybreak)
538 goto out;
Francois Romieu890e8d02005-07-30 13:08:43 +0200539
Eric Dumazet89d71a62009-10-13 05:34:20 +0000540 skb = netdev_alloc_skb_ip_align(tp->dev, pkt_size);
Francois Romieu47e47812008-04-27 17:59:52 +0200541 if (!skb)
542 goto out;
543
Riccardo Ghetta744c6b22009-06-07 19:47:58 +0000544 pci_dma_sync_single_for_cpu(tp->pci_dev, addr, tp->rx_buf_sz,
545 PCI_DMA_FROMDEVICE);
Francois Romieu47e47812008-04-27 17:59:52 +0200546 skb_copy_to_linear_data(skb, sk_buff[0]->data, pkt_size);
547 *sk_buff = skb;
548 done = true;
549out:
550 return done;
Francois Romieu890e8d02005-07-30 13:08:43 +0200551}
552
Francois Romieubcad5e52005-07-30 13:13:47 +0200553static inline int sis190_rx_pkt_err(u32 status, struct net_device_stats *stats)
554{
555#define ErrMask (OVRUN | SHORT | LIMIT | MIIER | NIBON | COLON | ABORT)
556
557 if ((status & CRCOK) && !(status & ErrMask))
558 return 0;
559
560 if (!(status & CRCOK))
561 stats->rx_crc_errors++;
562 else if (status & OVRUN)
563 stats->rx_over_errors++;
564 else if (status & (SHORT | LIMIT))
565 stats->rx_length_errors++;
566 else if (status & (MIIER | NIBON | COLON))
567 stats->rx_frame_errors++;
568
569 stats->rx_errors++;
570 return -1;
571}
572
Francois Romieu890e8d02005-07-30 13:08:43 +0200573static int sis190_rx_interrupt(struct net_device *dev,
574 struct sis190_private *tp, void __iomem *ioaddr)
575{
Jeff Garzik09f75cd2007-10-03 17:41:50 -0700576 struct net_device_stats *stats = &dev->stats;
Francois Romieu890e8d02005-07-30 13:08:43 +0200577 u32 rx_left, cur_rx = tp->cur_rx;
578 u32 delta, count;
579
580 rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
581 rx_left = sis190_rx_quota(rx_left, (u32) dev->quota);
582
583 for (; rx_left > 0; rx_left--, cur_rx++) {
584 unsigned int entry = cur_rx % NUM_RX_DESC;
585 struct RxDesc *desc = tp->RxDescRing + entry;
586 u32 status;
587
Al Viro961994a2007-12-15 01:44:33 +0000588 if (le32_to_cpu(desc->status) & OWNbit)
Francois Romieu890e8d02005-07-30 13:08:43 +0200589 break;
590
591 status = le32_to_cpu(desc->PSize);
592
593 // net_intr(tp, KERN_INFO "%s: Rx PSize = %08x.\n", dev->name,
594 // status);
595
Francois Romieubcad5e52005-07-30 13:13:47 +0200596 if (sis190_rx_pkt_err(status, stats) < 0)
Francois Romieu890e8d02005-07-30 13:08:43 +0200597 sis190_give_to_asic(desc, tp->rx_buf_sz);
Francois Romieubcad5e52005-07-30 13:13:47 +0200598 else {
Francois Romieu890e8d02005-07-30 13:08:43 +0200599 struct sk_buff *skb = tp->Rx_skbuff[entry];
Francois Romieu47e47812008-04-27 17:59:52 +0200600 dma_addr_t addr = le32_to_cpu(desc->addr);
Francois Romieu890e8d02005-07-30 13:08:43 +0200601 int pkt_size = (status & RxSizeMask) - 4;
Francois Romieu47e47812008-04-27 17:59:52 +0200602 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu890e8d02005-07-30 13:08:43 +0200603
604 if (unlikely(pkt_size > tp->rx_buf_sz)) {
605 net_intr(tp, KERN_INFO
606 "%s: (frag) status = %08x.\n",
607 dev->name, status);
608 stats->rx_dropped++;
609 stats->rx_length_errors++;
610 sis190_give_to_asic(desc, tp->rx_buf_sz);
611 continue;
612 }
613
Francois Romieu890e8d02005-07-30 13:08:43 +0200614
Francois Romieu47e47812008-04-27 17:59:52 +0200615 if (sis190_try_rx_copy(tp, &skb, pkt_size, addr)) {
616 pci_dma_sync_single_for_device(pdev, addr,
617 tp->rx_buf_sz, PCI_DMA_FROMDEVICE);
618 sis190_give_to_asic(desc, tp->rx_buf_sz);
619 } else {
620 pci_unmap_single(pdev, addr, tp->rx_buf_sz,
621 PCI_DMA_FROMDEVICE);
Francois Romieu890e8d02005-07-30 13:08:43 +0200622 tp->Rx_skbuff[entry] = NULL;
623 sis190_make_unusable_by_asic(desc);
624 }
625
Francois Romieu890e8d02005-07-30 13:08:43 +0200626 skb_put(skb, pkt_size);
627 skb->protocol = eth_type_trans(skb, dev);
628
629 sis190_rx_skb(skb);
630
Francois Romieu890e8d02005-07-30 13:08:43 +0200631 stats->rx_packets++;
Francois Romieubcad5e52005-07-30 13:13:47 +0200632 stats->rx_bytes += pkt_size;
633 if ((status & BCAST) == MCAST)
634 stats->multicast++;
Francois Romieu890e8d02005-07-30 13:08:43 +0200635 }
636 }
637 count = cur_rx - tp->cur_rx;
638 tp->cur_rx = cur_rx;
639
640 delta = sis190_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
641 if (!delta && count && netif_msg_intr(tp))
642 printk(KERN_INFO "%s: no Rx buffer allocated.\n", dev->name);
643 tp->dirty_rx += delta;
644
645 if (((tp->dirty_rx + NUM_RX_DESC) == tp->cur_rx) && netif_msg_intr(tp))
646 printk(KERN_EMERG "%s: Rx buffers exhausted.\n", dev->name);
647
648 return count;
649}
650
651static void sis190_unmap_tx_skb(struct pci_dev *pdev, struct sk_buff *skb,
652 struct TxDesc *desc)
653{
654 unsigned int len;
655
656 len = skb->len < ETH_ZLEN ? ETH_ZLEN : skb->len;
657
658 pci_unmap_single(pdev, le32_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
659
660 memset(desc, 0x00, sizeof(*desc));
661}
662
Francois Romieu697c2692007-11-21 22:30:37 +0100663static inline int sis190_tx_pkt_err(u32 status, struct net_device_stats *stats)
664{
665#define TxErrMask (WND | TABRT | FIFO | LINK)
666
667 if (!unlikely(status & TxErrMask))
668 return 0;
669
670 if (status & WND)
671 stats->tx_window_errors++;
672 if (status & TABRT)
673 stats->tx_aborted_errors++;
674 if (status & FIFO)
675 stats->tx_fifo_errors++;
676 if (status & LINK)
677 stats->tx_carrier_errors++;
678
679 stats->tx_errors++;
680
681 return -1;
682}
683
Francois Romieu890e8d02005-07-30 13:08:43 +0200684static void sis190_tx_interrupt(struct net_device *dev,
685 struct sis190_private *tp, void __iomem *ioaddr)
686{
Francois Romieu697c2692007-11-21 22:30:37 +0100687 struct net_device_stats *stats = &dev->stats;
Francois Romieu890e8d02005-07-30 13:08:43 +0200688 u32 pending, dirty_tx = tp->dirty_tx;
689 /*
690 * It would not be needed if queueing was allowed to be enabled
691 * again too early (hint: think preempt and unclocked smp systems).
692 */
693 unsigned int queue_stopped;
694
695 smp_rmb();
696 pending = tp->cur_tx - dirty_tx;
697 queue_stopped = (pending == NUM_TX_DESC);
698
699 for (; pending; pending--, dirty_tx++) {
700 unsigned int entry = dirty_tx % NUM_TX_DESC;
701 struct TxDesc *txd = tp->TxDescRing + entry;
Francois Romieu697c2692007-11-21 22:30:37 +0100702 u32 status = le32_to_cpu(txd->status);
Francois Romieu890e8d02005-07-30 13:08:43 +0200703 struct sk_buff *skb;
704
Francois Romieu697c2692007-11-21 22:30:37 +0100705 if (status & OWNbit)
Francois Romieu890e8d02005-07-30 13:08:43 +0200706 break;
707
708 skb = tp->Tx_skbuff[entry];
709
Francois Romieu697c2692007-11-21 22:30:37 +0100710 if (likely(sis190_tx_pkt_err(status, stats) == 0)) {
711 stats->tx_packets++;
712 stats->tx_bytes += skb->len;
713 stats->collisions += ((status & ColCountMask) - 1);
714 }
Francois Romieu890e8d02005-07-30 13:08:43 +0200715
716 sis190_unmap_tx_skb(tp->pci_dev, skb, txd);
717 tp->Tx_skbuff[entry] = NULL;
718 dev_kfree_skb_irq(skb);
719 }
720
721 if (tp->dirty_tx != dirty_tx) {
722 tp->dirty_tx = dirty_tx;
723 smp_wmb();
724 if (queue_stopped)
725 netif_wake_queue(dev);
726 }
727}
728
729/*
730 * The interrupt handler does all of the Rx thread work and cleans up after
731 * the Tx thread.
732 */
David Howells7d12e782006-10-05 14:55:46 +0100733static irqreturn_t sis190_interrupt(int irq, void *__dev)
Francois Romieu890e8d02005-07-30 13:08:43 +0200734{
735 struct net_device *dev = __dev;
736 struct sis190_private *tp = netdev_priv(dev);
737 void __iomem *ioaddr = tp->mmio_addr;
738 unsigned int handled = 0;
739 u32 status;
740
741 status = SIS_R32(IntrStatus);
742
743 if ((status == 0xffffffff) || !status)
744 goto out;
745
746 handled = 1;
747
748 if (unlikely(!netif_running(dev))) {
749 sis190_asic_down(ioaddr);
750 goto out;
751 }
752
753 SIS_W32(IntrStatus, status);
754
755 // net_intr(tp, KERN_INFO "%s: status = %08x.\n", dev->name, status);
756
757 if (status & LinkChange) {
758 net_intr(tp, KERN_INFO "%s: link change.\n", dev->name);
759 schedule_work(&tp->phy_task);
760 }
761
762 if (status & RxQInt)
763 sis190_rx_interrupt(dev, tp, ioaddr);
764
765 if (status & TxQ0Int)
766 sis190_tx_interrupt(dev, tp, ioaddr);
767out:
768 return IRQ_RETVAL(handled);
769}
770
Francois Romieu4405d3b2005-07-30 13:09:20 +0200771#ifdef CONFIG_NET_POLL_CONTROLLER
772static void sis190_netpoll(struct net_device *dev)
773{
774 struct sis190_private *tp = netdev_priv(dev);
775 struct pci_dev *pdev = tp->pci_dev;
776
777 disable_irq(pdev->irq);
David Howells7d12e782006-10-05 14:55:46 +0100778 sis190_interrupt(pdev->irq, dev);
Francois Romieu4405d3b2005-07-30 13:09:20 +0200779 enable_irq(pdev->irq);
780}
781#endif
782
Francois Romieu890e8d02005-07-30 13:08:43 +0200783static void sis190_free_rx_skb(struct sis190_private *tp,
784 struct sk_buff **sk_buff, struct RxDesc *desc)
785{
786 struct pci_dev *pdev = tp->pci_dev;
787
788 pci_unmap_single(pdev, le32_to_cpu(desc->addr), tp->rx_buf_sz,
789 PCI_DMA_FROMDEVICE);
790 dev_kfree_skb(*sk_buff);
791 *sk_buff = NULL;
792 sis190_make_unusable_by_asic(desc);
793}
794
795static void sis190_rx_clear(struct sis190_private *tp)
796{
797 unsigned int i;
798
799 for (i = 0; i < NUM_RX_DESC; i++) {
800 if (!tp->Rx_skbuff[i])
801 continue;
802 sis190_free_rx_skb(tp, tp->Rx_skbuff + i, tp->RxDescRing + i);
803 }
804}
805
806static void sis190_init_ring_indexes(struct sis190_private *tp)
807{
808 tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
809}
810
811static int sis190_init_ring(struct net_device *dev)
812{
813 struct sis190_private *tp = netdev_priv(dev);
814
815 sis190_init_ring_indexes(tp);
816
817 memset(tp->Tx_skbuff, 0x0, NUM_TX_DESC * sizeof(struct sk_buff *));
818 memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
819
820 if (sis190_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
821 goto err_rx_clear;
822
823 sis190_mark_as_last_descriptor(tp->RxDescRing + NUM_RX_DESC - 1);
824
825 return 0;
826
827err_rx_clear:
828 sis190_rx_clear(tp);
829 return -ENOMEM;
830}
831
832static void sis190_set_rx_mode(struct net_device *dev)
833{
834 struct sis190_private *tp = netdev_priv(dev);
835 void __iomem *ioaddr = tp->mmio_addr;
836 unsigned long flags;
837 u32 mc_filter[2]; /* Multicast hash filter */
838 u16 rx_mode;
839
840 if (dev->flags & IFF_PROMISC) {
Francois Romieu890e8d02005-07-30 13:08:43 +0200841 rx_mode =
842 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
843 AcceptAllPhys;
844 mc_filter[1] = mc_filter[0] = 0xffffffff;
Jiri Pirko4cd24ea2010-02-08 04:30:35 +0000845 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
Francois Romieu890e8d02005-07-30 13:08:43 +0200846 (dev->flags & IFF_ALLMULTI)) {
847 /* Too many to filter perfectly -- accept all multicasts. */
848 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
849 mc_filter[1] = mc_filter[0] = 0xffffffff;
850 } else {
851 struct dev_mc_list *mclist;
852 unsigned int i;
853
854 rx_mode = AcceptBroadcast | AcceptMyPhys;
855 mc_filter[1] = mc_filter[0] = 0;
Jiri Pirko4cd24ea2010-02-08 04:30:35 +0000856 for (i = 0, mclist = dev->mc_list; mclist && i < netdev_mc_count(dev);
Francois Romieu890e8d02005-07-30 13:08:43 +0200857 i++, mclist = mclist->next) {
858 int bit_nr =
Aurelien Jarno8fee5f52005-10-05 23:29:58 +0200859 ether_crc(ETH_ALEN, mclist->dmi_addr) & 0x3f;
Francois Romieu890e8d02005-07-30 13:08:43 +0200860 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
861 rx_mode |= AcceptMulticast;
862 }
863 }
864
865 spin_lock_irqsave(&tp->lock, flags);
866
867 SIS_W16(RxMacControl, rx_mode | 0x2);
868 SIS_W32(RxHashTable, mc_filter[0]);
869 SIS_W32(RxHashTable + 4, mc_filter[1]);
870
871 spin_unlock_irqrestore(&tp->lock, flags);
872}
873
874static void sis190_soft_reset(void __iomem *ioaddr)
875{
876 SIS_W32(IntrControl, 0x8000);
877 SIS_PCI_COMMIT();
Francois Romieu890e8d02005-07-30 13:08:43 +0200878 SIS_W32(IntrControl, 0x0);
879 sis190_asic_down(ioaddr);
Francois Romieu890e8d02005-07-30 13:08:43 +0200880}
881
882static void sis190_hw_start(struct net_device *dev)
883{
884 struct sis190_private *tp = netdev_priv(dev);
885 void __iomem *ioaddr = tp->mmio_addr;
886
887 sis190_soft_reset(ioaddr);
888
889 SIS_W32(TxDescStartAddr, tp->tx_dma);
890 SIS_W32(RxDescStartAddr, tp->rx_dma);
891
892 SIS_W32(IntrStatus, 0xffffffff);
893 SIS_W32(IntrMask, 0x0);
Francois Romieu890e8d02005-07-30 13:08:43 +0200894 SIS_W32(GMIIControl, 0x0);
895 SIS_W32(TxMacControl, 0x60);
896 SIS_W16(RxMacControl, 0x02);
897 SIS_W32(RxHashTable, 0x0);
898 SIS_W32(0x6c, 0x0);
Francois Romieu188f23b2005-07-30 13:11:43 +0200899 SIS_W32(RxWolCtrl, 0x0);
900 SIS_W32(RxWolData, 0x0);
Francois Romieu890e8d02005-07-30 13:08:43 +0200901
902 SIS_PCI_COMMIT();
903
904 sis190_set_rx_mode(dev);
905
906 /* Enable all known interrupts by setting the interrupt mask. */
907 SIS_W32(IntrMask, sis190_intr_mask);
908
909 SIS_W32(TxControl, 0x1a00 | CmdTxEnb);
910 SIS_W32(RxControl, 0x1a1d);
911
912 netif_start_queue(dev);
913}
914
David Howellsc4028952006-11-22 14:57:56 +0000915static void sis190_phy_task(struct work_struct *work)
Francois Romieu890e8d02005-07-30 13:08:43 +0200916{
David Howellsc4028952006-11-22 14:57:56 +0000917 struct sis190_private *tp =
918 container_of(work, struct sis190_private, phy_task);
919 struct net_device *dev = tp->dev;
Francois Romieu890e8d02005-07-30 13:08:43 +0200920 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu9ede1092005-07-30 13:14:38 +0200921 int phy_id = tp->mii_if.phy_id;
Francois Romieu890e8d02005-07-30 13:08:43 +0200922 u16 val;
923
Francois Romieu43afb942005-07-30 13:10:21 +0200924 rtnl_lock();
925
Francois Romieuc014f6c2007-02-15 23:37:29 +0100926 if (!netif_running(dev))
927 goto out_unlock;
928
Francois Romieu9ede1092005-07-30 13:14:38 +0200929 val = mdio_read(ioaddr, phy_id, MII_BMCR);
Francois Romieu890e8d02005-07-30 13:08:43 +0200930 if (val & BMCR_RESET) {
931 // FIXME: needlessly high ? -- FR 02/07/2005
932 mod_timer(&tp->timer, jiffies + HZ/10);
Francois Romieufc10c392005-07-30 13:15:01 +0200933 } else if (!(mdio_read_latched(ioaddr, phy_id, MII_BMSR) &
934 BMSR_ANEGCOMPLETE)) {
Francois Romieu21461382005-09-03 00:54:25 +0200935 netif_carrier_off(dev);
Francois Romieuc34ebba2007-11-18 22:04:05 +0100936 net_link(tp, KERN_WARNING "%s: auto-negotiating...\n",
937 dev->name);
Francois Romieu890e8d02005-07-30 13:08:43 +0200938 mod_timer(&tp->timer, jiffies + SIS190_PHY_TIMEOUT);
939 } else {
940 /* Rejoice ! */
941 struct {
942 int val;
Francois Romieu6614a6d2005-09-03 00:56:16 +0200943 u32 ctl;
Francois Romieu890e8d02005-07-30 13:08:43 +0200944 const char *msg;
Francois Romieu890e8d02005-07-30 13:08:43 +0200945 } reg31[] = {
Riccardo Ghetta1feede02009-06-04 09:05:20 +0000946 { LPA_1000FULL, 0x07000c00 | 0x00001000,
Francois Romieu6614a6d2005-09-03 00:56:16 +0200947 "1000 Mbps Full Duplex" },
Riccardo Ghetta1feede02009-06-04 09:05:20 +0000948 { LPA_1000HALF, 0x07000c00,
Francois Romieu6614a6d2005-09-03 00:56:16 +0200949 "1000 Mbps Half Duplex" },
950 { LPA_100FULL, 0x04000800 | 0x00001000,
951 "100 Mbps Full Duplex" },
952 { LPA_100HALF, 0x04000800,
953 "100 Mbps Half Duplex" },
954 { LPA_10FULL, 0x04000400 | 0x00001000,
955 "10 Mbps Full Duplex" },
956 { LPA_10HALF, 0x04000400,
957 "10 Mbps Half Duplex" },
958 { 0, 0x04000400, "unknown" }
Riccardo Ghetta1feede02009-06-04 09:05:20 +0000959 }, *p = NULL;
960 u16 adv, autoexp, gigadv, gigrec;
Francois Romieu890e8d02005-07-30 13:08:43 +0200961
Francois Romieu9ede1092005-07-30 13:14:38 +0200962 val = mdio_read(ioaddr, phy_id, 0x1f);
Francois Romieu890e8d02005-07-30 13:08:43 +0200963 net_link(tp, KERN_INFO "%s: mii ext = %04x.\n", dev->name, val);
964
Francois Romieu9ede1092005-07-30 13:14:38 +0200965 val = mdio_read(ioaddr, phy_id, MII_LPA);
Francois Romieu8348b4d2005-07-30 13:16:14 +0200966 adv = mdio_read(ioaddr, phy_id, MII_ADVERTISE);
Riccardo Ghetta1feede02009-06-04 09:05:20 +0000967 autoexp = mdio_read(ioaddr, phy_id, MII_EXPANSION);
968 net_link(tp, KERN_INFO "%s: mii lpa=%04x adv=%04x exp=%04x.\n",
969 dev->name, val, adv, autoexp);
Francois Romieu8348b4d2005-07-30 13:16:14 +0200970
Riccardo Ghetta1feede02009-06-04 09:05:20 +0000971 if (val & LPA_NPAGE && autoexp & EXPANSION_NWAY) {
972 /* check for gigabit speed */
973 gigadv = mdio_read(ioaddr, phy_id, MII_CTRL1000);
974 gigrec = mdio_read(ioaddr, phy_id, MII_STAT1000);
975 val = (gigadv & (gigrec >> 2));
976 if (val & ADVERTISE_1000FULL)
977 p = reg31;
978 else if (val & ADVERTISE_1000HALF)
979 p = reg31 + 1;
980 }
981 if (!p) {
982 val &= adv;
Francois Romieu890e8d02005-07-30 13:08:43 +0200983
Riccardo Ghetta1feede02009-06-04 09:05:20 +0000984 for (p = reg31; p->val; p++) {
985 if ((val & p->val) == p->val)
986 break;
987 }
Francois Romieu890e8d02005-07-30 13:08:43 +0200988 }
Francois Romieu6614a6d2005-09-03 00:56:16 +0200989
990 p->ctl |= SIS_R32(StationControl) & ~0x0f001c00;
991
Francois Romieuc3d6f1f2005-09-03 00:56:57 +0200992 if ((tp->features & F_HAS_RGMII) &&
993 (tp->features & F_PHY_BCM5461)) {
994 // Set Tx Delay in RGMII mode.
995 mdio_write(ioaddr, phy_id, 0x18, 0xf1c7);
996 udelay(200);
997 mdio_write(ioaddr, phy_id, 0x1c, 0x8c00);
998 p->ctl |= 0x03000000;
999 }
1000
Francois Romieu6614a6d2005-09-03 00:56:16 +02001001 SIS_W32(StationControl, p->ctl);
1002
Francois Romieuc3d6f1f2005-09-03 00:56:57 +02001003 if (tp->features & F_HAS_RGMII) {
1004 SIS_W32(RGDelay, 0x0441);
1005 SIS_W32(RGDelay, 0x0440);
1006 }
1007
Riccardo Ghetta08326db2010-02-17 09:28:58 +00001008 tp->negotiated_lpa = p->val;
1009
Francois Romieu890e8d02005-07-30 13:08:43 +02001010 net_link(tp, KERN_INFO "%s: link on %s mode.\n", dev->name,
1011 p->msg);
1012 netif_carrier_on(dev);
1013 }
Francois Romieu43afb942005-07-30 13:10:21 +02001014
Francois Romieuc014f6c2007-02-15 23:37:29 +01001015out_unlock:
Francois Romieu43afb942005-07-30 13:10:21 +02001016 rtnl_unlock();
Francois Romieu890e8d02005-07-30 13:08:43 +02001017}
1018
1019static void sis190_phy_timer(unsigned long __opaque)
1020{
1021 struct net_device *dev = (struct net_device *)__opaque;
1022 struct sis190_private *tp = netdev_priv(dev);
1023
1024 if (likely(netif_running(dev)))
1025 schedule_work(&tp->phy_task);
1026}
1027
1028static inline void sis190_delete_timer(struct net_device *dev)
1029{
1030 struct sis190_private *tp = netdev_priv(dev);
1031
1032 del_timer_sync(&tp->timer);
1033}
1034
1035static inline void sis190_request_timer(struct net_device *dev)
1036{
1037 struct sis190_private *tp = netdev_priv(dev);
1038 struct timer_list *timer = &tp->timer;
1039
1040 init_timer(timer);
1041 timer->expires = jiffies + SIS190_PHY_TIMEOUT;
1042 timer->data = (unsigned long)dev;
1043 timer->function = sis190_phy_timer;
1044 add_timer(timer);
1045}
1046
1047static void sis190_set_rxbufsize(struct sis190_private *tp,
1048 struct net_device *dev)
1049{
1050 unsigned int mtu = dev->mtu;
1051
1052 tp->rx_buf_sz = (mtu > RX_BUF_SIZE) ? mtu + ETH_HLEN + 8 : RX_BUF_SIZE;
Francois Romieu8b5641d2005-07-30 13:13:03 +02001053 /* RxDesc->size has a licence to kill the lower bits */
1054 if (tp->rx_buf_sz & 0x07) {
1055 tp->rx_buf_sz += 8;
1056 tp->rx_buf_sz &= RX_BUF_MASK;
1057 }
Francois Romieu890e8d02005-07-30 13:08:43 +02001058}
1059
1060static int sis190_open(struct net_device *dev)
1061{
1062 struct sis190_private *tp = netdev_priv(dev);
1063 struct pci_dev *pdev = tp->pci_dev;
1064 int rc = -ENOMEM;
1065
1066 sis190_set_rxbufsize(tp, dev);
1067
1068 /*
1069 * Rx and Tx descriptors need 256 bytes alignment.
1070 * pci_alloc_consistent() guarantees a stronger alignment.
1071 */
1072 tp->TxDescRing = pci_alloc_consistent(pdev, TX_RING_BYTES, &tp->tx_dma);
1073 if (!tp->TxDescRing)
1074 goto out;
1075
1076 tp->RxDescRing = pci_alloc_consistent(pdev, RX_RING_BYTES, &tp->rx_dma);
1077 if (!tp->RxDescRing)
1078 goto err_free_tx_0;
1079
1080 rc = sis190_init_ring(dev);
1081 if (rc < 0)
1082 goto err_free_rx_1;
1083
Francois Romieu890e8d02005-07-30 13:08:43 +02001084 sis190_request_timer(dev);
1085
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07001086 rc = request_irq(dev->irq, sis190_interrupt, IRQF_SHARED, dev->name, dev);
Francois Romieu890e8d02005-07-30 13:08:43 +02001087 if (rc < 0)
1088 goto err_release_timer_2;
1089
1090 sis190_hw_start(dev);
1091out:
1092 return rc;
1093
1094err_release_timer_2:
1095 sis190_delete_timer(dev);
1096 sis190_rx_clear(tp);
1097err_free_rx_1:
1098 pci_free_consistent(tp->pci_dev, RX_RING_BYTES, tp->RxDescRing,
1099 tp->rx_dma);
1100err_free_tx_0:
1101 pci_free_consistent(tp->pci_dev, TX_RING_BYTES, tp->TxDescRing,
1102 tp->tx_dma);
1103 goto out;
1104}
1105
1106static void sis190_tx_clear(struct sis190_private *tp)
1107{
1108 unsigned int i;
1109
1110 for (i = 0; i < NUM_TX_DESC; i++) {
1111 struct sk_buff *skb = tp->Tx_skbuff[i];
1112
1113 if (!skb)
1114 continue;
1115
1116 sis190_unmap_tx_skb(tp->pci_dev, skb, tp->TxDescRing + i);
1117 tp->Tx_skbuff[i] = NULL;
1118 dev_kfree_skb(skb);
1119
Jeff Garzik09f75cd2007-10-03 17:41:50 -07001120 tp->dev->stats.tx_dropped++;
Francois Romieu890e8d02005-07-30 13:08:43 +02001121 }
1122 tp->cur_tx = tp->dirty_tx = 0;
1123}
1124
1125static void sis190_down(struct net_device *dev)
1126{
1127 struct sis190_private *tp = netdev_priv(dev);
1128 void __iomem *ioaddr = tp->mmio_addr;
1129 unsigned int poll_locked = 0;
1130
1131 sis190_delete_timer(dev);
1132
1133 netif_stop_queue(dev);
1134
Francois Romieu890e8d02005-07-30 13:08:43 +02001135 do {
1136 spin_lock_irq(&tp->lock);
1137
1138 sis190_asic_down(ioaddr);
1139
1140 spin_unlock_irq(&tp->lock);
1141
1142 synchronize_irq(dev->irq);
1143
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001144 if (!poll_locked)
Francois Romieu890e8d02005-07-30 13:08:43 +02001145 poll_locked++;
Francois Romieu890e8d02005-07-30 13:08:43 +02001146
1147 synchronize_sched();
1148
1149 } while (SIS_R32(IntrMask));
1150
1151 sis190_tx_clear(tp);
1152 sis190_rx_clear(tp);
1153}
1154
1155static int sis190_close(struct net_device *dev)
1156{
1157 struct sis190_private *tp = netdev_priv(dev);
1158 struct pci_dev *pdev = tp->pci_dev;
1159
1160 sis190_down(dev);
1161
1162 free_irq(dev->irq, dev);
1163
Francois Romieu890e8d02005-07-30 13:08:43 +02001164 pci_free_consistent(pdev, TX_RING_BYTES, tp->TxDescRing, tp->tx_dma);
1165 pci_free_consistent(pdev, RX_RING_BYTES, tp->RxDescRing, tp->rx_dma);
1166
1167 tp->TxDescRing = NULL;
1168 tp->RxDescRing = NULL;
1169
1170 return 0;
1171}
1172
Stephen Hemminger613573252009-08-31 19:50:58 +00001173static netdev_tx_t sis190_start_xmit(struct sk_buff *skb,
1174 struct net_device *dev)
Francois Romieu890e8d02005-07-30 13:08:43 +02001175{
1176 struct sis190_private *tp = netdev_priv(dev);
1177 void __iomem *ioaddr = tp->mmio_addr;
1178 u32 len, entry, dirty_tx;
1179 struct TxDesc *desc;
1180 dma_addr_t mapping;
1181
1182 if (unlikely(skb->len < ETH_ZLEN)) {
Herbert Xu5b057c62006-06-23 02:06:41 -07001183 if (skb_padto(skb, ETH_ZLEN)) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07001184 dev->stats.tx_dropped++;
Francois Romieu890e8d02005-07-30 13:08:43 +02001185 goto out;
1186 }
1187 len = ETH_ZLEN;
1188 } else {
1189 len = skb->len;
1190 }
1191
1192 entry = tp->cur_tx % NUM_TX_DESC;
1193 desc = tp->TxDescRing + entry;
1194
1195 if (unlikely(le32_to_cpu(desc->status) & OWNbit)) {
1196 netif_stop_queue(dev);
1197 net_tx_err(tp, KERN_ERR PFX
1198 "%s: BUG! Tx Ring full when queue awake!\n",
1199 dev->name);
1200 return NETDEV_TX_BUSY;
1201 }
1202
1203 mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
1204
1205 tp->Tx_skbuff[entry] = skb;
1206
1207 desc->PSize = cpu_to_le32(len);
1208 desc->addr = cpu_to_le32(mapping);
1209
1210 desc->size = cpu_to_le32(len);
1211 if (entry == (NUM_TX_DESC - 1))
1212 desc->size |= cpu_to_le32(RingEnd);
1213
1214 wmb();
1215
1216 desc->status = cpu_to_le32(OWNbit | INTbit | DEFbit | CRCbit | PADbit);
Riccardo Ghetta08326db2010-02-17 09:28:58 +00001217 if (tp->negotiated_lpa & (LPA_1000HALF | LPA_100HALF | LPA_10HALF)) {
1218 /* Half Duplex */
1219 desc->status |= cpu_to_le32(COLEN | CRSEN | BKFEN);
1220 if (tp->negotiated_lpa & (LPA_1000HALF | LPA_1000FULL))
1221 desc->status |= cpu_to_le32(EXTEN | BSTEN); /* gigabit HD */
1222 }
Francois Romieu890e8d02005-07-30 13:08:43 +02001223
1224 tp->cur_tx++;
1225
1226 smp_wmb();
1227
1228 SIS_W32(TxControl, 0x1a00 | CmdReset | CmdTxEnb);
1229
Francois Romieu890e8d02005-07-30 13:08:43 +02001230 dirty_tx = tp->dirty_tx;
1231 if ((tp->cur_tx - NUM_TX_DESC) == dirty_tx) {
1232 netif_stop_queue(dev);
1233 smp_rmb();
1234 if (dirty_tx != tp->dirty_tx)
1235 netif_wake_queue(dev);
1236 }
1237out:
1238 return NETDEV_TX_OK;
1239}
1240
Francois Romieufcb98212005-07-30 13:15:22 +02001241static void sis190_free_phy(struct list_head *first_phy)
1242{
1243 struct sis190_phy *cur, *next;
1244
1245 list_for_each_entry_safe(cur, next, first_phy, list) {
1246 kfree(cur);
1247 }
1248}
1249
1250/**
1251 * sis190_default_phy - Select default PHY for sis190 mac.
1252 * @dev: the net device to probe for
1253 *
1254 * Select first detected PHY with link as default.
1255 * If no one is link on, select PHY whose types is HOME as default.
1256 * If HOME doesn't exist, select LAN.
1257 */
1258static u16 sis190_default_phy(struct net_device *dev)
1259{
1260 struct sis190_phy *phy, *phy_home, *phy_default, *phy_lan;
1261 struct sis190_private *tp = netdev_priv(dev);
1262 struct mii_if_info *mii_if = &tp->mii_if;
1263 void __iomem *ioaddr = tp->mmio_addr;
1264 u16 status;
1265
1266 phy_home = phy_default = phy_lan = NULL;
1267
1268 list_for_each_entry(phy, &tp->first_phy, list) {
1269 status = mdio_read_latched(ioaddr, phy->phy_id, MII_BMSR);
1270
1271 // Link ON & Not select default PHY & not ghost PHY.
1272 if ((status & BMSR_LSTATUS) &&
1273 !phy_default &&
1274 (phy->type != UNKNOWN)) {
1275 phy_default = phy;
1276 } else {
1277 status = mdio_read(ioaddr, phy->phy_id, MII_BMCR);
1278 mdio_write(ioaddr, phy->phy_id, MII_BMCR,
1279 status | BMCR_ANENABLE | BMCR_ISOLATE);
1280 if (phy->type == HOME)
1281 phy_home = phy;
1282 else if (phy->type == LAN)
1283 phy_lan = phy;
1284 }
1285 }
1286
1287 if (!phy_default) {
1288 if (phy_home)
1289 phy_default = phy_home;
1290 else if (phy_lan)
1291 phy_default = phy_lan;
1292 else
françois romieuc2f3f3a2009-06-17 11:43:11 +00001293 phy_default = list_first_entry(&tp->first_phy,
Francois Romieufcb98212005-07-30 13:15:22 +02001294 struct sis190_phy, list);
1295 }
1296
1297 if (mii_if->phy_id != phy_default->phy_id) {
1298 mii_if->phy_id = phy_default->phy_id;
1299 net_probe(tp, KERN_INFO
1300 "%s: Using transceiver at address %d as default.\n",
Francois Romieu3690b6c2005-08-26 00:30:37 +02001301 pci_name(tp->pci_dev), mii_if->phy_id);
Francois Romieufcb98212005-07-30 13:15:22 +02001302 }
1303
1304 status = mdio_read(ioaddr, mii_if->phy_id, MII_BMCR);
1305 status &= (~BMCR_ISOLATE);
1306
1307 mdio_write(ioaddr, mii_if->phy_id, MII_BMCR, status);
1308 status = mdio_read_latched(ioaddr, mii_if->phy_id, MII_BMSR);
1309
1310 return status;
1311}
1312
1313static void sis190_init_phy(struct net_device *dev, struct sis190_private *tp,
1314 struct sis190_phy *phy, unsigned int phy_id,
1315 u16 mii_status)
1316{
1317 void __iomem *ioaddr = tp->mmio_addr;
1318 struct mii_chip_info *p;
1319
1320 INIT_LIST_HEAD(&phy->list);
1321 phy->status = mii_status;
1322 phy->phy_id = phy_id;
1323
1324 phy->id[0] = mdio_read(ioaddr, phy_id, MII_PHYSID1);
1325 phy->id[1] = mdio_read(ioaddr, phy_id, MII_PHYSID2);
1326
1327 for (p = mii_chip_table; p->type; p++) {
1328 if ((p->id[0] == phy->id[0]) &&
1329 (p->id[1] == (phy->id[1] & 0xfff0))) {
1330 break;
1331 }
1332 }
1333
1334 if (p->id[1]) {
1335 phy->type = (p->type == MIX) ?
1336 ((mii_status & (BMSR_100FULL | BMSR_100HALF)) ?
1337 LAN : HOME) : p->type;
Francois Romieu900eb9d2005-09-03 00:55:27 +02001338 tp->features |= p->feature;
Riccardo Ghettac3223d22009-06-04 09:04:55 +00001339 net_probe(tp, KERN_INFO "%s: %s transceiver at address %d.\n",
1340 pci_name(tp->pci_dev), p->name, phy_id);
1341 } else {
Francois Romieufcb98212005-07-30 13:15:22 +02001342 phy->type = UNKNOWN;
Riccardo Ghettac3223d22009-06-04 09:04:55 +00001343 net_probe(tp, KERN_INFO
1344 "%s: unknown PHY 0x%x:0x%x transceiver at address %d\n",
1345 pci_name(tp->pci_dev),
1346 phy->id[0], (phy->id[1] & 0xfff0), phy_id);
1347 }
Francois Romieufcb98212005-07-30 13:15:22 +02001348}
1349
Francois Romieu900eb9d2005-09-03 00:55:27 +02001350static void sis190_mii_probe_88e1111_fixup(struct sis190_private *tp)
1351{
1352 if (tp->features & F_PHY_88E1111) {
1353 void __iomem *ioaddr = tp->mmio_addr;
1354 int phy_id = tp->mii_if.phy_id;
1355 u16 reg[2][2] = {
1356 { 0x808b, 0x0ce1 },
1357 { 0x808f, 0x0c60 }
1358 }, *p;
1359
1360 p = (tp->features & F_HAS_RGMII) ? reg[0] : reg[1];
1361
1362 mdio_write(ioaddr, phy_id, 0x1b, p[0]);
1363 udelay(200);
1364 mdio_write(ioaddr, phy_id, 0x14, p[1]);
1365 udelay(200);
1366 }
1367}
1368
Francois Romieufcb98212005-07-30 13:15:22 +02001369/**
1370 * sis190_mii_probe - Probe MII PHY for sis190
1371 * @dev: the net device to probe for
1372 *
1373 * Search for total of 32 possible mii phy addresses.
1374 * Identify and set current phy if found one,
1375 * return error if it failed to found.
1376 */
1377static int __devinit sis190_mii_probe(struct net_device *dev)
1378{
1379 struct sis190_private *tp = netdev_priv(dev);
1380 struct mii_if_info *mii_if = &tp->mii_if;
1381 void __iomem *ioaddr = tp->mmio_addr;
1382 int phy_id;
1383 int rc = 0;
1384
1385 INIT_LIST_HEAD(&tp->first_phy);
1386
1387 for (phy_id = 0; phy_id < PHY_MAX_ADDR; phy_id++) {
1388 struct sis190_phy *phy;
1389 u16 status;
1390
1391 status = mdio_read_latched(ioaddr, phy_id, MII_BMSR);
1392
1393 // Try next mii if the current one is not accessible.
1394 if (status == 0xffff || status == 0x0000)
1395 continue;
1396
1397 phy = kmalloc(sizeof(*phy), GFP_KERNEL);
1398 if (!phy) {
1399 sis190_free_phy(&tp->first_phy);
1400 rc = -ENOMEM;
1401 goto out;
1402 }
1403
1404 sis190_init_phy(dev, tp, phy, phy_id, status);
1405
1406 list_add(&tp->first_phy, &phy->list);
1407 }
1408
1409 if (list_empty(&tp->first_phy)) {
1410 net_probe(tp, KERN_INFO "%s: No MII transceivers found!\n",
Francois Romieu3690b6c2005-08-26 00:30:37 +02001411 pci_name(tp->pci_dev));
Francois Romieufcb98212005-07-30 13:15:22 +02001412 rc = -EIO;
1413 goto out;
1414 }
1415
1416 /* Select default PHY for mac */
1417 sis190_default_phy(dev);
1418
Francois Romieu900eb9d2005-09-03 00:55:27 +02001419 sis190_mii_probe_88e1111_fixup(tp);
1420
Francois Romieufcb98212005-07-30 13:15:22 +02001421 mii_if->dev = dev;
1422 mii_if->mdio_read = __mdio_read;
1423 mii_if->mdio_write = __mdio_write;
1424 mii_if->phy_id_mask = PHY_ID_ANY;
1425 mii_if->reg_num_mask = MII_REG_ANY;
1426out:
1427 return rc;
1428}
1429
Adrian Bunkc2b75f02007-12-11 23:23:56 +01001430static void sis190_mii_remove(struct net_device *dev)
Francois Romieufcb98212005-07-30 13:15:22 +02001431{
1432 struct sis190_private *tp = netdev_priv(dev);
1433
1434 sis190_free_phy(&tp->first_phy);
1435}
1436
Francois Romieu890e8d02005-07-30 13:08:43 +02001437static void sis190_release_board(struct pci_dev *pdev)
1438{
1439 struct net_device *dev = pci_get_drvdata(pdev);
1440 struct sis190_private *tp = netdev_priv(dev);
1441
1442 iounmap(tp->mmio_addr);
1443 pci_release_regions(pdev);
1444 pci_disable_device(pdev);
1445 free_netdev(dev);
1446}
1447
1448static struct net_device * __devinit sis190_init_board(struct pci_dev *pdev)
1449{
1450 struct sis190_private *tp;
1451 struct net_device *dev;
1452 void __iomem *ioaddr;
1453 int rc;
1454
1455 dev = alloc_etherdev(sizeof(*tp));
1456 if (!dev) {
1457 net_drv(&debug, KERN_ERR PFX "unable to alloc new ethernet\n");
1458 rc = -ENOMEM;
1459 goto err_out_0;
1460 }
1461
Francois Romieu890e8d02005-07-30 13:08:43 +02001462 SET_NETDEV_DEV(dev, &pdev->dev);
1463
1464 tp = netdev_priv(dev);
David Howellsc4028952006-11-22 14:57:56 +00001465 tp->dev = dev;
Francois Romieu890e8d02005-07-30 13:08:43 +02001466 tp->msg_enable = netif_msg_init(debug.msg_enable, SIS190_MSG_DEFAULT);
1467
1468 rc = pci_enable_device(pdev);
1469 if (rc < 0) {
1470 net_probe(tp, KERN_ERR "%s: enable failure\n", pci_name(pdev));
1471 goto err_free_dev_1;
1472 }
1473
1474 rc = -ENODEV;
1475
1476 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
1477 net_probe(tp, KERN_ERR "%s: region #0 is no MMIO resource.\n",
1478 pci_name(pdev));
1479 goto err_pci_disable_2;
1480 }
1481 if (pci_resource_len(pdev, 0) < SIS190_REGS_SIZE) {
1482 net_probe(tp, KERN_ERR "%s: invalid PCI region size(s).\n",
1483 pci_name(pdev));
1484 goto err_pci_disable_2;
1485 }
1486
1487 rc = pci_request_regions(pdev, DRV_NAME);
1488 if (rc < 0) {
1489 net_probe(tp, KERN_ERR PFX "%s: could not request regions.\n",
1490 pci_name(pdev));
1491 goto err_pci_disable_2;
1492 }
1493
Yang Hongyang284901a2009-04-06 19:01:15 -07001494 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Francois Romieu890e8d02005-07-30 13:08:43 +02001495 if (rc < 0) {
1496 net_probe(tp, KERN_ERR "%s: DMA configuration failed.\n",
1497 pci_name(pdev));
1498 goto err_free_res_3;
1499 }
1500
1501 pci_set_master(pdev);
1502
1503 ioaddr = ioremap(pci_resource_start(pdev, 0), SIS190_REGS_SIZE);
1504 if (!ioaddr) {
1505 net_probe(tp, KERN_ERR "%s: cannot remap MMIO, aborting\n",
1506 pci_name(pdev));
1507 rc = -EIO;
1508 goto err_free_res_3;
1509 }
1510
1511 tp->pci_dev = pdev;
1512 tp->mmio_addr = ioaddr;
1513
1514 sis190_irq_mask_and_ack(ioaddr);
1515
1516 sis190_soft_reset(ioaddr);
1517out:
1518 return dev;
1519
1520err_free_res_3:
1521 pci_release_regions(pdev);
1522err_pci_disable_2:
1523 pci_disable_device(pdev);
1524err_free_dev_1:
1525 free_netdev(dev);
1526err_out_0:
1527 dev = ERR_PTR(rc);
1528 goto out;
1529}
1530
1531static void sis190_tx_timeout(struct net_device *dev)
1532{
1533 struct sis190_private *tp = netdev_priv(dev);
1534 void __iomem *ioaddr = tp->mmio_addr;
1535 u8 tmp8;
1536
1537 /* Disable Tx, if not already */
1538 tmp8 = SIS_R8(TxControl);
1539 if (tmp8 & CmdTxEnb)
1540 SIS_W8(TxControl, tmp8 & ~CmdTxEnb);
1541
Francois Romieu188f23b2005-07-30 13:11:43 +02001542
1543 net_tx_err(tp, KERN_INFO "%s: Transmit timeout, status %08x %08x.\n",
1544 dev->name, SIS_R32(TxControl), SIS_R32(TxSts));
1545
Francois Romieu890e8d02005-07-30 13:08:43 +02001546 /* Disable interrupts by clearing the interrupt mask. */
1547 SIS_W32(IntrMask, 0x0000);
1548
1549 /* Stop a shared interrupt from scavenging while we are. */
1550 spin_lock_irq(&tp->lock);
1551 sis190_tx_clear(tp);
1552 spin_unlock_irq(&tp->lock);
1553
1554 /* ...and finally, reset everything. */
1555 sis190_hw_start(dev);
1556
1557 netif_wake_queue(dev);
1558}
1559
Francois Romieu900eb9d2005-09-03 00:55:27 +02001560static void sis190_set_rgmii(struct sis190_private *tp, u8 reg)
1561{
1562 tp->features |= (reg & 0x80) ? F_HAS_RGMII : 0;
1563}
1564
Francois Romieu830fb7d2005-07-30 13:12:37 +02001565static int __devinit sis190_get_mac_addr_from_eeprom(struct pci_dev *pdev,
1566 struct net_device *dev)
1567{
1568 struct sis190_private *tp = netdev_priv(dev);
1569 void __iomem *ioaddr = tp->mmio_addr;
1570 u16 sig;
1571 int i;
1572
1573 net_probe(tp, KERN_INFO "%s: Read MAC address from EEPROM\n",
1574 pci_name(pdev));
1575
1576 /* Check to see if there is a sane EEPROM */
1577 sig = (u16) sis190_read_eeprom(ioaddr, EEPROMSignature);
1578
1579 if ((sig == 0xffff) || (sig == 0x0000)) {
1580 net_probe(tp, KERN_INFO "%s: Error EEPROM read %x.\n",
1581 pci_name(pdev), sig);
1582 return -EIO;
1583 }
1584
1585 /* Get MAC address from EEPROM */
1586 for (i = 0; i < MAC_ADDR_LEN / 2; i++) {
Al Viro961994a2007-12-15 01:44:33 +00001587 u16 w = sis190_read_eeprom(ioaddr, EEPROMMACAddr + i);
Francois Romieu830fb7d2005-07-30 13:12:37 +02001588
Al Viro961994a2007-12-15 01:44:33 +00001589 ((__le16 *)dev->dev_addr)[i] = cpu_to_le16(w);
Francois Romieu830fb7d2005-07-30 13:12:37 +02001590 }
1591
Francois Romieu900eb9d2005-09-03 00:55:27 +02001592 sis190_set_rgmii(tp, sis190_read_eeprom(ioaddr, EEPROMInfo));
1593
Francois Romieu830fb7d2005-07-30 13:12:37 +02001594 return 0;
1595}
1596
1597/**
Francois Romieuebc71642007-12-04 22:58:41 +01001598 * sis190_get_mac_addr_from_apc - Get MAC address for SiS96x model
Francois Romieu830fb7d2005-07-30 13:12:37 +02001599 * @pdev: PCI device
1600 * @dev: network device to get address for
1601 *
Francois Romieuebc71642007-12-04 22:58:41 +01001602 * SiS96x model, use APC CMOS RAM to store MAC address.
Francois Romieu830fb7d2005-07-30 13:12:37 +02001603 * APC CMOS RAM is accessed through ISA bridge.
1604 * MAC address is read into @net_dev->dev_addr.
1605 */
1606static int __devinit sis190_get_mac_addr_from_apc(struct pci_dev *pdev,
1607 struct net_device *dev)
1608{
Francois Romieuebc71642007-12-04 22:58:41 +01001609 static const u16 __devinitdata ids[] = { 0x0965, 0x0966, 0x0968 };
Francois Romieu830fb7d2005-07-30 13:12:37 +02001610 struct sis190_private *tp = netdev_priv(dev);
1611 struct pci_dev *isa_bridge;
1612 u8 reg, tmp8;
Francois Romieuebc71642007-12-04 22:58:41 +01001613 unsigned int i;
Francois Romieu830fb7d2005-07-30 13:12:37 +02001614
1615 net_probe(tp, KERN_INFO "%s: Read MAC address from APC.\n",
1616 pci_name(pdev));
1617
Francois Romieuebc71642007-12-04 22:58:41 +01001618 for (i = 0; i < ARRAY_SIZE(ids); i++) {
1619 isa_bridge = pci_get_device(PCI_VENDOR_ID_SI, ids[i], NULL);
1620 if (isa_bridge)
1621 break;
1622 }
Neil Muller8eb7ad62007-08-01 17:52:04 +02001623
Francois Romieu830fb7d2005-07-30 13:12:37 +02001624 if (!isa_bridge) {
1625 net_probe(tp, KERN_INFO "%s: Can not find ISA bridge.\n",
1626 pci_name(pdev));
1627 return -EIO;
1628 }
1629
1630 /* Enable port 78h & 79h to access APC Registers. */
1631 pci_read_config_byte(isa_bridge, 0x48, &tmp8);
1632 reg = (tmp8 & ~0x02);
1633 pci_write_config_byte(isa_bridge, 0x48, reg);
1634 udelay(50);
1635 pci_read_config_byte(isa_bridge, 0x48, &reg);
1636
1637 for (i = 0; i < MAC_ADDR_LEN; i++) {
1638 outb(0x9 + i, 0x78);
1639 dev->dev_addr[i] = inb(0x79);
1640 }
1641
1642 outb(0x12, 0x78);
1643 reg = inb(0x79);
1644
Francois Romieu900eb9d2005-09-03 00:55:27 +02001645 sis190_set_rgmii(tp, reg);
1646
Francois Romieu830fb7d2005-07-30 13:12:37 +02001647 /* Restore the value to ISA Bridge */
1648 pci_write_config_byte(isa_bridge, 0x48, tmp8);
1649 pci_dev_put(isa_bridge);
1650
1651 return 0;
1652}
1653
1654/**
1655 * sis190_init_rxfilter - Initialize the Rx filter
1656 * @dev: network device to initialize
1657 *
1658 * Set receive filter address to our MAC address
1659 * and enable packet filtering.
1660 */
1661static inline void sis190_init_rxfilter(struct net_device *dev)
1662{
1663 struct sis190_private *tp = netdev_priv(dev);
1664 void __iomem *ioaddr = tp->mmio_addr;
1665 u16 ctl;
1666 int i;
1667
1668 ctl = SIS_R16(RxMacControl);
1669 /*
1670 * Disable packet filtering before setting filter.
1671 * Note: SiS's driver writes 32 bits but RxMacControl is 16 bits
1672 * only and followed by RxMacAddr (6 bytes). Strange. -- FR
1673 */
1674 SIS_W16(RxMacControl, ctl & ~0x0f00);
1675
1676 for (i = 0; i < MAC_ADDR_LEN; i++)
1677 SIS_W8(RxMacAddr + i, dev->dev_addr[i]);
1678
1679 SIS_W16(RxMacControl, ctl);
1680 SIS_PCI_COMMIT();
1681}
1682
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04001683static int __devinit sis190_get_mac_addr(struct pci_dev *pdev,
Sergio Luisd785ad72008-02-10 17:56:25 -03001684 struct net_device *dev)
Francois Romieu830fb7d2005-07-30 13:12:37 +02001685{
Francois Romieu563e0ae2008-02-18 21:20:32 +01001686 int rc;
Francois Romieu830fb7d2005-07-30 13:12:37 +02001687
Francois Romieu563e0ae2008-02-18 21:20:32 +01001688 rc = sis190_get_mac_addr_from_eeprom(pdev, dev);
1689 if (rc < 0) {
1690 u8 reg;
Francois Romieu830fb7d2005-07-30 13:12:37 +02001691
Francois Romieu563e0ae2008-02-18 21:20:32 +01001692 pci_read_config_byte(pdev, 0x73, &reg);
1693
1694 if (reg & 0x00000001)
1695 rc = sis190_get_mac_addr_from_apc(pdev, dev);
1696 }
1697 return rc;
Francois Romieu830fb7d2005-07-30 13:12:37 +02001698}
1699
Francois Romieu890e8d02005-07-30 13:08:43 +02001700static void sis190_set_speed_auto(struct net_device *dev)
1701{
1702 struct sis190_private *tp = netdev_priv(dev);
1703 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu9ede1092005-07-30 13:14:38 +02001704 int phy_id = tp->mii_if.phy_id;
Francois Romieu890e8d02005-07-30 13:08:43 +02001705 int val;
1706
1707 net_link(tp, KERN_INFO "%s: Enabling Auto-negotiation.\n", dev->name);
1708
Francois Romieu9ede1092005-07-30 13:14:38 +02001709 val = mdio_read(ioaddr, phy_id, MII_ADVERTISE);
Francois Romieu890e8d02005-07-30 13:08:43 +02001710
1711 // Enable 10/100 Full/Half Mode, leave MII_ADVERTISE bit4:0
1712 // unchanged.
Francois Romieu9ede1092005-07-30 13:14:38 +02001713 mdio_write(ioaddr, phy_id, MII_ADVERTISE, (val & ADVERTISE_SLCT) |
Francois Romieu890e8d02005-07-30 13:08:43 +02001714 ADVERTISE_100FULL | ADVERTISE_10FULL |
1715 ADVERTISE_100HALF | ADVERTISE_10HALF);
1716
1717 // Enable 1000 Full Mode.
Francois Romieu9ede1092005-07-30 13:14:38 +02001718 mdio_write(ioaddr, phy_id, MII_CTRL1000, ADVERTISE_1000FULL);
Francois Romieu890e8d02005-07-30 13:08:43 +02001719
1720 // Enable auto-negotiation and restart auto-negotiation.
Francois Romieu9ede1092005-07-30 13:14:38 +02001721 mdio_write(ioaddr, phy_id, MII_BMCR,
Francois Romieu890e8d02005-07-30 13:08:43 +02001722 BMCR_ANENABLE | BMCR_ANRESTART | BMCR_RESET);
1723}
1724
Francois Romieu43afb942005-07-30 13:10:21 +02001725static int sis190_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1726{
1727 struct sis190_private *tp = netdev_priv(dev);
1728
1729 return mii_ethtool_gset(&tp->mii_if, cmd);
1730}
1731
1732static int sis190_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1733{
1734 struct sis190_private *tp = netdev_priv(dev);
1735
1736 return mii_ethtool_sset(&tp->mii_if, cmd);
1737}
1738
Francois Romieu890e8d02005-07-30 13:08:43 +02001739static void sis190_get_drvinfo(struct net_device *dev,
1740 struct ethtool_drvinfo *info)
1741{
1742 struct sis190_private *tp = netdev_priv(dev);
1743
1744 strcpy(info->driver, DRV_NAME);
1745 strcpy(info->version, DRV_VERSION);
1746 strcpy(info->bus_info, pci_name(tp->pci_dev));
1747}
1748
1749static int sis190_get_regs_len(struct net_device *dev)
1750{
1751 return SIS190_REGS_SIZE;
1752}
1753
1754static void sis190_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1755 void *p)
1756{
1757 struct sis190_private *tp = netdev_priv(dev);
1758 unsigned long flags;
1759
1760 if (regs->len > SIS190_REGS_SIZE)
1761 regs->len = SIS190_REGS_SIZE;
1762
1763 spin_lock_irqsave(&tp->lock, flags);
1764 memcpy_fromio(p, tp->mmio_addr, regs->len);
1765 spin_unlock_irqrestore(&tp->lock, flags);
1766}
1767
Francois Romieu43afb942005-07-30 13:10:21 +02001768static int sis190_nway_reset(struct net_device *dev)
1769{
1770 struct sis190_private *tp = netdev_priv(dev);
1771
1772 return mii_nway_restart(&tp->mii_if);
1773}
1774
Francois Romieu890e8d02005-07-30 13:08:43 +02001775static u32 sis190_get_msglevel(struct net_device *dev)
1776{
1777 struct sis190_private *tp = netdev_priv(dev);
1778
1779 return tp->msg_enable;
1780}
1781
1782static void sis190_set_msglevel(struct net_device *dev, u32 value)
1783{
1784 struct sis190_private *tp = netdev_priv(dev);
1785
1786 tp->msg_enable = value;
1787}
1788
Jeff Garzik7282d492006-09-13 14:30:00 -04001789static const struct ethtool_ops sis190_ethtool_ops = {
Francois Romieu43afb942005-07-30 13:10:21 +02001790 .get_settings = sis190_get_settings,
1791 .set_settings = sis190_set_settings,
Francois Romieu890e8d02005-07-30 13:08:43 +02001792 .get_drvinfo = sis190_get_drvinfo,
1793 .get_regs_len = sis190_get_regs_len,
1794 .get_regs = sis190_get_regs,
1795 .get_link = ethtool_op_get_link,
1796 .get_msglevel = sis190_get_msglevel,
1797 .set_msglevel = sis190_set_msglevel,
Francois Romieu43afb942005-07-30 13:10:21 +02001798 .nway_reset = sis190_nway_reset,
Francois Romieu890e8d02005-07-30 13:08:43 +02001799};
1800
Francois Romieu43afb942005-07-30 13:10:21 +02001801static int sis190_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1802{
1803 struct sis190_private *tp = netdev_priv(dev);
1804
1805 return !netif_running(dev) ? -EINVAL :
1806 generic_mii_ioctl(&tp->mii_if, if_mii(ifr), cmd, NULL);
1807}
1808
Stephen Hemminger97488c52009-01-07 17:35:41 -08001809static const struct net_device_ops sis190_netdev_ops = {
1810 .ndo_open = sis190_open,
1811 .ndo_stop = sis190_close,
1812 .ndo_do_ioctl = sis190_ioctl,
1813 .ndo_start_xmit = sis190_start_xmit,
1814 .ndo_tx_timeout = sis190_tx_timeout,
1815 .ndo_set_multicast_list = sis190_set_rx_mode,
1816 .ndo_change_mtu = eth_change_mtu,
1817 .ndo_set_mac_address = eth_mac_addr,
1818 .ndo_validate_addr = eth_validate_addr,
1819#ifdef CONFIG_NET_POLL_CONTROLLER
1820 .ndo_poll_controller = sis190_netpoll,
1821#endif
1822};
1823
Francois Romieu890e8d02005-07-30 13:08:43 +02001824static int __devinit sis190_init_one(struct pci_dev *pdev,
1825 const struct pci_device_id *ent)
1826{
1827 static int printed_version = 0;
1828 struct sis190_private *tp;
1829 struct net_device *dev;
1830 void __iomem *ioaddr;
Francois Romieu830fb7d2005-07-30 13:12:37 +02001831 int rc;
Francois Romieu890e8d02005-07-30 13:08:43 +02001832
1833 if (!printed_version) {
1834 net_drv(&debug, KERN_INFO SIS190_DRIVER_NAME " loaded.\n");
1835 printed_version = 1;
1836 }
1837
1838 dev = sis190_init_board(pdev);
1839 if (IS_ERR(dev)) {
1840 rc = PTR_ERR(dev);
1841 goto out;
1842 }
1843
Francois Romieu10487fb2006-02-16 22:17:00 +01001844 pci_set_drvdata(pdev, dev);
1845
Francois Romieu890e8d02005-07-30 13:08:43 +02001846 tp = netdev_priv(dev);
1847 ioaddr = tp->mmio_addr;
1848
Francois Romieu830fb7d2005-07-30 13:12:37 +02001849 rc = sis190_get_mac_addr(pdev, dev);
1850 if (rc < 0)
1851 goto err_release_board;
Francois Romieu890e8d02005-07-30 13:08:43 +02001852
Francois Romieu830fb7d2005-07-30 13:12:37 +02001853 sis190_init_rxfilter(dev);
Francois Romieu890e8d02005-07-30 13:08:43 +02001854
David Howellsc4028952006-11-22 14:57:56 +00001855 INIT_WORK(&tp->phy_task, sis190_phy_task);
Francois Romieu890e8d02005-07-30 13:08:43 +02001856
Stephen Hemminger97488c52009-01-07 17:35:41 -08001857 dev->netdev_ops = &sis190_netdev_ops;
1858
Francois Romieu890e8d02005-07-30 13:08:43 +02001859 SET_ETHTOOL_OPS(dev, &sis190_ethtool_ops);
1860 dev->irq = pdev->irq;
1861 dev->base_addr = (unsigned long) 0xdead;
Stephen Hemminger97488c52009-01-07 17:35:41 -08001862 dev->watchdog_timeo = SIS190_TX_TIMEOUT;
Francois Romieu890e8d02005-07-30 13:08:43 +02001863
1864 spin_lock_init(&tp->lock);
Francois Romieu890e8d02005-07-30 13:08:43 +02001865
Francois Romieufcb98212005-07-30 13:15:22 +02001866 rc = sis190_mii_probe(dev);
1867 if (rc < 0)
Francois Romieu3690b6c2005-08-26 00:30:37 +02001868 goto err_release_board;
1869
1870 rc = register_netdev(dev);
1871 if (rc < 0)
1872 goto err_remove_mii;
1873
Johannes Berge1749612008-10-27 15:59:26 -07001874 net_probe(tp, KERN_INFO "%s: %s at %p (IRQ: %d), %pM\n",
Joe Perches0795af52007-10-03 17:59:30 -07001875 pci_name(pdev), sis_chip_info[ent->driver_data].name,
Johannes Berge1749612008-10-27 15:59:26 -07001876 ioaddr, dev->irq, dev->dev_addr);
Francois Romieu890e8d02005-07-30 13:08:43 +02001877
Francois Romieu900eb9d2005-09-03 00:55:27 +02001878 net_probe(tp, KERN_INFO "%s: %s mode.\n", dev->name,
1879 (tp->features & F_HAS_RGMII) ? "RGMII" : "GMII");
1880
Francois Romieu890e8d02005-07-30 13:08:43 +02001881 netif_carrier_off(dev);
1882
1883 sis190_set_speed_auto(dev);
1884out:
1885 return rc;
Francois Romieu830fb7d2005-07-30 13:12:37 +02001886
Francois Romieu3690b6c2005-08-26 00:30:37 +02001887err_remove_mii:
1888 sis190_mii_remove(dev);
Francois Romieu830fb7d2005-07-30 13:12:37 +02001889err_release_board:
1890 sis190_release_board(pdev);
1891 goto out;
Francois Romieu890e8d02005-07-30 13:08:43 +02001892}
1893
1894static void __devexit sis190_remove_one(struct pci_dev *pdev)
1895{
1896 struct net_device *dev = pci_get_drvdata(pdev);
1897
Francois Romieufcb98212005-07-30 13:15:22 +02001898 sis190_mii_remove(dev);
Francois Romieuc014f6c2007-02-15 23:37:29 +01001899 flush_scheduled_work();
Francois Romieu890e8d02005-07-30 13:08:43 +02001900 unregister_netdev(dev);
1901 sis190_release_board(pdev);
1902 pci_set_drvdata(pdev, NULL);
1903}
1904
1905static struct pci_driver sis190_pci_driver = {
1906 .name = DRV_NAME,
1907 .id_table = sis190_pci_tbl,
1908 .probe = sis190_init_one,
1909 .remove = __devexit_p(sis190_remove_one),
1910};
1911
1912static int __init sis190_init_module(void)
1913{
Jeff Garzik29917622006-08-19 17:48:59 -04001914 return pci_register_driver(&sis190_pci_driver);
Francois Romieu890e8d02005-07-30 13:08:43 +02001915}
1916
1917static void __exit sis190_cleanup_module(void)
1918{
1919 pci_unregister_driver(&sis190_pci_driver);
1920}
1921
1922module_init(sis190_init_module);
1923module_exit(sis190_cleanup_module);