blob: 22ee888b0baf269fd254cc9decf734193868da82 [file] [log] [blame]
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -04001/*
2 * Copyright (c) 2010 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_HW_OPS_H
18#define ATH9K_HW_OPS_H
19
20#include "hw.h"
21
22/* Hardware core and driver accessible callbacks */
23
24static inline void ath9k_hw_configpcipowersave(struct ath_hw *ah,
25 int restore,
26 int power_off)
27{
28 ath9k_hw_ops(ah)->config_pci_powersave(ah, restore, power_off);
29}
30
Vasanthakumar Thiagarajancee1f622010-04-15 17:38:26 -040031static inline void ath9k_hw_rxena(struct ath_hw *ah)
32{
33 ath9k_hw_ops(ah)->rx_enable(ah);
34}
35
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -040036static inline void ath9k_hw_set_desc_link(struct ath_hw *ah, void *ds,
37 u32 link)
38{
39 ath9k_hw_ops(ah)->set_desc_link(ds, link);
40}
41
42static inline void ath9k_hw_get_desc_link(struct ath_hw *ah, void *ds,
43 u32 **link)
44{
45 ath9k_hw_ops(ah)->get_desc_link(ds, link);
46}
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -040047static inline bool ath9k_hw_calibrate(struct ath_hw *ah,
48 struct ath9k_channel *chan,
49 u8 rxchainmask,
50 bool longcal)
51{
52 return ath9k_hw_ops(ah)->calibrate(ah, chan, rxchainmask, longcal);
53}
54
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -040055static inline bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
56{
57 return ath9k_hw_ops(ah)->get_isr(ah, masked);
58}
59
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -040060static inline void ath9k_hw_filltxdesc(struct ath_hw *ah, void *ds, u32 seglen,
61 bool is_firstseg, bool is_lastseg,
62 const void *ds0, dma_addr_t buf_addr,
63 unsigned int qcu)
64{
65 ath9k_hw_ops(ah)->fill_txdesc(ah, ds, seglen, is_firstseg, is_lastseg,
66 ds0, buf_addr, qcu);
67}
68
69static inline int ath9k_hw_txprocdesc(struct ath_hw *ah, void *ds,
70 struct ath_tx_status *ts)
71{
72 return ath9k_hw_ops(ah)->proc_txdesc(ah, ds, ts);
73}
74
75static inline void ath9k_hw_set11n_txdesc(struct ath_hw *ah, void *ds,
76 u32 pktLen, enum ath9k_pkt_type type,
77 u32 txPower, u32 keyIx,
78 enum ath9k_key_type keyType,
79 u32 flags)
80{
81 ath9k_hw_ops(ah)->set11n_txdesc(ah, ds, pktLen, type, txPower, keyIx,
82 keyType, flags);
83}
84
85static inline void ath9k_hw_set11n_ratescenario(struct ath_hw *ah, void *ds,
86 void *lastds,
87 u32 durUpdateEn, u32 rtsctsRate,
88 u32 rtsctsDuration,
89 struct ath9k_11n_rate_series series[],
90 u32 nseries, u32 flags)
91{
92 ath9k_hw_ops(ah)->set11n_ratescenario(ah, ds, lastds, durUpdateEn,
93 rtsctsRate, rtsctsDuration, series,
94 nseries, flags);
95}
96
97static inline void ath9k_hw_set11n_aggr_first(struct ath_hw *ah, void *ds,
98 u32 aggrLen)
99{
100 ath9k_hw_ops(ah)->set11n_aggr_first(ah, ds, aggrLen);
101}
102
103static inline void ath9k_hw_set11n_aggr_middle(struct ath_hw *ah, void *ds,
104 u32 numDelims)
105{
106 ath9k_hw_ops(ah)->set11n_aggr_middle(ah, ds, numDelims);
107}
108
109static inline void ath9k_hw_set11n_aggr_last(struct ath_hw *ah, void *ds)
110{
111 ath9k_hw_ops(ah)->set11n_aggr_last(ah, ds);
112}
113
114static inline void ath9k_hw_clr11n_aggr(struct ath_hw *ah, void *ds)
115{
116 ath9k_hw_ops(ah)->clr11n_aggr(ah, ds);
117}
118
119static inline void ath9k_hw_set11n_burstduration(struct ath_hw *ah, void *ds,
120 u32 burstDuration)
121{
122 ath9k_hw_ops(ah)->set11n_burstduration(ah, ds, burstDuration);
123}
124
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400125/* Private hardware call ops */
126
127/* PHY ops */
128
129static inline int ath9k_hw_rf_set_freq(struct ath_hw *ah,
130 struct ath9k_channel *chan)
131{
132 return ath9k_hw_private_ops(ah)->rf_set_freq(ah, chan);
133}
134
135static inline void ath9k_hw_spur_mitigate_freq(struct ath_hw *ah,
136 struct ath9k_channel *chan)
137{
138 ath9k_hw_private_ops(ah)->spur_mitigate_freq(ah, chan);
139}
140
141static inline int ath9k_hw_rf_alloc_ext_banks(struct ath_hw *ah)
142{
143 if (!ath9k_hw_private_ops(ah)->rf_alloc_ext_banks)
144 return 0;
145
146 return ath9k_hw_private_ops(ah)->rf_alloc_ext_banks(ah);
147}
148
149static inline void ath9k_hw_rf_free_ext_banks(struct ath_hw *ah)
150{
151 if (!ath9k_hw_private_ops(ah)->rf_free_ext_banks)
152 return;
153
154 ath9k_hw_private_ops(ah)->rf_free_ext_banks(ah);
155}
156
157static inline bool ath9k_hw_set_rf_regs(struct ath_hw *ah,
158 struct ath9k_channel *chan,
159 u16 modesIndex)
160{
161 if (!ath9k_hw_private_ops(ah)->set_rf_regs)
162 return true;
163
164 return ath9k_hw_private_ops(ah)->set_rf_regs(ah, chan, modesIndex);
165}
166
167static inline void ath9k_hw_init_bb(struct ath_hw *ah,
168 struct ath9k_channel *chan)
169{
170 return ath9k_hw_private_ops(ah)->init_bb(ah, chan);
171}
172
173static inline void ath9k_hw_set_channel_regs(struct ath_hw *ah,
174 struct ath9k_channel *chan)
175{
176 return ath9k_hw_private_ops(ah)->set_channel_regs(ah, chan);
177}
178
179static inline int ath9k_hw_process_ini(struct ath_hw *ah,
180 struct ath9k_channel *chan)
181{
182 return ath9k_hw_private_ops(ah)->process_ini(ah, chan);
183}
184
185static inline void ath9k_olc_init(struct ath_hw *ah)
186{
187 if (!ath9k_hw_private_ops(ah)->olc_init)
188 return;
189
190 return ath9k_hw_private_ops(ah)->olc_init(ah);
191}
192
193static inline void ath9k_hw_set_rfmode(struct ath_hw *ah,
194 struct ath9k_channel *chan)
195{
196 return ath9k_hw_private_ops(ah)->set_rfmode(ah, chan);
197}
198
199static inline void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
200{
201 return ath9k_hw_private_ops(ah)->mark_phy_inactive(ah);
202}
203
204static inline void ath9k_hw_set_delta_slope(struct ath_hw *ah,
205 struct ath9k_channel *chan)
206{
207 return ath9k_hw_private_ops(ah)->set_delta_slope(ah, chan);
208}
209
210static inline bool ath9k_hw_rfbus_req(struct ath_hw *ah)
211{
212 return ath9k_hw_private_ops(ah)->rfbus_req(ah);
213}
214
215static inline void ath9k_hw_rfbus_done(struct ath_hw *ah)
216{
217 return ath9k_hw_private_ops(ah)->rfbus_done(ah);
218}
219
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400220static inline void ath9k_hw_restore_chainmask(struct ath_hw *ah)
221{
222 if (!ath9k_hw_private_ops(ah)->restore_chainmask)
223 return;
224
225 return ath9k_hw_private_ops(ah)->restore_chainmask(ah);
226}
227
228static inline void ath9k_hw_set_diversity(struct ath_hw *ah, bool value)
229{
230 return ath9k_hw_private_ops(ah)->set_diversity(ah, value);
231}
232
Felix Fietkauc16fcb42010-04-15 17:38:39 -0400233static inline bool ath9k_hw_ani_control(struct ath_hw *ah,
234 enum ath9k_ani_cmd cmd, int param)
235{
236 return ath9k_hw_private_ops(ah)->ani_control(ah, cmd, param);
237}
238
Felix Fietkau641d9922010-04-15 17:38:49 -0400239static inline void ath9k_hw_do_getnf(struct ath_hw *ah,
240 int16_t nfarray[NUM_NF_READINGS])
241{
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400242 ath9k_hw_private_ops(ah)->do_getnf(ah, nfarray);
243}
244
245static inline bool ath9k_hw_init_cal(struct ath_hw *ah,
246 struct ath9k_channel *chan)
247{
248 return ath9k_hw_private_ops(ah)->init_cal(ah, chan);
249}
250
251static inline void ath9k_hw_setup_calibration(struct ath_hw *ah,
252 struct ath9k_cal_list *currCal)
253{
254 ath9k_hw_private_ops(ah)->setup_calibration(ah, currCal);
255}
256
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400257#endif /* ATH9K_HW_OPS_H */