blob: de9b971ea159a71d4b336cfe0c5e008db33ceaf2 [file] [log] [blame]
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -08001/*
2 * Copyright (c) 2012 Qualcomm Atheros, Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/interrupt.h>
18
19#include "wil6210.h"
20
21/**
22 * Theory of operation:
23 *
24 * There is ISR pseudo-cause register,
25 * dma_rgf->DMA_RGF.PSEUDO_CAUSE.PSEUDO_CAUSE
26 * Its bits represents OR'ed bits from 3 real ISR registers:
27 * TX, RX, and MISC.
28 *
29 * Registers may be configured to either "write 1 to clear" or
30 * "clear on read" mode
31 *
32 * When handling interrupt, one have to mask/unmask interrupts for the
33 * real ISR registers, or hardware may malfunction.
34 *
35 */
36
37#define WIL6210_IRQ_DISABLE (0xFFFFFFFFUL)
38#define WIL6210_IMC_RX BIT_DMA_EP_RX_ICR_RX_DONE
39#define WIL6210_IMC_TX (BIT_DMA_EP_TX_ICR_TX_DONE | \
40 BIT_DMA_EP_TX_ICR_TX_DONE_N(0))
Vladimir Kondratiev72694942013-01-28 18:30:56 +020041#define WIL6210_IMC_MISC (ISR_MISC_FW_READY | \
42 ISR_MISC_MBOX_EVT | \
43 ISR_MISC_FW_ERROR)
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -080044
45#define WIL6210_IRQ_PSEUDO_MASK (u32)(~(BIT_DMA_PSEUDO_CAUSE_RX | \
46 BIT_DMA_PSEUDO_CAUSE_TX | \
47 BIT_DMA_PSEUDO_CAUSE_MISC))
48
49#if defined(CONFIG_WIL6210_ISR_COR)
50/* configure to Clear-On-Read mode */
51#define WIL_ICR_ICC_VALUE (0xFFFFFFFFUL)
52
53static inline void wil_icr_clear(u32 x, void __iomem *addr)
54{
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -080055}
56#else /* defined(CONFIG_WIL6210_ISR_COR) */
57/* configure to Write-1-to-Clear mode */
58#define WIL_ICR_ICC_VALUE (0UL)
59
60static inline void wil_icr_clear(u32 x, void __iomem *addr)
61{
62 iowrite32(x, addr);
63}
64#endif /* defined(CONFIG_WIL6210_ISR_COR) */
65
66static inline u32 wil_ioread32_and_clear(void __iomem *addr)
67{
68 u32 x = ioread32(addr);
69
70 wil_icr_clear(x, addr);
71
72 return x;
73}
74
75static void wil6210_mask_irq_tx(struct wil6210_priv *wil)
76{
77 iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
78 HOSTADDR(RGF_DMA_EP_TX_ICR) +
79 offsetof(struct RGF_ICR, IMS));
80}
81
82static void wil6210_mask_irq_rx(struct wil6210_priv *wil)
83{
84 iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
85 HOSTADDR(RGF_DMA_EP_RX_ICR) +
86 offsetof(struct RGF_ICR, IMS));
87}
88
89static void wil6210_mask_irq_misc(struct wil6210_priv *wil)
90{
91 iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
92 HOSTADDR(RGF_DMA_EP_MISC_ICR) +
93 offsetof(struct RGF_ICR, IMS));
94}
95
96static void wil6210_mask_irq_pseudo(struct wil6210_priv *wil)
97{
Vladimir Kondratiev77438822013-01-28 18:31:06 +020098 wil_dbg_irq(wil, "%s()\n", __func__);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -080099
100 iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
101 HOSTADDR(RGF_DMA_PSEUDO_CAUSE_MASK_SW));
102
103 clear_bit(wil_status_irqen, &wil->status);
104}
105
106static void wil6210_unmask_irq_tx(struct wil6210_priv *wil)
107{
108 iowrite32(WIL6210_IMC_TX, wil->csr +
109 HOSTADDR(RGF_DMA_EP_TX_ICR) +
110 offsetof(struct RGF_ICR, IMC));
111}
112
113static void wil6210_unmask_irq_rx(struct wil6210_priv *wil)
114{
115 iowrite32(WIL6210_IMC_RX, wil->csr +
116 HOSTADDR(RGF_DMA_EP_RX_ICR) +
117 offsetof(struct RGF_ICR, IMC));
118}
119
120static void wil6210_unmask_irq_misc(struct wil6210_priv *wil)
121{
122 iowrite32(WIL6210_IMC_MISC, wil->csr +
123 HOSTADDR(RGF_DMA_EP_MISC_ICR) +
124 offsetof(struct RGF_ICR, IMC));
125}
126
127static void wil6210_unmask_irq_pseudo(struct wil6210_priv *wil)
128{
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200129 wil_dbg_irq(wil, "%s()\n", __func__);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800130
131 set_bit(wil_status_irqen, &wil->status);
132
133 iowrite32(WIL6210_IRQ_PSEUDO_MASK, wil->csr +
134 HOSTADDR(RGF_DMA_PSEUDO_CAUSE_MASK_SW));
135}
136
137void wil6210_disable_irq(struct wil6210_priv *wil)
138{
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200139 wil_dbg_irq(wil, "%s()\n", __func__);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800140
141 wil6210_mask_irq_tx(wil);
142 wil6210_mask_irq_rx(wil);
143 wil6210_mask_irq_misc(wil);
144 wil6210_mask_irq_pseudo(wil);
145}
146
147void wil6210_enable_irq(struct wil6210_priv *wil)
148{
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200149 wil_dbg_irq(wil, "%s()\n", __func__);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800150
151 iowrite32(WIL_ICR_ICC_VALUE, wil->csr + HOSTADDR(RGF_DMA_EP_RX_ICR) +
152 offsetof(struct RGF_ICR, ICC));
153 iowrite32(WIL_ICR_ICC_VALUE, wil->csr + HOSTADDR(RGF_DMA_EP_TX_ICR) +
154 offsetof(struct RGF_ICR, ICC));
155 iowrite32(WIL_ICR_ICC_VALUE, wil->csr + HOSTADDR(RGF_DMA_EP_MISC_ICR) +
156 offsetof(struct RGF_ICR, ICC));
157
158 wil6210_unmask_irq_pseudo(wil);
159 wil6210_unmask_irq_tx(wil);
160 wil6210_unmask_irq_rx(wil);
161 wil6210_unmask_irq_misc(wil);
162}
163
164static irqreturn_t wil6210_irq_rx(int irq, void *cookie)
165{
166 struct wil6210_priv *wil = cookie;
167 u32 isr = wil_ioread32_and_clear(wil->csr +
168 HOSTADDR(RGF_DMA_EP_RX_ICR) +
169 offsetof(struct RGF_ICR, ICR));
170
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200171 wil_dbg_irq(wil, "ISR RX 0x%08x\n", isr);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800172
173 if (!isr) {
174 wil_err(wil, "spurious IRQ: RX\n");
175 return IRQ_NONE;
176 }
177
178 wil6210_mask_irq_rx(wil);
179
180 if (isr & BIT_DMA_EP_RX_ICR_RX_DONE) {
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200181 wil_dbg_irq(wil, "RX done\n");
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800182 isr &= ~BIT_DMA_EP_RX_ICR_RX_DONE;
183 wil_rx_handle(wil);
184 }
185
186 if (isr)
187 wil_err(wil, "un-handled RX ISR bits 0x%08x\n", isr);
188
189 wil6210_unmask_irq_rx(wil);
190
191 return IRQ_HANDLED;
192}
193
194static irqreturn_t wil6210_irq_tx(int irq, void *cookie)
195{
196 struct wil6210_priv *wil = cookie;
197 u32 isr = wil_ioread32_and_clear(wil->csr +
198 HOSTADDR(RGF_DMA_EP_TX_ICR) +
199 offsetof(struct RGF_ICR, ICR));
200
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200201 wil_dbg_irq(wil, "ISR TX 0x%08x\n", isr);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800202
203 if (!isr) {
204 wil_err(wil, "spurious IRQ: TX\n");
205 return IRQ_NONE;
206 }
207
208 wil6210_mask_irq_tx(wil);
209
210 if (isr & BIT_DMA_EP_TX_ICR_TX_DONE) {
211 uint i;
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200212 wil_dbg_irq(wil, "TX done\n");
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800213 isr &= ~BIT_DMA_EP_TX_ICR_TX_DONE;
214 for (i = 0; i < 24; i++) {
215 u32 mask = BIT_DMA_EP_TX_ICR_TX_DONE_N(i);
216 if (isr & mask) {
217 isr &= ~mask;
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200218 wil_dbg_irq(wil, "TX done(%i)\n", i);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800219 wil_tx_complete(wil, i);
220 }
221 }
222 }
223
224 if (isr)
225 wil_err(wil, "un-handled TX ISR bits 0x%08x\n", isr);
226
227 wil6210_unmask_irq_tx(wil);
228
229 return IRQ_HANDLED;
230}
231
Vladimir Kondratiev72694942013-01-28 18:30:56 +0200232static void wil_notify_fw_error(struct wil6210_priv *wil)
233{
234 struct device *dev = &wil_to_ndev(wil)->dev;
235 char *envp[3] = {
236 [0] = "SOURCE=wil6210",
237 [1] = "EVENT=FW_ERROR",
238 [2] = NULL,
239 };
240 kobject_uevent_env(&dev->kobj, KOBJ_CHANGE, envp);
241}
242
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800243static irqreturn_t wil6210_irq_misc(int irq, void *cookie)
244{
245 struct wil6210_priv *wil = cookie;
246 u32 isr = wil_ioread32_and_clear(wil->csr +
247 HOSTADDR(RGF_DMA_EP_MISC_ICR) +
248 offsetof(struct RGF_ICR, ICR));
249
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200250 wil_dbg_irq(wil, "ISR MISC 0x%08x\n", isr);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800251
252 if (!isr) {
253 wil_err(wil, "spurious IRQ: MISC\n");
254 return IRQ_NONE;
255 }
256
257 wil6210_mask_irq_misc(wil);
258
Vladimir Kondratiev72694942013-01-28 18:30:56 +0200259 if (isr & ISR_MISC_FW_ERROR) {
Vladimir Kondratievde70ab82013-03-13 14:12:46 +0200260 wil_err(wil, "Firmware error detected\n");
Vladimir Kondratiev72694942013-01-28 18:30:56 +0200261 clear_bit(wil_status_fwready, &wil->status);
Vladimir Kondratievde70ab82013-03-13 14:12:46 +0200262 /*
263 * do not clear @isr here - we do 2-nd part in thread
264 * there, user space get notified, and it should be done
265 * in non-atomic context
266 */
Vladimir Kondratiev72694942013-01-28 18:30:56 +0200267 }
268
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800269 if (isr & ISR_MISC_FW_READY) {
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200270 wil_dbg_irq(wil, "IRQ: FW ready\n");
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800271 /**
272 * Actual FW ready indicated by the
273 * WMI_FW_READY_EVENTID
274 */
275 isr &= ~ISR_MISC_FW_READY;
276 }
277
278 wil->isr_misc = isr;
279
280 if (isr) {
281 return IRQ_WAKE_THREAD;
282 } else {
283 wil6210_unmask_irq_misc(wil);
284 return IRQ_HANDLED;
285 }
286}
287
288static irqreturn_t wil6210_irq_misc_thread(int irq, void *cookie)
289{
290 struct wil6210_priv *wil = cookie;
291 u32 isr = wil->isr_misc;
292
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200293 wil_dbg_irq(wil, "Thread ISR MISC 0x%08x\n", isr);
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800294
Vladimir Kondratievde70ab82013-03-13 14:12:46 +0200295 if (isr & ISR_MISC_FW_ERROR) {
296 wil_notify_fw_error(wil);
297 isr &= ~ISR_MISC_FW_ERROR;
298 }
299
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800300 if (isr & ISR_MISC_MBOX_EVT) {
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200301 wil_dbg_irq(wil, "MBOX event\n");
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800302 wmi_recv_cmd(wil);
303 isr &= ~ISR_MISC_MBOX_EVT;
304 }
305
306 if (isr)
307 wil_err(wil, "un-handled MISC ISR bits 0x%08x\n", isr);
308
309 wil->isr_misc = 0;
310
311 wil6210_unmask_irq_misc(wil);
312
313 return IRQ_HANDLED;
314}
315
316/**
317 * thread IRQ handler
318 */
319static irqreturn_t wil6210_thread_irq(int irq, void *cookie)
320{
321 struct wil6210_priv *wil = cookie;
322
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200323 wil_dbg_irq(wil, "Thread IRQ\n");
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800324 /* Discover real IRQ cause */
325 if (wil->isr_misc)
326 wil6210_irq_misc_thread(irq, cookie);
327
328 wil6210_unmask_irq_pseudo(wil);
329
330 return IRQ_HANDLED;
331}
332
333/* DEBUG
334 * There is subtle bug in hardware that causes IRQ to raise when it should be
335 * masked. It is quite rare and hard to debug.
336 *
337 * Catch irq issue if it happens and print all I can.
338 */
339static int wil6210_debug_irq_mask(struct wil6210_priv *wil, u32 pseudo_cause)
340{
341 if (!test_bit(wil_status_irqen, &wil->status)) {
342 u32 icm_rx = wil_ioread32_and_clear(wil->csr +
343 HOSTADDR(RGF_DMA_EP_RX_ICR) +
344 offsetof(struct RGF_ICR, ICM));
345 u32 icr_rx = wil_ioread32_and_clear(wil->csr +
346 HOSTADDR(RGF_DMA_EP_RX_ICR) +
347 offsetof(struct RGF_ICR, ICR));
348 u32 imv_rx = ioread32(wil->csr +
349 HOSTADDR(RGF_DMA_EP_RX_ICR) +
350 offsetof(struct RGF_ICR, IMV));
351 u32 icm_tx = wil_ioread32_and_clear(wil->csr +
352 HOSTADDR(RGF_DMA_EP_TX_ICR) +
353 offsetof(struct RGF_ICR, ICM));
354 u32 icr_tx = wil_ioread32_and_clear(wil->csr +
355 HOSTADDR(RGF_DMA_EP_TX_ICR) +
356 offsetof(struct RGF_ICR, ICR));
357 u32 imv_tx = ioread32(wil->csr +
358 HOSTADDR(RGF_DMA_EP_TX_ICR) +
359 offsetof(struct RGF_ICR, IMV));
360 u32 icm_misc = wil_ioread32_and_clear(wil->csr +
361 HOSTADDR(RGF_DMA_EP_MISC_ICR) +
362 offsetof(struct RGF_ICR, ICM));
363 u32 icr_misc = wil_ioread32_and_clear(wil->csr +
364 HOSTADDR(RGF_DMA_EP_MISC_ICR) +
365 offsetof(struct RGF_ICR, ICR));
366 u32 imv_misc = ioread32(wil->csr +
367 HOSTADDR(RGF_DMA_EP_MISC_ICR) +
368 offsetof(struct RGF_ICR, IMV));
369 wil_err(wil, "IRQ when it should be masked: pseudo 0x%08x\n"
370 "Rx icm:icr:imv 0x%08x 0x%08x 0x%08x\n"
371 "Tx icm:icr:imv 0x%08x 0x%08x 0x%08x\n"
372 "Misc icm:icr:imv 0x%08x 0x%08x 0x%08x\n",
373 pseudo_cause,
374 icm_rx, icr_rx, imv_rx,
375 icm_tx, icr_tx, imv_tx,
376 icm_misc, icr_misc, imv_misc);
377
378 return -EINVAL;
379 }
380
381 return 0;
382}
383
384static irqreturn_t wil6210_hardirq(int irq, void *cookie)
385{
386 irqreturn_t rc = IRQ_HANDLED;
387 struct wil6210_priv *wil = cookie;
388 u32 pseudo_cause = ioread32(wil->csr + HOSTADDR(RGF_DMA_PSEUDO_CAUSE));
389
390 /**
391 * pseudo_cause is Clear-On-Read, no need to ACK
392 */
393 if ((pseudo_cause == 0) || ((pseudo_cause & 0xff) == 0xff))
394 return IRQ_NONE;
395
396 /* FIXME: IRQ mask debug */
397 if (wil6210_debug_irq_mask(wil, pseudo_cause))
398 return IRQ_NONE;
399
Vladimir Kondratiev77438822013-01-28 18:31:06 +0200400 wil_dbg_irq(wil, "Pseudo IRQ 0x%08x\n", pseudo_cause);
Vladimir Kondratiev4789d722013-01-28 18:30:57 +0200401
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800402 wil6210_mask_irq_pseudo(wil);
403
404 /* Discover real IRQ cause
405 * There are 2 possible phases for every IRQ:
406 * - hard IRQ handler called right here
407 * - threaded handler called later
408 *
409 * Hard IRQ handler reads and clears ISR.
410 *
411 * If threaded handler requested, hard IRQ handler
412 * returns IRQ_WAKE_THREAD and saves ISR register value
413 * for the threaded handler use.
414 *
415 * voting for wake thread - need at least 1 vote
416 */
417 if ((pseudo_cause & BIT_DMA_PSEUDO_CAUSE_RX) &&
418 (wil6210_irq_rx(irq, cookie) == IRQ_WAKE_THREAD))
419 rc = IRQ_WAKE_THREAD;
420
421 if ((pseudo_cause & BIT_DMA_PSEUDO_CAUSE_TX) &&
422 (wil6210_irq_tx(irq, cookie) == IRQ_WAKE_THREAD))
423 rc = IRQ_WAKE_THREAD;
424
425 if ((pseudo_cause & BIT_DMA_PSEUDO_CAUSE_MISC) &&
426 (wil6210_irq_misc(irq, cookie) == IRQ_WAKE_THREAD))
427 rc = IRQ_WAKE_THREAD;
428
429 /* if thread is requested, it will unmask IRQ */
430 if (rc != IRQ_WAKE_THREAD)
431 wil6210_unmask_irq_pseudo(wil);
432
Vladimir Kondratiev2be7d222012-12-20 13:13:19 -0800433 return rc;
434}
435
436static int wil6210_request_3msi(struct wil6210_priv *wil, int irq)
437{
438 int rc;
439 /*
440 * IRQ's are in the following order:
441 * - Tx
442 * - Rx
443 * - Misc
444 */
445
446 rc = request_irq(irq, wil6210_irq_tx, IRQF_SHARED,
447 WIL_NAME"_tx", wil);
448 if (rc)
449 return rc;
450
451 rc = request_irq(irq + 1, wil6210_irq_rx, IRQF_SHARED,
452 WIL_NAME"_rx", wil);
453 if (rc)
454 goto free0;
455
456 rc = request_threaded_irq(irq + 2, wil6210_irq_misc,
457 wil6210_irq_misc_thread,
458 IRQF_SHARED, WIL_NAME"_misc", wil);
459 if (rc)
460 goto free1;
461
462 return 0;
463 /* error branch */
464free1:
465 free_irq(irq + 1, wil);
466free0:
467 free_irq(irq, wil);
468
469 return rc;
470}
471
472int wil6210_init_irq(struct wil6210_priv *wil, int irq)
473{
474 int rc;
475 if (wil->n_msi == 3)
476 rc = wil6210_request_3msi(wil, irq);
477 else
478 rc = request_threaded_irq(irq, wil6210_hardirq,
479 wil6210_thread_irq,
480 wil->n_msi ? 0 : IRQF_SHARED,
481 WIL_NAME, wil);
482 if (rc)
483 return rc;
484
485 wil6210_enable_irq(wil);
486
487 return 0;
488}
489
490void wil6210_fini_irq(struct wil6210_priv *wil, int irq)
491{
492 wil6210_disable_irq(wil);
493 free_irq(irq, wil);
494 if (wil->n_msi == 3) {
495 free_irq(irq + 1, wil);
496 free_irq(irq + 2, wil);
497 }
498}