blob: 7eff1c51539c610434a970c43f5a95273dfa93db [file] [log] [blame]
Larry Fingerc592e632012-10-25 13:46:32 -05001/******************************************************************************
2 *
3 * Copyright(c) 2009-2012 Realtek Corporation.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
25 *
26 * Larry Finger <Larry.Finger@lwfinger.net>
27 *
28 *****************************************************************************/
29
30#include "../wifi.h"
31#include "../efuse.h"
32#include "../base.h"
33#include "../regd.h"
34#include "../cam.h"
35#include "../ps.h"
36#include "../pci.h"
37#include "reg.h"
38#include "def.h"
39#include "phy.h"
40#include "dm.h"
41#include "fw.h"
Larry Fingercbd0c852014-02-28 15:16:48 -060042#include "../rtl8723com/fw_common.h"
Larry Fingerc592e632012-10-25 13:46:32 -050043#include "led.h"
44#include "hw.h"
45#include "pwrseqcmd.h"
46#include "pwrseq.h"
47#include "btc.h"
48
49static void _rtl8723ae_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
50 u8 set_bits, u8 clear_bits)
51{
52 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
53 struct rtl_priv *rtlpriv = rtl_priv(hw);
54
55 rtlpci->reg_bcn_ctrl_val |= set_bits;
56 rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
57
58 rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
59}
60
61static void _rtl8723ae_stop_tx_beacon(struct ieee80211_hw *hw)
62{
63 struct rtl_priv *rtlpriv = rtl_priv(hw);
64 u8 tmp1byte;
65
66 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
67 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
68 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
69 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
70 tmp1byte &= ~(BIT(0));
71 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
72}
73
74static void _rtl8723ae_resume_tx_beacon(struct ieee80211_hw *hw)
75{
76 struct rtl_priv *rtlpriv = rtl_priv(hw);
77 u8 tmp1byte;
78
79 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
80 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
81 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
82 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
83 tmp1byte |= BIT(1);
84 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
85}
86
87static void _rtl8723ae_enable_bcn_sufunc(struct ieee80211_hw *hw)
88{
89 _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(1));
90}
91
92static void _rtl8723ae_disable_bcn_sufunc(struct ieee80211_hw *hw)
93{
94 _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(1), 0);
95}
96
97void rtl8723ae_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
98{
99 struct rtl_priv *rtlpriv = rtl_priv(hw);
100 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
101 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
102
103 switch (variable) {
104 case HW_VAR_RCR:
105 *((u32 *) (val)) = rtlpci->receive_config;
106 break;
107 case HW_VAR_RF_STATE:
108 *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
109 break;
110 case HW_VAR_FWLPS_RF_ON:{
111 enum rf_pwrstate rfState;
112 u32 val_rcr;
113
114 rtlpriv->cfg->ops->get_hw_reg(hw,
115 HW_VAR_RF_STATE,
116 (u8 *) (&rfState));
117 if (rfState == ERFOFF) {
118 *((bool *) (val)) = true;
119 } else {
120 val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
121 val_rcr &= 0x00070000;
122 if (val_rcr)
123 *((bool *) (val)) = false;
124 else
125 *((bool *) (val)) = true;
126 }
127 break; }
128 case HW_VAR_FW_PSMODE_STATUS:
129 *((bool *) (val)) = ppsc->fw_current_inpsmode;
130 break;
131 case HW_VAR_CORRECT_TSF:{
132 u64 tsf;
133 u32 *ptsf_low = (u32 *)&tsf;
134 u32 *ptsf_high = ((u32 *)&tsf) + 1;
135
136 *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
137 *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
138
139 *((u64 *) (val)) = tsf;
140
141 break; }
142 default:
143 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
144 "switch case not process\n");
145 break;
146 }
147}
148
149void rtl8723ae_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
150{
151 struct rtl_priv *rtlpriv = rtl_priv(hw);
152 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
153 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
154 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
155 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
156 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
157 u8 idx;
158
159 switch (variable) {
160 case HW_VAR_ETHER_ADDR:
161 for (idx = 0; idx < ETH_ALEN; idx++) {
162 rtl_write_byte(rtlpriv, (REG_MACID + idx),
163 val[idx]);
164 }
165 break;
166 case HW_VAR_BASIC_RATE:{
167 u16 rate_cfg = ((u16 *) val)[0];
168 u8 rate_index = 0;
169 rate_cfg = rate_cfg & 0x15f;
170 rate_cfg |= 0x01;
171 rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
172 rtl_write_byte(rtlpriv, REG_RRSR + 1,
173 (rate_cfg >> 8) & 0xff);
174 while (rate_cfg > 0x1) {
175 rate_cfg = (rate_cfg >> 1);
176 rate_index++;
177 }
178 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
179 rate_index);
180 break; }
181 case HW_VAR_BSSID:
182 for (idx = 0; idx < ETH_ALEN; idx++) {
183 rtl_write_byte(rtlpriv, (REG_BSSID + idx),
184 val[idx]);
185 }
186 break;
187 case HW_VAR_SIFS:
188 rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
189 rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
190
191 rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
192 rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
193
194 if (!mac->ht_enable)
195 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
196 0x0e0e);
197 else
198 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
199 *((u16 *) val));
200 break;
201 case HW_VAR_SLOT_TIME:{
202 u8 e_aci;
203
204 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
205 "HW_VAR_SLOT_TIME %x\n", val[0]);
206
207 rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
208
209 for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
210 rtlpriv->cfg->ops->set_hw_reg(hw,
211 HW_VAR_AC_PARAM,
212 (u8 *) (&e_aci));
213 }
214 break; }
215 case HW_VAR_ACK_PREAMBLE:{
216 u8 reg_tmp;
217 u8 short_preamble = (bool) (*(u8 *) val);
218 reg_tmp = (mac->cur_40_prime_sc) << 5;
219 if (short_preamble)
220 reg_tmp |= 0x80;
221
222 rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
223 break; }
224 case HW_VAR_AMPDU_MIN_SPACE:{
225 u8 min_spacing_to_set;
226 u8 sec_min_space;
227
228 min_spacing_to_set = *((u8 *) val);
229 if (min_spacing_to_set <= 7) {
230 sec_min_space = 0;
231
232 if (min_spacing_to_set < sec_min_space)
233 min_spacing_to_set = sec_min_space;
234
235 mac->min_space_cfg = ((mac->min_space_cfg &
236 0xf8) |
237 min_spacing_to_set);
238
239 *val = min_spacing_to_set;
240
241 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
242 "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
243 mac->min_space_cfg);
244
245 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
246 mac->min_space_cfg);
247 }
248 break; }
249 case HW_VAR_SHORTGI_DENSITY:{
250 u8 density_to_set;
251
252 density_to_set = *((u8 *) val);
253 mac->min_space_cfg |= (density_to_set << 3);
254
255 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
256 "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
257 mac->min_space_cfg);
258
259 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
260 mac->min_space_cfg);
261
262 break; }
263 case HW_VAR_AMPDU_FACTOR:{
264 u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
265 u8 regtoset_bt[4] = {0x31, 0x74, 0x42, 0x97};
266 u8 factor_toset;
267 u8 *p_regtoset = NULL;
268 u8 index;
269
270 if ((pcipriv->bt_coexist.bt_coexistence) &&
271 (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
272 p_regtoset = regtoset_bt;
273 else
274 p_regtoset = regtoset_normal;
275
276 factor_toset = *((u8 *) val);
277 if (factor_toset <= 3) {
278 factor_toset = (1 << (factor_toset + 2));
279 if (factor_toset > 0xf)
280 factor_toset = 0xf;
281
282 for (index = 0; index < 4; index++) {
283 if ((p_regtoset[index] & 0xf0) >
284 (factor_toset << 4))
285 p_regtoset[index] =
286 (p_regtoset[index] & 0x0f) |
287 (factor_toset << 4);
288
289 if ((p_regtoset[index] & 0x0f) >
290 factor_toset)
291 p_regtoset[index] =
292 (p_regtoset[index] & 0xf0) |
293 (factor_toset);
294
295 rtl_write_byte(rtlpriv,
296 (REG_AGGLEN_LMT + index),
297 p_regtoset[index]);
298
299 }
300
301 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
302 "Set HW_VAR_AMPDU_FACTOR: %#x\n",
303 factor_toset);
304 }
305 break; }
306 case HW_VAR_AC_PARAM:{
307 u8 e_aci = *((u8 *) val);
308 rtl8723ae_dm_init_edca_turbo(hw);
309
Larry Finger2cddad32014-02-28 15:16:46 -0600310 if (rtlpci->acm_method != EACMWAY2_SW)
Larry Fingerc592e632012-10-25 13:46:32 -0500311 rtlpriv->cfg->ops->set_hw_reg(hw,
312 HW_VAR_ACM_CTRL,
313 (u8 *) (&e_aci));
314 break; }
315 case HW_VAR_ACM_CTRL:{
316 u8 e_aci = *((u8 *) val);
317 union aci_aifsn *p_aci_aifsn =
318 (union aci_aifsn *)(&(mac->ac[0].aifs));
319 u8 acm = p_aci_aifsn->f.acm;
320 u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
321
322 acm_ctrl |= ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
323
324 if (acm) {
325 switch (e_aci) {
326 case AC0_BE:
327 acm_ctrl |= AcmHw_BeqEn;
328 break;
329 case AC2_VI:
330 acm_ctrl |= AcmHw_ViqEn;
331 break;
332 case AC3_VO:
333 acm_ctrl |= AcmHw_VoqEn;
334 break;
335 default:
336 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
337 "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
338 acm);
339 break;
340 }
341 } else {
342 switch (e_aci) {
343 case AC0_BE:
344 acm_ctrl &= (~AcmHw_BeqEn);
345 break;
346 case AC2_VI:
347 acm_ctrl &= (~AcmHw_ViqEn);
348 break;
349 case AC3_VO:
350 acm_ctrl &= (~AcmHw_BeqEn);
351 break;
352 default:
353 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
354 "switch case not processed\n");
355 break;
356 }
357 }
358
359 RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
360 "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
361 acm_ctrl);
362 rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
363 break; }
364 case HW_VAR_RCR:
365 rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
366 rtlpci->receive_config = ((u32 *) (val))[0];
367 break;
368 case HW_VAR_RETRY_LIMIT:{
369 u8 retry_limit = ((u8 *) (val))[0];
370
371 rtl_write_word(rtlpriv, REG_RL,
372 retry_limit << RETRY_LIMIT_SHORT_SHIFT |
373 retry_limit << RETRY_LIMIT_LONG_SHIFT);
374 break; }
375 case HW_VAR_DUAL_TSF_RST:
376 rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
377 break;
378 case HW_VAR_EFUSE_BYTES:
379 rtlefuse->efuse_usedbytes = *((u16 *) val);
380 break;
381 case HW_VAR_EFUSE_USAGE:
382 rtlefuse->efuse_usedpercentage = *((u8 *) val);
383 break;
384 case HW_VAR_IO_CMD:
385 rtl8723ae_phy_set_io_cmd(hw, (*(enum io_type *)val));
386 break;
387 case HW_VAR_WPA_CONFIG:
388 rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *) val));
389 break;
390 case HW_VAR_SET_RPWM:{
391 u8 rpwm_val;
392
393 rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
394 udelay(1);
395
396 if (rpwm_val & BIT(7)) {
397 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
398 (*(u8 *) val));
399 } else {
400 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
401 ((*(u8 *) val) | BIT(7)));
402 }
403
404 break; }
405 case HW_VAR_H2C_FW_PWRMODE:{
406 u8 psmode = (*(u8 *) val);
407
408 if (psmode != FW_PS_ACTIVE_MODE)
409 rtl8723ae_dm_rf_saving(hw, true);
410
411 rtl8723ae_set_fw_pwrmode_cmd(hw, (*(u8 *) val));
412 break; }
413 case HW_VAR_FW_PSMODE_STATUS:
414 ppsc->fw_current_inpsmode = *((bool *) val);
415 break;
416 case HW_VAR_H2C_FW_JOINBSSRPT:{
417 u8 mstatus = (*(u8 *) val);
418 u8 tmp_regcr, tmp_reg422;
419 bool recover = false;
420
421 if (mstatus == RT_MEDIA_CONNECT) {
422 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID, NULL);
423
424 tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
425 rtl_write_byte(rtlpriv, REG_CR + 1,
426 (tmp_regcr | BIT(0)));
427
428 _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(3));
429 _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(4), 0);
430
431 tmp_reg422 = rtl_read_byte(rtlpriv,
432 REG_FWHW_TXQ_CTRL + 2);
433 if (tmp_reg422 & BIT(6))
434 recover = true;
435 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
436 tmp_reg422 & (~BIT(6)));
437
438 rtl8723ae_set_fw_rsvdpagepkt(hw, 0);
439
440 _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(3), 0);
441 _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(4));
442
443 if (recover)
444 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
445 tmp_reg422);
446
447 rtl_write_byte(rtlpriv, REG_CR + 1,
448 (tmp_regcr & ~(BIT(0))));
449 }
450 rtl8723ae_set_fw_joinbss_report_cmd(hw, (*(u8 *) val));
451
452 break; }
Larry Finger4b04edc2013-03-24 22:06:39 -0500453 case HW_VAR_H2C_FW_P2P_PS_OFFLOAD:
454 rtl8723ae_set_p2p_ps_offload_cmd(hw, (*(u8 *)val));
455 break;
Larry Fingerc592e632012-10-25 13:46:32 -0500456 case HW_VAR_AID:{
457 u16 u2btmp;
458 u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
459 u2btmp &= 0xC000;
460 rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
461 mac->assoc_id));
462 break; }
463 case HW_VAR_CORRECT_TSF:{
464 u8 btype_ibss = ((u8 *) (val))[0];
465
466 if (btype_ibss == true)
467 _rtl8723ae_stop_tx_beacon(hw);
468
469 _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(3));
470
471 rtl_write_dword(rtlpriv, REG_TSFTR,
472 (u32) (mac->tsf & 0xffffffff));
473 rtl_write_dword(rtlpriv, REG_TSFTR + 4,
474 (u32) ((mac->tsf >> 32) & 0xffffffff));
475
476 _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(3), 0);
477
478 if (btype_ibss == true)
479 _rtl8723ae_resume_tx_beacon(hw);
480 break; }
Larry Finger4b04edc2013-03-24 22:06:39 -0500481 case HW_VAR_FW_LPS_ACTION: {
482 bool enter_fwlps = *((bool *)val);
483 u8 rpwm_val, fw_pwrmode;
484 bool fw_current_inps;
485
486 if (enter_fwlps) {
487 rpwm_val = 0x02; /* RF off */
488 fw_current_inps = true;
489 rtlpriv->cfg->ops->set_hw_reg(hw,
490 HW_VAR_FW_PSMODE_STATUS,
491 (u8 *)(&fw_current_inps));
492 rtlpriv->cfg->ops->set_hw_reg(hw,
493 HW_VAR_H2C_FW_PWRMODE,
494 (u8 *)(&ppsc->fwctrl_psmode));
495
496 rtlpriv->cfg->ops->set_hw_reg(hw,
497 HW_VAR_SET_RPWM,
498 (u8 *)(&rpwm_val));
499 } else {
500 rpwm_val = 0x0C; /* RF on */
501 fw_pwrmode = FW_PS_ACTIVE_MODE;
502 fw_current_inps = false;
503 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
504 (u8 *)(&rpwm_val));
505 rtlpriv->cfg->ops->set_hw_reg(hw,
506 HW_VAR_H2C_FW_PWRMODE,
507 (u8 *)(&fw_pwrmode));
508
509 rtlpriv->cfg->ops->set_hw_reg(hw,
510 HW_VAR_FW_PSMODE_STATUS,
511 (u8 *)(&fw_current_inps));
512 }
513 break; }
Larry Fingerc592e632012-10-25 13:46:32 -0500514 default:
515 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
516 "switch case not processed\n");
517 break;
518 }
519}
520
521static bool _rtl8723ae_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
522{
523 struct rtl_priv *rtlpriv = rtl_priv(hw);
524 bool status = true;
525 long count = 0;
526 u32 value = _LLT_INIT_ADDR(address) |
527 _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
528
529 rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
530
531 do {
532 value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
533 if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
534 break;
535
536 if (count > POLLING_LLT_THRESHOLD) {
537 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
538 "Failed to polling write LLT done at address %d!\n",
539 address);
540 status = false;
541 break;
542 }
543 } while (++count);
544
545 return status;
546}
547
548static bool _rtl8723ae_llt_table_init(struct ieee80211_hw *hw)
549{
550 struct rtl_priv *rtlpriv = rtl_priv(hw);
551 unsigned short i;
552 u8 txpktbuf_bndy;
553 u8 maxPage;
554 bool status;
555 u8 ubyte;
556
557 maxPage = 255;
558 txpktbuf_bndy = 246;
559
560 rtl_write_byte(rtlpriv, REG_CR, 0x8B);
561
562 rtl_write_word(rtlpriv, REG_RQPN_NPQ, 0x0000);
563
564 rtl_write_dword(rtlpriv, REG_RQPN, 0x80ac1c29);
565 rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x03);
566
567 rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x27FF0000 | txpktbuf_bndy));
568 rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
569
570 rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
571 rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
572
573 rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
574 rtl_write_byte(rtlpriv, REG_PBP, 0x11);
575 rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
576
577 for (i = 0; i < (txpktbuf_bndy - 1); i++) {
578 status = _rtl8723ae_llt_write(hw, i, i + 1);
579 if (true != status)
580 return status;
581 }
582
583 status = _rtl8723ae_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
584 if (true != status)
585 return status;
586
587 for (i = txpktbuf_bndy; i < maxPage; i++) {
588 status = _rtl8723ae_llt_write(hw, i, (i + 1));
589 if (true != status)
590 return status;
591 }
592
593 status = _rtl8723ae_llt_write(hw, maxPage, txpktbuf_bndy);
594 if (true != status)
595 return status;
596
597 rtl_write_byte(rtlpriv, REG_CR, 0xff);
598 ubyte = rtl_read_byte(rtlpriv, REG_RQPN + 3);
599 rtl_write_byte(rtlpriv, REG_RQPN + 3, ubyte | BIT(7));
600
601 return true;
602}
603
604static void _rtl8723ae_gen_refresh_led_state(struct ieee80211_hw *hw)
605{
606 struct rtl_priv *rtlpriv = rtl_priv(hw);
607 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
608 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
609 struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
610
611 if (rtlpriv->rtlhal.up_first_time)
612 return;
613
614 if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
615 rtl8723ae_sw_led_on(hw, pLed0);
616 else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
617 rtl8723ae_sw_led_on(hw, pLed0);
618 else
619 rtl8723ae_sw_led_off(hw, pLed0);
620}
621
622static bool _rtl8712e_init_mac(struct ieee80211_hw *hw)
623{
624 struct rtl_priv *rtlpriv = rtl_priv(hw);
625 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
626 unsigned char bytetmp;
627 unsigned short wordtmp;
628 u16 retry = 0;
629 u16 tmpu2b;
630 bool mac_func_enable;
631
632 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
633 bytetmp = rtl_read_byte(rtlpriv, REG_CR);
634 if (bytetmp == 0xFF)
635 mac_func_enable = true;
636 else
637 mac_func_enable = false;
638
639
640 /* HW Power on sequence */
641 if (!rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
642 PWR_INTF_PCI_MSK, Rtl8723_NIC_ENABLE_FLOW))
643 return false;
644
645 bytetmp = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG+2);
646 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG+2, bytetmp | BIT(4));
647
648 /* eMAC time out function enable, 0x369[7]=1 */
649 bytetmp = rtl_read_byte(rtlpriv, 0x369);
650 rtl_write_byte(rtlpriv, 0x369, bytetmp | BIT(7));
651
652 /* ePHY reg 0x1e bit[4]=1 using MDIO interface,
653 * we should do this before Enabling ASPM backdoor.
654 */
655 do {
656 rtl_write_word(rtlpriv, 0x358, 0x5e);
657 udelay(100);
658 rtl_write_word(rtlpriv, 0x356, 0xc280);
659 rtl_write_word(rtlpriv, 0x354, 0xc290);
660 rtl_write_word(rtlpriv, 0x358, 0x3e);
661 udelay(100);
662 rtl_write_word(rtlpriv, 0x358, 0x5e);
663 udelay(100);
664 tmpu2b = rtl_read_word(rtlpriv, 0x356);
665 retry++;
666 } while (tmpu2b != 0xc290 && retry < 100);
667
668 if (retry >= 100) {
669 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
670 "InitMAC(): ePHY configure fail!!!\n");
671 return false;
672 }
673
674 rtl_write_word(rtlpriv, REG_CR, 0x2ff);
675 rtl_write_word(rtlpriv, REG_CR + 1, 0x06);
676
677 if (!mac_func_enable) {
678 if (_rtl8723ae_llt_table_init(hw) == false)
679 return false;
680 }
681
682 rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
683 rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
684
685 rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x27ff);
686
687 wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL) & 0xf;
688 wordtmp |= 0xF771;
689 rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
690
691 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
692 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
693 rtl_write_word(rtlpriv, REG_RXFLTMAP2, 0xFFFF);
694 rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
695
696 rtl_write_byte(rtlpriv, 0x4d0, 0x0);
697
698 rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
699 ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
700 DMA_BIT_MASK(32));
701 rtl_write_dword(rtlpriv, REG_MGQ_DESA,
702 (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
703 DMA_BIT_MASK(32));
704 rtl_write_dword(rtlpriv, REG_VOQ_DESA,
705 (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
706 rtl_write_dword(rtlpriv, REG_VIQ_DESA,
707 (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
708 rtl_write_dword(rtlpriv, REG_BEQ_DESA,
709 (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
710 rtl_write_dword(rtlpriv, REG_BKQ_DESA,
711 (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
712 rtl_write_dword(rtlpriv, REG_HQ_DESA,
713 (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
714 DMA_BIT_MASK(32));
715 rtl_write_dword(rtlpriv, REG_RX_DESA,
716 (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
717 DMA_BIT_MASK(32));
718
719 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x74);
720
721 rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
722
723 bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
724 rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
725 do {
726 retry++;
727 bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
728 } while ((retry < 200) && (bytetmp & BIT(7)));
729
730 _rtl8723ae_gen_refresh_led_state(hw);
731
732 rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
733
734 return true;
735}
736
737static void _rtl8723ae_hw_configure(struct ieee80211_hw *hw)
738{
739 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
740 struct rtl_priv *rtlpriv = rtl_priv(hw);
741 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
742 u8 reg_bw_opmode;
Larry Fingerb26f5f02013-02-01 10:40:27 -0600743 u32 reg_prsr;
Larry Fingerc592e632012-10-25 13:46:32 -0500744
745 reg_bw_opmode = BW_OPMODE_20MHZ;
Larry Fingerc592e632012-10-25 13:46:32 -0500746 reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
747
748 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
749
750 rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
751
752 rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
753
754 rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
755
756 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
757
758 rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
759
760 rtl_write_word(rtlpriv, REG_RL, 0x0707);
761
762 rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
763
764 rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
765
766 rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
767 rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
768 rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
769 rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
770
771 if ((pcipriv->bt_coexist.bt_coexistence) &&
772 (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
773 rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0x97427431);
774 else
775 rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
776
777 rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
778
779 rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
780
781 rtlpci->reg_bcn_ctrl_val = 0x1f;
782 rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
783
784 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
785
786 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
787
788 rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
789 rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
790
791 if ((pcipriv->bt_coexist.bt_coexistence) &&
792 (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4)) {
793 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
794 rtl_write_word(rtlpriv, REG_PROT_MODE_CTRL, 0x0402);
795 } else {
796 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
797 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
798 }
799
800 if ((pcipriv->bt_coexist.bt_coexistence) &&
801 (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
802 rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
803 else
804 rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x086666);
805
806 rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
807
808 rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
809 rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
810
811 rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
812
813 rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
814
815 rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
816 rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
817
818 rtl_write_dword(rtlpriv, 0x394, 0x1);
819}
820
821static void _rtl8723ae_enable_aspm_back_door(struct ieee80211_hw *hw)
822{
823 struct rtl_priv *rtlpriv = rtl_priv(hw);
824 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
825
826 rtl_write_byte(rtlpriv, 0x34b, 0x93);
827 rtl_write_word(rtlpriv, 0x350, 0x870c);
828 rtl_write_byte(rtlpriv, 0x352, 0x1);
829
830 if (ppsc->support_backdoor)
831 rtl_write_byte(rtlpriv, 0x349, 0x1b);
832 else
833 rtl_write_byte(rtlpriv, 0x349, 0x03);
834
835 rtl_write_word(rtlpriv, 0x350, 0x2718);
836 rtl_write_byte(rtlpriv, 0x352, 0x1);
837}
838
839void rtl8723ae_enable_hw_security_config(struct ieee80211_hw *hw)
840{
841 struct rtl_priv *rtlpriv = rtl_priv(hw);
842 u8 sec_reg_value;
843
844 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
845 "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
846 rtlpriv->sec.pairwise_enc_algorithm,
847 rtlpriv->sec.group_enc_algorithm);
848
849 if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
850 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
851 "not open hw encryption\n");
852 return;
853 }
854
855 sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
856
857 if (rtlpriv->sec.use_defaultkey) {
858 sec_reg_value |= SCR_TxUseDK;
859 sec_reg_value |= SCR_RxUseDK;
860 }
861
862 sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
863
864 rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
865
866 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
867 "The SECR-value %x\n", sec_reg_value);
868
869 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
870
871}
872
873int rtl8723ae_hw_init(struct ieee80211_hw *hw)
874{
875 struct rtl_priv *rtlpriv = rtl_priv(hw);
876 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
877 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
878 struct rtl_phy *rtlphy = &(rtlpriv->phy);
879 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
880 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
881 bool rtstatus = true;
882 int err;
883 u8 tmp_u1b;
884
885 rtlpriv->rtlhal.being_init_adapter = true;
886 rtlpriv->intf_ops->disable_aspm(hw);
887 rtstatus = _rtl8712e_init_mac(hw);
888 if (rtstatus != true) {
889 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Init MAC failed\n");
890 err = 1;
891 return err;
892 }
893
Larry Fingercbd0c852014-02-28 15:16:48 -0600894 err = rtl8723_download_fw(hw, false);
Larry Fingerc592e632012-10-25 13:46:32 -0500895 if (err) {
896 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
897 "Failed to download FW. Init HW without FW now..\n");
898 err = 1;
899 rtlhal->fw_ready = false;
900 return err;
901 } else {
902 rtlhal->fw_ready = true;
903 }
904
905 rtlhal->last_hmeboxnum = 0;
906 rtl8723ae_phy_mac_config(hw);
907 /* because the last function modifies RCR, we update
908 * rcr var here, or TP will be unstable as ther receive_config
909 * is wrong, RX RCR_ACRC32 will cause TP unstable & Rx
910 * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252
911 */
912 rtlpci->receive_config = rtl_read_dword(rtlpriv, REG_RCR);
913 rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
914 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
915
916 rtl8723ae_phy_bb_config(hw);
917 rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
918 rtl8723ae_phy_rf_config(hw);
919 if (IS_VENDOR_UMC_A_CUT(rtlhal->version)) {
920 rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD, 0x30255);
921 rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G2, MASKDWORD, 0x50a00);
922 } else if (IS_81xxC_VENDOR_UMC_B_CUT(rtlhal->version)) {
923 rtl_set_rfreg(hw, RF90_PATH_A, 0x0C, MASKDWORD, 0x894AE);
924 rtl_set_rfreg(hw, RF90_PATH_A, 0x0A, MASKDWORD, 0x1AF31);
925 rtl_set_rfreg(hw, RF90_PATH_A, RF_IPA, MASKDWORD, 0x8F425);
926 rtl_set_rfreg(hw, RF90_PATH_A, RF_SYN_G2, MASKDWORD, 0x4F200);
927 rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK1, MASKDWORD, 0x44053);
928 rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK2, MASKDWORD, 0x80201);
929 }
930 rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
931 RF_CHNLBW, RFREG_OFFSET_MASK);
932 rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
933 RF_CHNLBW, RFREG_OFFSET_MASK);
934 rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
935 rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
936 rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
937 _rtl8723ae_hw_configure(hw);
938 rtl_cam_reset_all_entry(hw);
939 rtl8723ae_enable_hw_security_config(hw);
940
941 ppsc->rfpwr_state = ERFON;
942
943 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
944 _rtl8723ae_enable_aspm_back_door(hw);
945 rtlpriv->intf_ops->enable_aspm(hw);
946
947 rtl8723ae_bt_hw_init(hw);
948
949 if (ppsc->rfpwr_state == ERFON) {
950 rtl8723ae_phy_set_rfpath_switch(hw, 1);
951 if (rtlphy->iqk_initialized) {
952 rtl8723ae_phy_iq_calibrate(hw, true);
953 } else {
954 rtl8723ae_phy_iq_calibrate(hw, false);
955 rtlphy->iqk_initialized = true;
956 }
957
958 rtl8723ae_phy_lc_calibrate(hw);
959 }
960
961 tmp_u1b = efuse_read_1byte(hw, 0x1FA);
962 if (!(tmp_u1b & BIT(0))) {
963 rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
964 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "PA BIAS path A\n");
965 }
966
967 if (!(tmp_u1b & BIT(4))) {
968 tmp_u1b = rtl_read_byte(rtlpriv, 0x16) & 0x0F;
969 rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
970 udelay(10);
971 rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
972 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "under 1.5V\n");
973 }
974 rtl8723ae_dm_init(hw);
975 rtlpriv->rtlhal.being_init_adapter = false;
976 return err;
977}
978
979static enum version_8723e _rtl8723ae_read_chip_version(struct ieee80211_hw *hw)
980{
981 struct rtl_priv *rtlpriv = rtl_priv(hw);
982 struct rtl_phy *rtlphy = &(rtlpriv->phy);
983 enum version_8723e version = 0x0000;
984 u32 value32;
985
986 value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
987 if (value32 & TRP_VAUX_EN) {
988 version = (enum version_8723e)(version |
989 ((value32 & VENDOR_ID) ? CHIP_VENDOR_UMC : 0));
990 /* RTL8723 with BT function. */
991 version = (enum version_8723e)(version |
992 ((value32 & BT_FUNC) ? CHIP_8723 : 0));
993
994 } else {
995 /* Normal mass production chip. */
996 version = (enum version_8723e) NORMAL_CHIP;
997 version = (enum version_8723e)(version |
998 ((value32 & VENDOR_ID) ? CHIP_VENDOR_UMC : 0));
999 /* RTL8723 with BT function. */
1000 version = (enum version_8723e)(version |
1001 ((value32 & BT_FUNC) ? CHIP_8723 : 0));
1002 if (IS_CHIP_VENDOR_UMC(version))
1003 version = (enum version_8723e)(version |
1004 ((value32 & CHIP_VER_RTL_MASK)));/* IC version (CUT) */
1005 if (IS_8723_SERIES(version)) {
1006 value32 = rtl_read_dword(rtlpriv, REG_GPIO_OUTSTS);
1007 /* ROM code version */
1008 version = (enum version_8723e)(version |
1009 ((value32 & RF_RL_ID)>>20));
1010 }
1011 }
1012
1013 if (IS_8723_SERIES(version)) {
1014 value32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
1015 rtlphy->polarity_ctl = ((value32 & WL_HWPDN_SL) ?
1016 RT_POLARITY_HIGH_ACT :
1017 RT_POLARITY_LOW_ACT);
1018 }
1019 switch (version) {
1020 case VERSION_TEST_UMC_CHIP_8723:
1021 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1022 "Chip Version ID: VERSION_TEST_UMC_CHIP_8723.\n");
1023 break;
1024 case VERSION_NORMAL_UMC_CHIP_8723_1T1R_A_CUT:
1025 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1026 "Chip Version ID: VERSION_NORMAL_UMC_CHIP_8723_1T1R_A_CUT.\n");
1027 break;
1028 case VERSION_NORMAL_UMC_CHIP_8723_1T1R_B_CUT:
1029 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1030 "Chip Version ID: VERSION_NORMAL_UMC_CHIP_8723_1T1R_B_CUT.\n");
1031 break;
1032 default:
1033 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1034 "Chip Version ID: Unknown. Bug?\n");
1035 break;
1036 }
1037
1038 if (IS_8723_SERIES(version))
1039 rtlphy->rf_type = RF_1T1R;
1040
1041 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Chip RF Type: %s\n",
1042 (rtlphy->rf_type == RF_2T2R) ? "RF_2T2R" : "RF_1T1R");
1043
1044 return version;
1045}
1046
1047static int _rtl8723ae_set_media_status(struct ieee80211_hw *hw,
1048 enum nl80211_iftype type)
1049{
1050 struct rtl_priv *rtlpriv = rtl_priv(hw);
1051 u8 bt_msr = rtl_read_byte(rtlpriv, MSR) & 0xfc;
1052 enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
1053
1054 rtl_write_dword(rtlpriv, REG_BCN_CTRL, 0);
1055 RT_TRACE(rtlpriv, COMP_BEACON, DBG_LOUD,
1056 "clear 0x550 when set HW_VAR_MEDIA_STATUS\n");
1057
1058 if (type == NL80211_IFTYPE_UNSPECIFIED ||
1059 type == NL80211_IFTYPE_STATION) {
1060 _rtl8723ae_stop_tx_beacon(hw);
1061 _rtl8723ae_enable_bcn_sufunc(hw);
1062 } else if (type == NL80211_IFTYPE_ADHOC ||
1063 type == NL80211_IFTYPE_AP) {
1064 _rtl8723ae_resume_tx_beacon(hw);
1065 _rtl8723ae_disable_bcn_sufunc(hw);
1066 } else {
1067 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
1068 "Set HW_VAR_MEDIA_STATUS: No such media status(%x).\n",
1069 type);
1070 }
1071
1072 switch (type) {
1073 case NL80211_IFTYPE_UNSPECIFIED:
1074 bt_msr |= MSR_NOLINK;
1075 ledaction = LED_CTL_LINK;
1076 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1077 "Set Network type to NO LINK!\n");
1078 break;
1079 case NL80211_IFTYPE_ADHOC:
1080 bt_msr |= MSR_ADHOC;
1081 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1082 "Set Network type to Ad Hoc!\n");
1083 break;
1084 case NL80211_IFTYPE_STATION:
1085 bt_msr |= MSR_INFRA;
1086 ledaction = LED_CTL_LINK;
1087 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1088 "Set Network type to STA!\n");
1089 break;
1090 case NL80211_IFTYPE_AP:
1091 bt_msr |= MSR_AP;
1092 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1093 "Set Network type to AP!\n");
1094 break;
1095 default:
1096 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1097 "Network type %d not supported!\n",
1098 type);
1099 return 1;
1100 break;
1101
1102 }
1103
1104 rtl_write_byte(rtlpriv, (MSR), bt_msr);
1105 rtlpriv->cfg->ops->led_control(hw, ledaction);
1106 if ((bt_msr & 0x03) == MSR_AP)
1107 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
1108 else
1109 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
1110 return 0;
1111}
1112
1113void rtl8723ae_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
1114{
1115 struct rtl_priv *rtlpriv = rtl_priv(hw);
Peter Wue51048c2014-02-14 19:03:44 +01001116 u32 reg_rcr;
Larry Fingerc592e632012-10-25 13:46:32 -05001117
1118 if (rtlpriv->psc.rfpwr_state != ERFON)
1119 return;
1120
Peter Wue51048c2014-02-14 19:03:44 +01001121 rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RCR, (u8 *)(&reg_rcr));
1122
Larry Fingerc592e632012-10-25 13:46:32 -05001123 if (check_bssid == true) {
1124 reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
1125 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
1126 (u8 *)(&reg_rcr));
1127 _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(4));
1128 } else if (check_bssid == false) {
1129 reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
1130 _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(4), 0);
1131 rtlpriv->cfg->ops->set_hw_reg(hw,
1132 HW_VAR_RCR, (u8 *) (&reg_rcr));
1133 }
1134}
1135
1136int rtl8723ae_set_network_type(struct ieee80211_hw *hw,
1137 enum nl80211_iftype type)
1138{
1139 struct rtl_priv *rtlpriv = rtl_priv(hw);
1140
1141 if (_rtl8723ae_set_media_status(hw, type))
1142 return -EOPNOTSUPP;
1143
1144 if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
1145 if (type != NL80211_IFTYPE_AP)
1146 rtl8723ae_set_check_bssid(hw, true);
1147 } else {
1148 rtl8723ae_set_check_bssid(hw, false);
1149 }
1150 return 0;
1151}
1152
1153/* don't set REG_EDCA_BE_PARAM here because mac80211 will send pkt when scan */
1154void rtl8723ae_set_qos(struct ieee80211_hw *hw, int aci)
1155{
1156 struct rtl_priv *rtlpriv = rtl_priv(hw);
1157
1158 rtl8723ae_dm_init_edca_turbo(hw);
1159 switch (aci) {
1160 case AC1_BK:
1161 rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
1162 break;
1163 case AC0_BE:
1164 /* rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4ac_param); */
1165 break;
1166 case AC2_VI:
1167 rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
1168 break;
1169 case AC3_VO:
1170 rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
1171 break;
1172 default:
1173 RT_ASSERT(false, "invalid aci: %d !\n", aci);
1174 break;
1175 }
1176}
1177
1178void rtl8723ae_enable_interrupt(struct ieee80211_hw *hw)
1179{
1180 struct rtl_priv *rtlpriv = rtl_priv(hw);
1181 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1182
1183 rtl_write_dword(rtlpriv, 0x3a8, rtlpci->irq_mask[0] & 0xFFFFFFFF);
1184 rtl_write_dword(rtlpriv, 0x3ac, rtlpci->irq_mask[1] & 0xFFFFFFFF);
1185 rtlpci->irq_enabled = true;
1186}
1187
1188void rtl8723ae_disable_interrupt(struct ieee80211_hw *hw)
1189{
1190 struct rtl_priv *rtlpriv = rtl_priv(hw);
1191 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1192
1193 rtl_write_dword(rtlpriv, 0x3a8, IMR8190_DISABLED);
1194 rtl_write_dword(rtlpriv, 0x3ac, IMR8190_DISABLED);
1195 rtlpci->irq_enabled = false;
1196 synchronize_irq(rtlpci->pdev->irq);
1197}
1198
1199static void _rtl8723ae_poweroff_adapter(struct ieee80211_hw *hw)
1200{
1201 struct rtl_priv *rtlpriv = rtl_priv(hw);
1202 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1203 u8 u1tmp;
1204
1205 /* Combo (PCIe + USB) Card and PCIe-MF Card */
1206 /* 1. Run LPS WL RFOFF flow */
1207 rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
1208 PWR_INTF_PCI_MSK, Rtl8723_NIC_LPS_ENTER_FLOW);
1209
1210 /* 2. 0x1F[7:0] = 0 */
1211 /* turn off RF */
1212 rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
1213 if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) && rtlhal->fw_ready)
1214 rtl8723ae_firmware_selfreset(hw);
1215
1216 /* Reset MCU. Suggested by Filen. */
1217 u1tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN+1);
1218 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN+1, (u1tmp & (~BIT(2))));
1219
1220 /* g. MCUFWDL 0x80[1:0]=0 */
1221 /* reset MCU ready status */
1222 rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
1223
1224 /* HW card disable configuration. */
1225 rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
1226 PWR_INTF_PCI_MSK, Rtl8723_NIC_DISABLE_FLOW);
1227
1228 /* Reset MCU IO Wrapper */
1229 u1tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
1230 rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, (u1tmp & (~BIT(0))));
1231 u1tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
1232 rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, u1tmp | BIT(0));
1233
1234 /* 7. RSV_CTRL 0x1C[7:0] = 0x0E */
1235 /* lock ISO/CLK/Power control register */
1236 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
1237}
1238
1239void rtl8723ae_card_disable(struct ieee80211_hw *hw)
1240{
1241 struct rtl_priv *rtlpriv = rtl_priv(hw);
1242 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1243 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1244 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1245 enum nl80211_iftype opmode;
1246
1247 mac->link_state = MAC80211_NOLINK;
1248 opmode = NL80211_IFTYPE_UNSPECIFIED;
1249 _rtl8723ae_set_media_status(hw, opmode);
1250 if (rtlpci->driver_is_goingto_unload ||
1251 ppsc->rfoff_reason > RF_CHANGE_BY_PS)
1252 rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1253 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1254 _rtl8723ae_poweroff_adapter(hw);
1255
1256 /* after power off we should do iqk again */
1257 rtlpriv->phy.iqk_initialized = false;
1258}
1259
1260void rtl8723ae_interrupt_recognized(struct ieee80211_hw *hw,
1261 u32 *p_inta, u32 *p_intb)
1262{
1263 struct rtl_priv *rtlpriv = rtl_priv(hw);
1264 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1265
1266 *p_inta = rtl_read_dword(rtlpriv, 0x3a0) & rtlpci->irq_mask[0];
1267 rtl_write_dword(rtlpriv, 0x3a0, *p_inta);
1268}
1269
1270void rtl8723ae_set_beacon_related_registers(struct ieee80211_hw *hw)
1271{
1272
1273 struct rtl_priv *rtlpriv = rtl_priv(hw);
1274 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1275 u16 bcn_interval, atim_window;
1276
1277 bcn_interval = mac->beacon_interval;
1278 atim_window = 2; /*FIX MERGE */
1279 rtl8723ae_disable_interrupt(hw);
1280 rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
1281 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1282 rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
1283 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
1284 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
1285 rtl_write_byte(rtlpriv, 0x606, 0x30);
1286 rtl8723ae_enable_interrupt(hw);
1287}
1288
1289void rtl8723ae_set_beacon_interval(struct ieee80211_hw *hw)
1290{
1291 struct rtl_priv *rtlpriv = rtl_priv(hw);
1292 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1293 u16 bcn_interval = mac->beacon_interval;
1294
1295 RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
1296 "beacon_interval:%d\n", bcn_interval);
1297 rtl8723ae_disable_interrupt(hw);
1298 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1299 rtl8723ae_enable_interrupt(hw);
1300}
1301
1302void rtl8723ae_update_interrupt_mask(struct ieee80211_hw *hw,
1303 u32 add_msr, u32 rm_msr)
1304{
1305 struct rtl_priv *rtlpriv = rtl_priv(hw);
1306 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1307
1308 RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
1309 "add_msr:%x, rm_msr:%x\n", add_msr, rm_msr);
1310
1311 if (add_msr)
1312 rtlpci->irq_mask[0] |= add_msr;
1313 if (rm_msr)
1314 rtlpci->irq_mask[0] &= (~rm_msr);
1315 rtl8723ae_disable_interrupt(hw);
1316 rtl8723ae_enable_interrupt(hw);
1317}
1318
1319static u8 _rtl8723ae_get_chnl_group(u8 chnl)
1320{
1321 u8 group;
1322
1323 if (chnl < 3)
1324 group = 0;
1325 else if (chnl < 9)
1326 group = 1;
1327 else
1328 group = 2;
1329 return group;
1330}
1331
1332static void _rtl8723ae_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
1333 bool autoload_fail,
1334 u8 *hwinfo)
1335{
1336 struct rtl_priv *rtlpriv = rtl_priv(hw);
1337 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1338 u8 rf_path, index, tempval;
1339 u16 i;
1340
1341 for (rf_path = 0; rf_path < 1; rf_path++) {
1342 for (i = 0; i < 3; i++) {
1343 if (!autoload_fail) {
1344 rtlefuse->eeprom_chnlarea_txpwr_cck
1345 [rf_path][i] =
1346 hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
1347 rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
1348 [rf_path][i] =
1349 hwinfo[EEPROM_TXPOWERHT40_1S + rf_path *
1350 3 + i];
1351 } else {
1352 rtlefuse->eeprom_chnlarea_txpwr_cck
1353 [rf_path][i] =
1354 EEPROM_DEFAULT_TXPOWERLEVEL;
1355 rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
1356 [rf_path][i] =
1357 EEPROM_DEFAULT_TXPOWERLEVEL;
1358 }
1359 }
1360 }
1361
1362 for (i = 0; i < 3; i++) {
1363 if (!autoload_fail)
1364 tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
1365 else
1366 tempval = EEPROM_DEFAULT_HT40_2SDIFF;
1367 rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_A][i] =
1368 (tempval & 0xf);
1369 rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_B][i] =
1370 ((tempval & 0xf0) >> 4);
1371 }
1372
1373 for (rf_path = 0; rf_path < 2; rf_path++)
1374 for (i = 0; i < 3; i++)
1375 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
1376 "RF(%d) EEPROM CCK Area(%d) = 0x%x\n", rf_path,
1377 i, rtlefuse->eeprom_chnlarea_txpwr_cck
1378 [rf_path][i]);
1379 for (rf_path = 0; rf_path < 2; rf_path++)
1380 for (i = 0; i < 3; i++)
1381 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
1382 "RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
1383 rf_path, i,
1384 rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
1385 [rf_path][i]);
1386 for (rf_path = 0; rf_path < 2; rf_path++)
1387 for (i = 0; i < 3; i++)
1388 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
1389 "RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
1390 rf_path, i,
1391 rtlefuse->eprom_chnl_txpwr_ht40_2sdf
1392 [rf_path][i]);
1393
1394 for (rf_path = 0; rf_path < 2; rf_path++) {
1395 for (i = 0; i < 14; i++) {
1396 index = _rtl8723ae_get_chnl_group((u8) i);
1397
1398 rtlefuse->txpwrlevel_cck[rf_path][i] =
1399 rtlefuse->eeprom_chnlarea_txpwr_cck
1400 [rf_path][index];
1401 rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
1402 rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
1403 [rf_path][index];
1404
1405 if ((rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
1406 [rf_path][index] -
1407 rtlefuse->eprom_chnl_txpwr_ht40_2sdf[rf_path]
1408 [index]) > 0) {
1409 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
1410 rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
1411 [rf_path][index] -
1412 rtlefuse->eprom_chnl_txpwr_ht40_2sdf
1413 [rf_path][index];
1414 } else {
1415 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
1416 }
1417 }
1418
1419 for (i = 0; i < 14; i++) {
Larry Fingere6deaf82013-03-24 22:06:55 -05001420 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001421 "RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = "
1422 "[0x%x / 0x%x / 0x%x]\n", rf_path, i,
1423 rtlefuse->txpwrlevel_cck[rf_path][i],
1424 rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
1425 rtlefuse->txpwrlevel_ht40_2s[rf_path][i]);
1426 }
1427 }
1428
1429 for (i = 0; i < 3; i++) {
1430 if (!autoload_fail) {
1431 rtlefuse->eeprom_pwrlimit_ht40[i] =
1432 hwinfo[EEPROM_TXPWR_GROUP + i];
1433 rtlefuse->eeprom_pwrlimit_ht20[i] =
1434 hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
1435 } else {
1436 rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
1437 rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
1438 }
1439 }
1440
1441 for (rf_path = 0; rf_path < 2; rf_path++) {
1442 for (i = 0; i < 14; i++) {
1443 index = _rtl8723ae_get_chnl_group((u8) i);
1444
1445 if (rf_path == RF90_PATH_A) {
1446 rtlefuse->pwrgroup_ht20[rf_path][i] =
1447 (rtlefuse->eeprom_pwrlimit_ht20[index] &
1448 0xf);
1449 rtlefuse->pwrgroup_ht40[rf_path][i] =
1450 (rtlefuse->eeprom_pwrlimit_ht40[index] &
1451 0xf);
1452 } else if (rf_path == RF90_PATH_B) {
1453 rtlefuse->pwrgroup_ht20[rf_path][i] =
1454 ((rtlefuse->eeprom_pwrlimit_ht20[index] &
1455 0xf0) >> 4);
1456 rtlefuse->pwrgroup_ht40[rf_path][i] =
1457 ((rtlefuse->eeprom_pwrlimit_ht40[index] &
1458 0xf0) >> 4);
1459 }
1460
Larry Fingere6deaf82013-03-24 22:06:55 -05001461 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001462 "RF-%d pwrgroup_ht20[%d] = 0x%x\n", rf_path, i,
1463 rtlefuse->pwrgroup_ht20[rf_path][i]);
Larry Fingere6deaf82013-03-24 22:06:55 -05001464 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001465 "RF-%d pwrgroup_ht40[%d] = 0x%x\n", rf_path, i,
1466 rtlefuse->pwrgroup_ht40[rf_path][i]);
1467 }
1468 }
1469
1470 for (i = 0; i < 14; i++) {
1471 index = _rtl8723ae_get_chnl_group((u8) i);
1472
1473 if (!autoload_fail)
1474 tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
1475 else
1476 tempval = EEPROM_DEFAULT_HT20_DIFF;
1477
1478 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
1479 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
1480 ((tempval >> 4) & 0xF);
1481
1482 if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
1483 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
1484
1485 if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
1486 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
1487
1488 index = _rtl8723ae_get_chnl_group((u8) i);
1489
1490 if (!autoload_fail)
1491 tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
1492 else
1493 tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
1494
1495 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
1496 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
1497 ((tempval >> 4) & 0xF);
1498 }
1499
1500 rtlefuse->legacy_ht_txpowerdiff =
1501 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
1502
1503 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001504 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001505 "RF-A Ht20 to HT40 Diff[%d] = 0x%x\n", i,
1506 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]);
1507 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001508 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001509 "RF-A Legacy to Ht40 Diff[%d] = 0x%x\n", i,
1510 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]);
1511 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001512 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001513 "RF-B Ht20 to HT40 Diff[%d] = 0x%x\n", i,
1514 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]);
1515 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001516 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001517 "RF-B Legacy to HT40 Diff[%d] = 0x%x\n", i,
1518 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]);
1519
1520 if (!autoload_fail)
1521 rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
1522 else
1523 rtlefuse->eeprom_regulatory = 0;
Larry Fingere6deaf82013-03-24 22:06:55 -05001524 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001525 "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
1526
1527 if (!autoload_fail)
1528 rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
1529 else
1530 rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
Larry Fingere6deaf82013-03-24 22:06:55 -05001531 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001532 "TSSI_A = 0x%x, TSSI_B = 0x%x\n",
1533 rtlefuse->eeprom_tssi[RF90_PATH_A],
1534 rtlefuse->eeprom_tssi[RF90_PATH_B]);
1535
1536 if (!autoload_fail)
1537 tempval = hwinfo[EEPROM_THERMAL_METER];
1538 else
1539 tempval = EEPROM_DEFAULT_THERMALMETER;
1540 rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
1541
1542 if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
1543 rtlefuse->apk_thermalmeterignore = true;
1544
1545 rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
Larry Fingere6deaf82013-03-24 22:06:55 -05001546 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001547 "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
1548}
1549
1550static void _rtl8723ae_read_adapter_info(struct ieee80211_hw *hw,
1551 bool pseudo_test)
1552{
1553 struct rtl_priv *rtlpriv = rtl_priv(hw);
1554 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1555 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1556 u16 i, usvalue;
1557 u8 hwinfo[HWSET_MAX_SIZE];
1558 u16 eeprom_id;
1559
1560 if (pseudo_test) {
1561 /* need add */
1562 return;
1563 }
1564 if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
1565 rtl_efuse_shadow_map_update(hw);
1566
1567 memcpy(hwinfo, &rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
1568 HWSET_MAX_SIZE);
1569 } else if (rtlefuse->epromtype == EEPROM_93C46) {
1570 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1571 "RTL819X Not boot from eeprom, check it !!");
1572 }
1573
1574 RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_DMESG, ("MAP\n"),
1575 hwinfo, HWSET_MAX_SIZE);
1576
1577 eeprom_id = *((u16 *)&hwinfo[0]);
1578 if (eeprom_id != RTL8190_EEPROM_ID) {
1579 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
1580 "EEPROM ID(%#x) is invalid!!\n", eeprom_id);
1581 rtlefuse->autoload_failflag = true;
1582 } else {
1583 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
1584 rtlefuse->autoload_failflag = false;
1585 }
1586
1587 if (rtlefuse->autoload_failflag == true)
1588 return;
1589
1590 rtlefuse->eeprom_vid = *(u16 *) &hwinfo[EEPROM_VID];
1591 rtlefuse->eeprom_did = *(u16 *) &hwinfo[EEPROM_DID];
1592 rtlefuse->eeprom_svid = *(u16 *) &hwinfo[EEPROM_SVID];
1593 rtlefuse->eeprom_smid = *(u16 *) &hwinfo[EEPROM_SMID];
1594 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1595 "EEPROMId = 0x%4x\n", eeprom_id);
1596 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1597 "EEPROM VID = 0x%4x\n", rtlefuse->eeprom_vid);
1598 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1599 "EEPROM DID = 0x%4x\n", rtlefuse->eeprom_did);
1600 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1601 "EEPROM SVID = 0x%4x\n", rtlefuse->eeprom_svid);
1602 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1603 "EEPROM SMID = 0x%4x\n", rtlefuse->eeprom_smid);
1604
1605 for (i = 0; i < 6; i += 2) {
1606 usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
1607 *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
1608 }
1609
1610 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1611 "dev_addr: %pM\n", rtlefuse->dev_addr);
1612
1613 _rtl8723ae_read_txpower_info_from_hwpg(hw,
1614 rtlefuse->autoload_failflag, hwinfo);
1615
1616 rtl8723ae_read_bt_coexist_info_from_hwpg(hw,
1617 rtlefuse->autoload_failflag, hwinfo);
1618
1619 rtlefuse->eeprom_channelplan = *(u8 *)&hwinfo[EEPROM_CHANNELPLAN];
1620 rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
1621 rtlefuse->txpwr_fromeprom = true;
1622 rtlefuse->eeprom_oemid = *(u8 *)&hwinfo[EEPROM_CUSTOMER_ID];
1623
1624 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1625 "EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid);
1626
1627 /* set channel paln to world wide 13 */
1628 rtlefuse->channel_plan = COUNTRY_CODE_WORLD_WIDE_13;
1629
1630 if (rtlhal->oem_id == RT_CID_DEFAULT) {
1631 switch (rtlefuse->eeprom_oemid) {
1632 case EEPROM_CID_DEFAULT:
1633 if (rtlefuse->eeprom_did == 0x8176) {
1634 if (CHK_SVID_SMID(0x10EC, 0x6151) ||
1635 CHK_SVID_SMID(0x10EC, 0x6152) ||
1636 CHK_SVID_SMID(0x10EC, 0x6154) ||
1637 CHK_SVID_SMID(0x10EC, 0x6155) ||
1638 CHK_SVID_SMID(0x10EC, 0x6177) ||
1639 CHK_SVID_SMID(0x10EC, 0x6178) ||
1640 CHK_SVID_SMID(0x10EC, 0x6179) ||
1641 CHK_SVID_SMID(0x10EC, 0x6180) ||
1642 CHK_SVID_SMID(0x10EC, 0x8151) ||
1643 CHK_SVID_SMID(0x10EC, 0x8152) ||
1644 CHK_SVID_SMID(0x10EC, 0x8154) ||
1645 CHK_SVID_SMID(0x10EC, 0x8155) ||
1646 CHK_SVID_SMID(0x10EC, 0x8181) ||
1647 CHK_SVID_SMID(0x10EC, 0x8182) ||
1648 CHK_SVID_SMID(0x10EC, 0x8184) ||
1649 CHK_SVID_SMID(0x10EC, 0x8185) ||
1650 CHK_SVID_SMID(0x10EC, 0x9151) ||
1651 CHK_SVID_SMID(0x10EC, 0x9152) ||
1652 CHK_SVID_SMID(0x10EC, 0x9154) ||
1653 CHK_SVID_SMID(0x10EC, 0x9155) ||
1654 CHK_SVID_SMID(0x10EC, 0x9181) ||
1655 CHK_SVID_SMID(0x10EC, 0x9182) ||
1656 CHK_SVID_SMID(0x10EC, 0x9184) ||
1657 CHK_SVID_SMID(0x10EC, 0x9185))
1658 rtlhal->oem_id = RT_CID_TOSHIBA;
1659 else if (rtlefuse->eeprom_svid == 0x1025)
Larry Finger2cddad32014-02-28 15:16:46 -06001660 rtlhal->oem_id = RT_CID_819X_ACER;
Larry Fingerc592e632012-10-25 13:46:32 -05001661 else if (CHK_SVID_SMID(0x10EC, 0x6191) ||
1662 CHK_SVID_SMID(0x10EC, 0x6192) ||
1663 CHK_SVID_SMID(0x10EC, 0x6193) ||
1664 CHK_SVID_SMID(0x10EC, 0x7191) ||
1665 CHK_SVID_SMID(0x10EC, 0x7192) ||
1666 CHK_SVID_SMID(0x10EC, 0x7193) ||
1667 CHK_SVID_SMID(0x10EC, 0x8191) ||
1668 CHK_SVID_SMID(0x10EC, 0x8192) ||
1669 CHK_SVID_SMID(0x10EC, 0x8193))
Larry Finger2cddad32014-02-28 15:16:46 -06001670 rtlhal->oem_id = RT_CID_819X_SAMSUNG;
Larry Fingerc592e632012-10-25 13:46:32 -05001671 else if (CHK_SVID_SMID(0x10EC, 0x8195) ||
1672 CHK_SVID_SMID(0x10EC, 0x9195) ||
1673 CHK_SVID_SMID(0x10EC, 0x7194) ||
1674 CHK_SVID_SMID(0x10EC, 0x8200) ||
1675 CHK_SVID_SMID(0x10EC, 0x8201) ||
1676 CHK_SVID_SMID(0x10EC, 0x8202) ||
1677 CHK_SVID_SMID(0x10EC, 0x9200))
Larry Finger2cddad32014-02-28 15:16:46 -06001678 rtlhal->oem_id = RT_CID_819X_LENOVO;
Larry Fingerc592e632012-10-25 13:46:32 -05001679 else if (CHK_SVID_SMID(0x10EC, 0x8197) ||
1680 CHK_SVID_SMID(0x10EC, 0x9196))
Larry Finger2cddad32014-02-28 15:16:46 -06001681 rtlhal->oem_id = RT_CID_819X_CLEVO;
Larry Fingerc592e632012-10-25 13:46:32 -05001682 else if (CHK_SVID_SMID(0x1028, 0x8194) ||
1683 CHK_SVID_SMID(0x1028, 0x8198) ||
1684 CHK_SVID_SMID(0x1028, 0x9197) ||
1685 CHK_SVID_SMID(0x1028, 0x9198))
Larry Finger2cddad32014-02-28 15:16:46 -06001686 rtlhal->oem_id = RT_CID_819X_DELL;
Larry Fingerc592e632012-10-25 13:46:32 -05001687 else if (CHK_SVID_SMID(0x103C, 0x1629))
Larry Finger2cddad32014-02-28 15:16:46 -06001688 rtlhal->oem_id = RT_CID_819X_HP;
Larry Fingerc592e632012-10-25 13:46:32 -05001689 else if (CHK_SVID_SMID(0x1A32, 0x2315))
Larry Finger2cddad32014-02-28 15:16:46 -06001690 rtlhal->oem_id = RT_CID_819X_QMI;
Larry Fingerc592e632012-10-25 13:46:32 -05001691 else if (CHK_SVID_SMID(0x10EC, 0x8203))
Larry Finger2cddad32014-02-28 15:16:46 -06001692 rtlhal->oem_id = RT_CID_819X_PRONETS;
Larry Fingerc592e632012-10-25 13:46:32 -05001693 else if (CHK_SVID_SMID(0x1043, 0x84B5))
1694 rtlhal->oem_id =
Larry Finger2cddad32014-02-28 15:16:46 -06001695 RT_CID_819X_EDIMAX_ASUS;
Larry Fingerc592e632012-10-25 13:46:32 -05001696 else
1697 rtlhal->oem_id = RT_CID_DEFAULT;
1698 } else if (rtlefuse->eeprom_did == 0x8178) {
1699 if (CHK_SVID_SMID(0x10EC, 0x6181) ||
1700 CHK_SVID_SMID(0x10EC, 0x6182) ||
1701 CHK_SVID_SMID(0x10EC, 0x6184) ||
1702 CHK_SVID_SMID(0x10EC, 0x6185) ||
1703 CHK_SVID_SMID(0x10EC, 0x7181) ||
1704 CHK_SVID_SMID(0x10EC, 0x7182) ||
1705 CHK_SVID_SMID(0x10EC, 0x7184) ||
1706 CHK_SVID_SMID(0x10EC, 0x7185) ||
1707 CHK_SVID_SMID(0x10EC, 0x8181) ||
1708 CHK_SVID_SMID(0x10EC, 0x8182) ||
1709 CHK_SVID_SMID(0x10EC, 0x8184) ||
1710 CHK_SVID_SMID(0x10EC, 0x8185) ||
1711 CHK_SVID_SMID(0x10EC, 0x9181) ||
1712 CHK_SVID_SMID(0x10EC, 0x9182) ||
1713 CHK_SVID_SMID(0x10EC, 0x9184) ||
1714 CHK_SVID_SMID(0x10EC, 0x9185))
1715 rtlhal->oem_id = RT_CID_TOSHIBA;
1716 else if (rtlefuse->eeprom_svid == 0x1025)
Larry Finger2cddad32014-02-28 15:16:46 -06001717 rtlhal->oem_id = RT_CID_819X_ACER;
Larry Fingerc592e632012-10-25 13:46:32 -05001718 else if (CHK_SVID_SMID(0x10EC, 0x8186))
Larry Finger2cddad32014-02-28 15:16:46 -06001719 rtlhal->oem_id = RT_CID_819X_PRONETS;
Larry Fingerc592e632012-10-25 13:46:32 -05001720 else if (CHK_SVID_SMID(0x1043, 0x8486))
1721 rtlhal->oem_id =
Larry Finger2cddad32014-02-28 15:16:46 -06001722 RT_CID_819X_EDIMAX_ASUS;
Larry Fingerc592e632012-10-25 13:46:32 -05001723 else
1724 rtlhal->oem_id = RT_CID_DEFAULT;
1725 } else {
1726 rtlhal->oem_id = RT_CID_DEFAULT;
1727 }
1728 break;
1729 case EEPROM_CID_TOSHIBA:
1730 rtlhal->oem_id = RT_CID_TOSHIBA;
1731 break;
1732 case EEPROM_CID_CCX:
1733 rtlhal->oem_id = RT_CID_CCX;
1734 break;
1735 case EEPROM_CID_QMI:
Larry Finger2cddad32014-02-28 15:16:46 -06001736 rtlhal->oem_id = RT_CID_819X_QMI;
Larry Fingerc592e632012-10-25 13:46:32 -05001737 break;
1738 case EEPROM_CID_WHQL:
1739 break;
1740 default:
1741 rtlhal->oem_id = RT_CID_DEFAULT;
1742 break;
1743
1744 }
1745 }
1746}
1747
1748static void _rtl8723ae_hal_customized_behavior(struct ieee80211_hw *hw)
1749{
1750 struct rtl_priv *rtlpriv = rtl_priv(hw);
1751 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1752 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1753
Larry Fingere6deaf82013-03-24 22:06:55 -05001754 pcipriv->ledctl.led_opendrain = true;
Larry Fingerc592e632012-10-25 13:46:32 -05001755 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1756 "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
1757}
1758
1759void rtl8723ae_read_eeprom_info(struct ieee80211_hw *hw)
1760{
1761 struct rtl_priv *rtlpriv = rtl_priv(hw);
1762 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1763 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1764 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1765 u8 tmp_u1b;
1766 u32 value32;
1767
1768 value32 = rtl_read_dword(rtlpriv, rtlpriv->cfg->maps[EFUSE_TEST]);
1769 value32 = (value32 & ~EFUSE_SEL_MASK) | EFUSE_SEL(EFUSE_WIFI_SEL_0);
1770 rtl_write_dword(rtlpriv, rtlpriv->cfg->maps[EFUSE_TEST], value32);
1771
1772 rtlhal->version = _rtl8723ae_read_chip_version(hw);
1773
1774 if (get_rf_type(rtlphy) == RF_1T1R)
1775 rtlpriv->dm.rfpath_rxenable[0] = true;
1776 else
1777 rtlpriv->dm.rfpath_rxenable[0] =
1778 rtlpriv->dm.rfpath_rxenable[1] = true;
1779 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
1780 rtlhal->version);
1781
1782 tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
1783 if (tmp_u1b & BIT(4)) {
1784 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
1785 rtlefuse->epromtype = EEPROM_93C46;
1786 } else {
1787 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
1788 rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
1789 }
1790 if (tmp_u1b & BIT(5)) {
1791 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
1792 rtlefuse->autoload_failflag = false;
1793 _rtl8723ae_read_adapter_info(hw, false);
1794 } else {
1795 rtlefuse->autoload_failflag = true;
1796 _rtl8723ae_read_adapter_info(hw, false);
1797 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Autoload ERR!!\n");
1798 }
1799 _rtl8723ae_hal_customized_behavior(hw);
1800}
1801
1802static void rtl8723ae_update_hal_rate_table(struct ieee80211_hw *hw,
1803 struct ieee80211_sta *sta)
1804{
1805 struct rtl_priv *rtlpriv = rtl_priv(hw);
1806 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1807 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1808 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1809 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1810 u32 ratr_value;
1811 u8 ratr_index = 0;
1812 u8 nmode = mac->ht_enable;
1813 u8 mimo_ps = IEEE80211_SMPS_OFF;
1814 u8 curtxbw_40mhz = mac->bw_40;
1815 u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1816 1 : 0;
1817 u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1818 1 : 0;
1819 enum wireless_mode wirelessmode = mac->mode;
1820
1821 if (rtlhal->current_bandtype == BAND_ON_5G)
1822 ratr_value = sta->supp_rates[1] << 4;
1823 else
1824 ratr_value = sta->supp_rates[0];
1825 if (mac->opmode == NL80211_IFTYPE_ADHOC)
1826 ratr_value = 0xfff;
1827 ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1828 sta->ht_cap.mcs.rx_mask[0] << 12);
1829 switch (wirelessmode) {
1830 case WIRELESS_MODE_B:
1831 if (ratr_value & 0x0000000c)
1832 ratr_value &= 0x0000000d;
1833 else
1834 ratr_value &= 0x0000000f;
1835 break;
1836 case WIRELESS_MODE_G:
1837 ratr_value &= 0x00000FF5;
1838 break;
1839 case WIRELESS_MODE_N_24G:
1840 case WIRELESS_MODE_N_5G:
1841 nmode = 1;
1842 if (mimo_ps == IEEE80211_SMPS_STATIC) {
1843 ratr_value &= 0x0007F005;
1844 } else {
1845 u32 ratr_mask;
1846
1847 if (get_rf_type(rtlphy) == RF_1T2R ||
1848 get_rf_type(rtlphy) == RF_1T1R)
1849 ratr_mask = 0x000ff005;
1850 else
1851 ratr_mask = 0x0f0ff005;
1852
1853 ratr_value &= ratr_mask;
1854 }
1855 break;
1856 default:
1857 if (rtlphy->rf_type == RF_1T2R)
1858 ratr_value &= 0x000ff0ff;
1859 else
1860 ratr_value &= 0x0f0ff0ff;
1861
1862 break;
1863 }
1864
1865 if ((pcipriv->bt_coexist.bt_coexistence) &&
1866 (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) &&
1867 (pcipriv->bt_coexist.bt_cur_state) &&
1868 (pcipriv->bt_coexist.bt_ant_isolation) &&
1869 ((pcipriv->bt_coexist.bt_service == BT_SCO) ||
1870 (pcipriv->bt_coexist.bt_service == BT_BUSY)))
1871 ratr_value &= 0x0fffcfc0;
1872 else
1873 ratr_value &= 0x0FFFFFFF;
1874
1875 if (nmode && ((curtxbw_40mhz && curshortgi_40mhz) ||
1876 (!curtxbw_40mhz && curshortgi_20mhz)))
1877 ratr_value |= 0x10000000;
1878
1879 rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
1880
1881 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
1882 "%x\n", rtl_read_dword(rtlpriv, REG_ARFR0));
1883}
1884
1885static void rtl8723ae_update_hal_rate_mask(struct ieee80211_hw *hw,
1886 struct ieee80211_sta *sta, u8 rssi_level)
1887{
1888 struct rtl_priv *rtlpriv = rtl_priv(hw);
1889 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1890 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1891 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1892 struct rtl_sta_info *sta_entry = NULL;
1893 u32 ratr_bitmap;
1894 u8 ratr_index;
Johannes Berge1a0c6b2013-02-07 11:47:44 +01001895 u8 curtxbw_40mhz = (sta->bandwidth >= IEEE80211_STA_RX_BW_40) ? 1 : 0;
Larry Fingerc592e632012-10-25 13:46:32 -05001896 u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1897 1 : 0;
1898 u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1899 1 : 0;
1900 enum wireless_mode wirelessmode = 0;
1901 bool shortgi = false;
1902 u8 rate_mask[5];
1903 u8 macid = 0;
1904 u8 mimo_ps = IEEE80211_SMPS_OFF;
1905
1906 sta_entry = (struct rtl_sta_info *) sta->drv_priv;
1907 wirelessmode = sta_entry->wireless_mode;
1908 if (mac->opmode == NL80211_IFTYPE_STATION)
1909 curtxbw_40mhz = mac->bw_40;
1910 else if (mac->opmode == NL80211_IFTYPE_AP ||
1911 mac->opmode == NL80211_IFTYPE_ADHOC)
1912 macid = sta->aid + 1;
1913
1914 if (rtlhal->current_bandtype == BAND_ON_5G)
1915 ratr_bitmap = sta->supp_rates[1] << 4;
1916 else
1917 ratr_bitmap = sta->supp_rates[0];
1918 if (mac->opmode == NL80211_IFTYPE_ADHOC)
1919 ratr_bitmap = 0xfff;
1920 ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1921 sta->ht_cap.mcs.rx_mask[0] << 12);
1922 switch (wirelessmode) {
1923 case WIRELESS_MODE_B:
1924 ratr_index = RATR_INX_WIRELESS_B;
1925 if (ratr_bitmap & 0x0000000c)
1926 ratr_bitmap &= 0x0000000d;
1927 else
1928 ratr_bitmap &= 0x0000000f;
1929 break;
1930 case WIRELESS_MODE_G:
1931 ratr_index = RATR_INX_WIRELESS_GB;
1932
1933 if (rssi_level == 1)
1934 ratr_bitmap &= 0x00000f00;
1935 else if (rssi_level == 2)
1936 ratr_bitmap &= 0x00000ff0;
1937 else
1938 ratr_bitmap &= 0x00000ff5;
1939 break;
1940 case WIRELESS_MODE_A:
1941 ratr_index = RATR_INX_WIRELESS_A;
1942 ratr_bitmap &= 0x00000ff0;
1943 break;
1944 case WIRELESS_MODE_N_24G:
1945 case WIRELESS_MODE_N_5G:
1946 ratr_index = RATR_INX_WIRELESS_NGB;
1947
1948 if (mimo_ps == IEEE80211_SMPS_STATIC) {
1949 if (rssi_level == 1)
1950 ratr_bitmap &= 0x00070000;
1951 else if (rssi_level == 2)
1952 ratr_bitmap &= 0x0007f000;
1953 else
1954 ratr_bitmap &= 0x0007f005;
1955 } else {
1956 if (rtlphy->rf_type == RF_1T2R ||
1957 rtlphy->rf_type == RF_1T1R) {
1958 if (curtxbw_40mhz) {
1959 if (rssi_level == 1)
1960 ratr_bitmap &= 0x000f0000;
1961 else if (rssi_level == 2)
1962 ratr_bitmap &= 0x000ff000;
1963 else
1964 ratr_bitmap &= 0x000ff015;
1965 } else {
1966 if (rssi_level == 1)
1967 ratr_bitmap &= 0x000f0000;
1968 else if (rssi_level == 2)
1969 ratr_bitmap &= 0x000ff000;
1970 else
1971 ratr_bitmap &= 0x000ff005;
1972 }
1973 } else {
1974 if (curtxbw_40mhz) {
1975 if (rssi_level == 1)
1976 ratr_bitmap &= 0x0f0f0000;
1977 else if (rssi_level == 2)
1978 ratr_bitmap &= 0x0f0ff000;
1979 else
1980 ratr_bitmap &= 0x0f0ff015;
1981 } else {
1982 if (rssi_level == 1)
1983 ratr_bitmap &= 0x0f0f0000;
1984 else if (rssi_level == 2)
1985 ratr_bitmap &= 0x0f0ff000;
1986 else
1987 ratr_bitmap &= 0x0f0ff005;
1988 }
1989 }
1990 }
1991
1992 if ((curtxbw_40mhz && curshortgi_40mhz) ||
1993 (!curtxbw_40mhz && curshortgi_20mhz)) {
1994 if (macid == 0)
1995 shortgi = true;
1996 else if (macid == 1)
1997 shortgi = false;
1998 }
1999 break;
2000 default:
2001 ratr_index = RATR_INX_WIRELESS_NGB;
2002
2003 if (rtlphy->rf_type == RF_1T2R)
2004 ratr_bitmap &= 0x000ff0ff;
2005 else
2006 ratr_bitmap &= 0x0f0ff0ff;
2007 break;
2008 }
2009 sta_entry->ratr_index = ratr_index;
2010
2011 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
2012 "ratr_bitmap :%x\n", ratr_bitmap);
2013 /* convert ratr_bitmap to le byte array */
2014 rate_mask[0] = ratr_bitmap;
2015 rate_mask[1] = (ratr_bitmap >>= 8);
2016 rate_mask[2] = (ratr_bitmap >>= 8);
2017 rate_mask[3] = ((ratr_bitmap >> 8) & 0x0f) | (ratr_index << 4);
2018 rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
2019 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
2020 "Rate_index:%x, ratr_bitmap: %*phC\n",
2021 ratr_index, 5, rate_mask);
2022 rtl8723ae_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
2023}
2024
2025void rtl8723ae_update_hal_rate_tbl(struct ieee80211_hw *hw,
2026 struct ieee80211_sta *sta, u8 rssi_level)
2027{
2028 struct rtl_priv *rtlpriv = rtl_priv(hw);
2029
2030 if (rtlpriv->dm.useramask)
2031 rtl8723ae_update_hal_rate_mask(hw, sta, rssi_level);
2032 else
2033 rtl8723ae_update_hal_rate_table(hw, sta);
2034}
2035
2036void rtl8723ae_update_channel_access_setting(struct ieee80211_hw *hw)
2037{
2038 struct rtl_priv *rtlpriv = rtl_priv(hw);
2039 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2040 u16 sifs_timer;
2041
2042 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
2043 (u8 *)&mac->slot_time);
2044 if (!mac->ht_enable)
2045 sifs_timer = 0x0a0a;
2046 else
2047 sifs_timer = 0x1010;
2048 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
2049}
2050
2051bool rtl8723ae_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
2052{
2053 struct rtl_priv *rtlpriv = rtl_priv(hw);
2054 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
2055 struct rtl_phy *rtlphy = &(rtlpriv->phy);
Larry Fingerb26f5f02013-02-01 10:40:27 -06002056 enum rf_pwrstate e_rfpowerstate_toset;
Larry Fingerc592e632012-10-25 13:46:32 -05002057 u8 u1tmp;
2058 bool actuallyset = false;
2059
2060 if (rtlpriv->rtlhal.being_init_adapter)
2061 return false;
2062
2063 if (ppsc->swrf_processing)
2064 return false;
2065
2066 spin_lock(&rtlpriv->locks.rf_ps_lock);
2067 if (ppsc->rfchange_inprogress) {
2068 spin_unlock(&rtlpriv->locks.rf_ps_lock);
2069 return false;
2070 } else {
2071 ppsc->rfchange_inprogress = true;
2072 spin_unlock(&rtlpriv->locks.rf_ps_lock);
2073 }
2074
Larry Fingerc592e632012-10-25 13:46:32 -05002075 rtl_write_byte(rtlpriv, REG_GPIO_IO_SEL_2,
2076 rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL_2)&~(BIT(1)));
2077
2078 u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL_2);
2079
2080 if (rtlphy->polarity_ctl)
2081 e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFOFF : ERFON;
2082 else
2083 e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFON : ERFOFF;
2084
2085 if ((ppsc->hwradiooff == true) && (e_rfpowerstate_toset == ERFON)) {
2086 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
2087 "GPIOChangeRF - HW Radio ON, RF ON\n");
2088
2089 e_rfpowerstate_toset = ERFON;
2090 ppsc->hwradiooff = false;
2091 actuallyset = true;
2092 } else if ((ppsc->hwradiooff == false)
2093 && (e_rfpowerstate_toset == ERFOFF)) {
2094 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
2095 "GPIOChangeRF - HW Radio OFF, RF OFF\n");
2096
2097 e_rfpowerstate_toset = ERFOFF;
2098 ppsc->hwradiooff = true;
2099 actuallyset = true;
2100 }
2101
2102 if (actuallyset) {
2103 spin_lock(&rtlpriv->locks.rf_ps_lock);
2104 ppsc->rfchange_inprogress = false;
2105 spin_unlock(&rtlpriv->locks.rf_ps_lock);
2106 } else {
2107 if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
2108 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
2109
2110 spin_lock(&rtlpriv->locks.rf_ps_lock);
2111 ppsc->rfchange_inprogress = false;
2112 spin_unlock(&rtlpriv->locks.rf_ps_lock);
2113 }
2114
2115 *valid = 1;
2116 return !ppsc->hwradiooff;
2117}
2118
2119void rtl8723ae_set_key(struct ieee80211_hw *hw, u32 key_index,
2120 u8 *p_macaddr, bool is_group, u8 enc_algo,
2121 bool is_wepkey, bool clear_all)
2122{
2123 struct rtl_priv *rtlpriv = rtl_priv(hw);
2124 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2125 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2126 u8 *macaddr = p_macaddr;
2127 u32 entry_id = 0;
2128 bool is_pairwise = false;
2129 static u8 cam_const_addr[4][6] = {
2130 {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
2131 {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
2132 {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
2133 {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
2134 };
2135 static u8 cam_const_broad[] = {
2136 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
2137 };
2138
2139 if (clear_all) {
2140 u8 idx = 0;
2141 u8 cam_offset = 0;
2142 u8 clear_number = 5;
2143
2144 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
2145
2146 for (idx = 0; idx < clear_number; idx++) {
2147 rtl_cam_mark_invalid(hw, cam_offset + idx);
2148 rtl_cam_empty_entry(hw, cam_offset + idx);
2149
2150 if (idx < 5) {
2151 memset(rtlpriv->sec.key_buf[idx], 0,
2152 MAX_KEY_LEN);
2153 rtlpriv->sec.key_len[idx] = 0;
2154 }
2155 }
2156 } else {
2157 switch (enc_algo) {
2158 case WEP40_ENCRYPTION:
2159 enc_algo = CAM_WEP40;
2160 break;
2161 case WEP104_ENCRYPTION:
2162 enc_algo = CAM_WEP104;
2163 break;
2164 case TKIP_ENCRYPTION:
2165 enc_algo = CAM_TKIP;
2166 break;
2167 case AESCCMP_ENCRYPTION:
2168 enc_algo = CAM_AES;
2169 break;
2170 default:
2171 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
2172 "switch case not processed\n");
2173 enc_algo = CAM_TKIP;
2174 break;
2175 }
2176
2177 if (is_wepkey || rtlpriv->sec.use_defaultkey) {
2178 macaddr = cam_const_addr[key_index];
2179 entry_id = key_index;
2180 } else {
2181 if (is_group) {
2182 macaddr = cam_const_broad;
2183 entry_id = key_index;
2184 } else {
2185 if (mac->opmode == NL80211_IFTYPE_AP) {
2186 entry_id = rtl_cam_get_free_entry(hw,
2187 macaddr);
2188 if (entry_id >= TOTAL_CAM_ENTRY) {
2189 RT_TRACE(rtlpriv, COMP_SEC,
2190 DBG_EMERG,
2191 "Can not find free hw security cam entry\n");
2192 return;
2193 }
2194 } else {
2195 entry_id = CAM_PAIRWISE_KEY_POSITION;
2196 }
2197
2198 key_index = PAIRWISE_KEYIDX;
2199 is_pairwise = true;
2200 }
2201 }
2202
2203 if (rtlpriv->sec.key_len[key_index] == 0) {
2204 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2205 "delete one entry, entry_id is %d\n",
2206 entry_id);
2207 if (mac->opmode == NL80211_IFTYPE_AP)
2208 rtl_cam_del_entry(hw, p_macaddr);
2209 rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
2210 } else {
2211 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2212 "add one entry\n");
2213 if (is_pairwise) {
2214 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2215 "set Pairwiase key\n");
2216
2217 rtl_cam_add_one_entry(hw, macaddr, key_index,
2218 entry_id, enc_algo,
2219 CAM_CONFIG_NO_USEDK,
2220 rtlpriv->sec.key_buf[key_index]);
2221 } else {
2222 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2223 "set group key\n");
2224
2225 if (mac->opmode == NL80211_IFTYPE_ADHOC) {
2226 rtl_cam_add_one_entry(hw,
2227 rtlefuse->dev_addr,
2228 PAIRWISE_KEYIDX,
2229 CAM_PAIRWISE_KEY_POSITION,
2230 enc_algo,
2231 CAM_CONFIG_NO_USEDK,
2232 rtlpriv->sec.key_buf
2233 [entry_id]);
2234 }
2235
2236 rtl_cam_add_one_entry(hw, macaddr, key_index,
2237 entry_id, enc_algo,
2238 CAM_CONFIG_NO_USEDK,
2239 rtlpriv->sec.key_buf[entry_id]);
2240 }
2241
2242 }
2243 }
2244}
2245
2246static void rtl8723ae_bt_var_init(struct ieee80211_hw *hw)
2247{
2248 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
2249 struct rtl_priv *rtlpriv = rtl_priv(hw);
2250
2251 pcipriv->bt_coexist.bt_coexistence =
2252 pcipriv->bt_coexist.eeprom_bt_coexist;
2253 pcipriv->bt_coexist.bt_ant_num =
2254 pcipriv->bt_coexist.eeprom_bt_ant_num;
2255 pcipriv->bt_coexist.bt_coexist_type =
2256 pcipriv->bt_coexist.eeprom_bt_type;
2257
2258 pcipriv->bt_coexist.bt_ant_isolation =
2259 pcipriv->bt_coexist.eeprom_bt_ant_isol;
2260
2261 pcipriv->bt_coexist.bt_radio_shared_type =
2262 pcipriv->bt_coexist.eeprom_bt_radio_shared;
2263
2264 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2265 "BT Coexistance = 0x%x\n",
2266 pcipriv->bt_coexist.bt_coexistence);
2267
2268 if (pcipriv->bt_coexist.bt_coexistence) {
2269 pcipriv->bt_coexist.bt_busy_traffic = false;
2270 pcipriv->bt_coexist.bt_traffic_mode_set = false;
2271 pcipriv->bt_coexist.bt_non_traffic_mode_set = false;
2272
2273 pcipriv->bt_coexist.cstate = 0;
2274 pcipriv->bt_coexist.previous_state = 0;
2275
2276 if (pcipriv->bt_coexist.bt_ant_num == ANT_X2) {
2277 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2278 "BlueTooth BT_Ant_Num = Antx2\n");
2279 } else if (pcipriv->bt_coexist.bt_ant_num == ANT_X1) {
2280 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2281 "BlueTooth BT_Ant_Num = Antx1\n");
2282 }
2283
2284 switch (pcipriv->bt_coexist.bt_coexist_type) {
2285 case BT_2WIRE:
2286 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2287 "BlueTooth BT_CoexistType = BT_2Wire\n");
2288 break;
2289 case BT_ISSC_3WIRE:
2290 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2291 "BlueTooth BT_CoexistType = BT_ISSC_3Wire\n");
2292 break;
2293 case BT_ACCEL:
2294 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2295 "BlueTooth BT_CoexistType = BT_ACCEL\n");
2296 break;
2297 case BT_CSR_BC4:
2298 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2299 "BlueTooth BT_CoexistType = BT_CSR_BC4\n");
2300 break;
2301 case BT_CSR_BC8:
2302 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2303 "BlueTooth BT_CoexistType = BT_CSR_BC8\n");
2304 break;
2305 case BT_RTL8756:
2306 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2307 "BlueTooth BT_CoexistType = BT_RTL8756\n");
2308 break;
2309 default:
2310 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2311 "BlueTooth BT_CoexistType = Unknown\n");
2312 break;
2313 }
2314 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2315 "BlueTooth BT_Ant_isolation = %d\n",
2316 pcipriv->bt_coexist.bt_ant_isolation);
2317 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2318 "BT_RadioSharedType = 0x%x\n",
2319 pcipriv->bt_coexist.bt_radio_shared_type);
2320 pcipriv->bt_coexist.bt_active_zero_cnt = 0;
2321 pcipriv->bt_coexist.cur_bt_disabled = false;
2322 pcipriv->bt_coexist.pre_bt_disabled = false;
2323 }
2324}
2325
2326void rtl8723ae_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
2327 bool auto_load_fail, u8 *hwinfo)
2328{
2329 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
2330 struct rtl_priv *rtlpriv = rtl_priv(hw);
2331 u8 value;
2332 u32 tmpu_32;
2333
2334 if (!auto_load_fail) {
2335 tmpu_32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
2336 if (tmpu_32 & BIT(18))
2337 pcipriv->bt_coexist.eeprom_bt_coexist = 1;
2338 else
2339 pcipriv->bt_coexist.eeprom_bt_coexist = 0;
2340 value = hwinfo[RF_OPTION4];
2341 pcipriv->bt_coexist.eeprom_bt_type = BT_RTL8723A;
2342 pcipriv->bt_coexist.eeprom_bt_ant_num = (value & 0x1);
2343 pcipriv->bt_coexist.eeprom_bt_ant_isol = ((value & 0x10) >> 4);
2344 pcipriv->bt_coexist.eeprom_bt_radio_shared =
2345 ((value & 0x20) >> 5);
2346 } else {
2347 pcipriv->bt_coexist.eeprom_bt_coexist = 0;
2348 pcipriv->bt_coexist.eeprom_bt_type = BT_RTL8723A;
2349 pcipriv->bt_coexist.eeprom_bt_ant_num = ANT_X2;
2350 pcipriv->bt_coexist.eeprom_bt_ant_isol = 0;
2351 pcipriv->bt_coexist.eeprom_bt_radio_shared = BT_RADIO_SHARED;
2352 }
2353
2354 rtl8723ae_bt_var_init(hw);
2355}
2356
2357void rtl8723ae_bt_reg_init(struct ieee80211_hw *hw)
2358{
2359 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
2360
2361 /* 0:Low, 1:High, 2:From Efuse. */
2362 pcipriv->bt_coexist.reg_bt_iso = 2;
2363 /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
2364 pcipriv->bt_coexist.reg_bt_sco = 3;
2365 /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
2366 pcipriv->bt_coexist.reg_bt_sco = 0;
2367}
2368
2369
2370void rtl8723ae_bt_hw_init(struct ieee80211_hw *hw)
2371{
2372}
2373
2374void rtl8723ae_suspend(struct ieee80211_hw *hw)
2375{
2376}
2377
2378void rtl8723ae_resume(struct ieee80211_hw *hw)
2379{
2380}
2381
2382/* Turn on AAP (RCR:bit 0) for promicuous mode. */
2383void rtl8723ae_allow_all_destaddr(struct ieee80211_hw *hw,
2384 bool allow_all_da, bool write_into_reg)
2385{
2386 struct rtl_priv *rtlpriv = rtl_priv(hw);
2387 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
2388
2389 if (allow_all_da) /* Set BIT0 */
2390 rtlpci->receive_config |= RCR_AAP;
2391 else /* Clear BIT0 */
2392 rtlpci->receive_config &= ~RCR_AAP;
2393
2394 if (write_into_reg)
2395 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
2396
2397
2398 RT_TRACE(rtlpriv, COMP_TURBO | COMP_INIT, DBG_LOUD,
2399 "receive_config=0x%08X, write_into_reg=%d\n",
2400 rtlpci->receive_config, write_into_reg);
2401}