Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 1995 Linus Torvalds |
| 3 | * Adapted from 'alpha' version by Gary Thomas |
| 4 | * Modified by Cort Dougan (cort@cs.nmt.edu) |
| 5 | * Modified for MBX using prep/chrp/pmac functions by Dan (dmalek@jlc.net) |
| 6 | * Further modified for generic 8xx by Dan. |
| 7 | */ |
| 8 | |
| 9 | /* |
| 10 | * bootup setup stuff.. |
| 11 | */ |
| 12 | |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 13 | #include <linux/kernel.h> |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 14 | #include <linux/slab.h> |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 15 | #include <linux/interrupt.h> |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 16 | #include <linux/init.h> |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 17 | #include <linux/time.h> |
| 18 | #include <linux/rtc.h> |
Jochen Friedrich | 02753cb | 2008-01-24 16:19:01 +0100 | [diff] [blame] | 19 | #include <linux/fsl_devices.h> |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 20 | |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 21 | #include <asm/io.h> |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 22 | #include <asm/mpc8xx.h> |
| 23 | #include <asm/8xx_immap.h> |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 24 | #include <asm/prom.h> |
| 25 | #include <asm/fs_pd.h> |
| 26 | #include <mm/mmu_decl.h> |
| 27 | |
Scott Wood | fb533d0 | 2007-09-14 14:22:36 -0500 | [diff] [blame] | 28 | #include <sysdev/mpc8xx_pic.h> |
Jochen Friedrich | 49b5154 | 2008-01-24 16:18:32 +0100 | [diff] [blame] | 29 | |
| 30 | #include "mpc8xx.h" |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 31 | |
Vitaly Bordug | 80128ff | 2007-07-09 11:37:35 -0700 | [diff] [blame] | 32 | struct mpc8xx_pcmcia_ops m8xx_pcmcia_ops; |
Vitaly Bordug | 80128ff | 2007-07-09 11:37:35 -0700 | [diff] [blame] | 33 | |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 34 | extern int cpm_pic_init(void); |
| 35 | extern int cpm_get_irq(void); |
| 36 | |
| 37 | /* A place holder for time base interrupts, if they are ever enabled. */ |
Scott Wood | fb533d0 | 2007-09-14 14:22:36 -0500 | [diff] [blame] | 38 | static irqreturn_t timebase_interrupt(int irq, void *dev) |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 39 | { |
| 40 | printk ("timebase_interrupt()\n"); |
| 41 | |
| 42 | return IRQ_HANDLED; |
| 43 | } |
| 44 | |
| 45 | static struct irqaction tbint_irqaction = { |
| 46 | .handler = timebase_interrupt, |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 47 | .name = "tbint", |
| 48 | }; |
| 49 | |
| 50 | /* per-board overridable init_internal_rtc() function. */ |
| 51 | void __init __attribute__ ((weak)) |
| 52 | init_internal_rtc(void) |
| 53 | { |
Scott Wood | fb533d0 | 2007-09-14 14:22:36 -0500 | [diff] [blame] | 54 | sit8xx_t __iomem *sys_tmr = immr_map(im_sit); |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 55 | |
| 56 | /* Disable the RTC one second and alarm interrupts. */ |
| 57 | clrbits16(&sys_tmr->sit_rtcsc, (RTCSC_SIE | RTCSC_ALE)); |
| 58 | |
| 59 | /* Enable the RTC */ |
| 60 | setbits16(&sys_tmr->sit_rtcsc, (RTCSC_RTF | RTCSC_RTE)); |
| 61 | immr_unmap(sys_tmr); |
| 62 | } |
| 63 | |
| 64 | static int __init get_freq(char *name, unsigned long *val) |
| 65 | { |
Scott Wood | 4b218e9 | 2007-08-21 02:36:19 +1000 | [diff] [blame] | 66 | struct device_node *cpu; |
| 67 | const unsigned int *fp; |
| 68 | int found = 0; |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 69 | |
Scott Wood | 4b218e9 | 2007-08-21 02:36:19 +1000 | [diff] [blame] | 70 | /* The cpu node should have timebase and clock frequency properties */ |
| 71 | cpu = of_find_node_by_type(NULL, "cpu"); |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 72 | |
Scott Wood | 4b218e9 | 2007-08-21 02:36:19 +1000 | [diff] [blame] | 73 | if (cpu) { |
| 74 | fp = of_get_property(cpu, name, NULL); |
| 75 | if (fp) { |
| 76 | found = 1; |
| 77 | *val = *fp; |
| 78 | } |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 79 | |
Scott Wood | 4b218e9 | 2007-08-21 02:36:19 +1000 | [diff] [blame] | 80 | of_node_put(cpu); |
| 81 | } |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 82 | |
Scott Wood | 4b218e9 | 2007-08-21 02:36:19 +1000 | [diff] [blame] | 83 | return found; |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 84 | } |
| 85 | |
| 86 | /* The decrementer counts at the system (internal) clock frequency divided by |
| 87 | * sixteen, or external oscillator divided by four. We force the processor |
| 88 | * to use system clock divided by sixteen. |
| 89 | */ |
| 90 | void __init mpc8xx_calibrate_decr(void) |
| 91 | { |
| 92 | struct device_node *cpu; |
Scott Wood | fb533d0 | 2007-09-14 14:22:36 -0500 | [diff] [blame] | 93 | cark8xx_t __iomem *clk_r1; |
| 94 | car8xx_t __iomem *clk_r2; |
| 95 | sitk8xx_t __iomem *sys_tmr1; |
| 96 | sit8xx_t __iomem *sys_tmr2; |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 97 | int irq, virq; |
| 98 | |
Scott Wood | fb533d0 | 2007-09-14 14:22:36 -0500 | [diff] [blame] | 99 | clk_r1 = immr_map(im_clkrstk); |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 100 | |
| 101 | /* Unlock the SCCR. */ |
| 102 | out_be32(&clk_r1->cark_sccrk, ~KAPWR_KEY); |
| 103 | out_be32(&clk_r1->cark_sccrk, KAPWR_KEY); |
| 104 | immr_unmap(clk_r1); |
| 105 | |
| 106 | /* Force all 8xx processors to use divide by 16 processor clock. */ |
Scott Wood | fb533d0 | 2007-09-14 14:22:36 -0500 | [diff] [blame] | 107 | clk_r2 = immr_map(im_clkrst); |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 108 | setbits32(&clk_r2->car_sccr, 0x02000000); |
| 109 | immr_unmap(clk_r2); |
| 110 | |
| 111 | /* Processor frequency is MHz. |
| 112 | */ |
Scott Wood | 4b218e9 | 2007-08-21 02:36:19 +1000 | [diff] [blame] | 113 | ppc_proc_freq = 50000000; |
| 114 | if (!get_freq("clock-frequency", &ppc_proc_freq)) |
joe@perches.com | df3c901 | 2007-11-20 12:47:55 +1100 | [diff] [blame] | 115 | printk(KERN_ERR "WARNING: Estimating processor frequency " |
Scott Wood | 4b218e9 | 2007-08-21 02:36:19 +1000 | [diff] [blame] | 116 | "(not found)\n"); |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 117 | |
Anton Vorontsov | 5053037 | 2008-02-22 06:45:08 +1100 | [diff] [blame] | 118 | ppc_tb_freq = ppc_proc_freq / 16; |
Scott Wood | 4b218e9 | 2007-08-21 02:36:19 +1000 | [diff] [blame] | 119 | printk("Decrementer Frequency = 0x%lx\n", ppc_tb_freq); |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 120 | |
| 121 | /* Perform some more timer/timebase initialization. This used |
| 122 | * to be done elsewhere, but other changes caused it to get |
| 123 | * called more than once....that is a bad thing. |
| 124 | * |
| 125 | * First, unlock all of the registers we are going to modify. |
| 126 | * To protect them from corruption during power down, registers |
| 127 | * that are maintained by keep alive power are "locked". To |
| 128 | * modify these registers we have to write the key value to |
| 129 | * the key location associated with the register. |
| 130 | * Some boards power up with these unlocked, while others |
| 131 | * are locked. Writing anything (including the unlock code?) |
| 132 | * to the unlocked registers will lock them again. So, here |
| 133 | * we guarantee the registers are locked, then we unlock them |
| 134 | * for our use. |
| 135 | */ |
Scott Wood | fb533d0 | 2007-09-14 14:22:36 -0500 | [diff] [blame] | 136 | sys_tmr1 = immr_map(im_sitk); |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 137 | out_be32(&sys_tmr1->sitk_tbscrk, ~KAPWR_KEY); |
| 138 | out_be32(&sys_tmr1->sitk_rtcsck, ~KAPWR_KEY); |
| 139 | out_be32(&sys_tmr1->sitk_tbk, ~KAPWR_KEY); |
| 140 | out_be32(&sys_tmr1->sitk_tbscrk, KAPWR_KEY); |
| 141 | out_be32(&sys_tmr1->sitk_rtcsck, KAPWR_KEY); |
| 142 | out_be32(&sys_tmr1->sitk_tbk, KAPWR_KEY); |
| 143 | immr_unmap(sys_tmr1); |
| 144 | |
| 145 | init_internal_rtc(); |
| 146 | |
| 147 | /* Enabling the decrementer also enables the timebase interrupts |
| 148 | * (or from the other point of view, to get decrementer interrupts |
| 149 | * we have to enable the timebase). The decrementer interrupt |
| 150 | * is wired into the vector table, nothing to do here for that. |
| 151 | */ |
Scott Wood | 4b218e9 | 2007-08-21 02:36:19 +1000 | [diff] [blame] | 152 | cpu = of_find_node_by_type(NULL, "cpu"); |
| 153 | virq= irq_of_parse_and_map(cpu, 0); |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 154 | irq = irq_map[virq].hwirq; |
| 155 | |
Scott Wood | fb533d0 | 2007-09-14 14:22:36 -0500 | [diff] [blame] | 156 | sys_tmr2 = immr_map(im_sit); |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 157 | out_be16(&sys_tmr2->sit_tbscr, ((1 << (7 - (irq/2))) << 8) | |
| 158 | (TBSCR_TBF | TBSCR_TBE)); |
| 159 | immr_unmap(sys_tmr2); |
| 160 | |
| 161 | if (setup_irq(virq, &tbint_irqaction)) |
| 162 | panic("Could not allocate timer IRQ!"); |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 163 | } |
| 164 | |
| 165 | /* The RTC on the MPC8xx is an internal register. |
| 166 | * We want to protect this during power down, so we need to unlock, |
| 167 | * modify, and re-lock. |
| 168 | */ |
| 169 | |
| 170 | int mpc8xx_set_rtc_time(struct rtc_time *tm) |
| 171 | { |
Scott Wood | fb533d0 | 2007-09-14 14:22:36 -0500 | [diff] [blame] | 172 | sitk8xx_t __iomem *sys_tmr1; |
| 173 | sit8xx_t __iomem *sys_tmr2; |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 174 | int time; |
| 175 | |
Scott Wood | fb533d0 | 2007-09-14 14:22:36 -0500 | [diff] [blame] | 176 | sys_tmr1 = immr_map(im_sitk); |
| 177 | sys_tmr2 = immr_map(im_sit); |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 178 | time = mktime(tm->tm_year+1900, tm->tm_mon+1, tm->tm_mday, |
Scott Wood | 4b218e9 | 2007-08-21 02:36:19 +1000 | [diff] [blame] | 179 | tm->tm_hour, tm->tm_min, tm->tm_sec); |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 180 | |
| 181 | out_be32(&sys_tmr1->sitk_rtck, KAPWR_KEY); |
| 182 | out_be32(&sys_tmr2->sit_rtc, time); |
| 183 | out_be32(&sys_tmr1->sitk_rtck, ~KAPWR_KEY); |
| 184 | |
| 185 | immr_unmap(sys_tmr2); |
| 186 | immr_unmap(sys_tmr1); |
| 187 | return 0; |
| 188 | } |
| 189 | |
| 190 | void mpc8xx_get_rtc_time(struct rtc_time *tm) |
| 191 | { |
| 192 | unsigned long data; |
Scott Wood | fb533d0 | 2007-09-14 14:22:36 -0500 | [diff] [blame] | 193 | sit8xx_t __iomem *sys_tmr = immr_map(im_sit); |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 194 | |
| 195 | /* Get time from the RTC. */ |
| 196 | data = in_be32(&sys_tmr->sit_rtc); |
| 197 | to_tm(data, tm); |
Scott Wood | 4b218e9 | 2007-08-21 02:36:19 +1000 | [diff] [blame] | 198 | tm->tm_year -= 1900; |
| 199 | tm->tm_mon -= 1; |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 200 | immr_unmap(sys_tmr); |
| 201 | return; |
| 202 | } |
| 203 | |
| 204 | void mpc8xx_restart(char *cmd) |
| 205 | { |
Scott Wood | fb533d0 | 2007-09-14 14:22:36 -0500 | [diff] [blame] | 206 | car8xx_t __iomem *clk_r = immr_map(im_clkrst); |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 207 | |
| 208 | |
| 209 | local_irq_disable(); |
| 210 | |
| 211 | setbits32(&clk_r->car_plprcr, 0x00000080); |
| 212 | /* Clear the ME bit in MSR to cause checkstop on machine check |
| 213 | */ |
| 214 | mtmsr(mfmsr() & ~0x1000); |
| 215 | |
Scott Wood | fb533d0 | 2007-09-14 14:22:36 -0500 | [diff] [blame] | 216 | in_8(&clk_r->res[0]); |
| 217 | panic("Restart failed\n"); |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 218 | } |
| 219 | |
| 220 | static void cpm_cascade(unsigned int irq, struct irq_desc *desc) |
| 221 | { |
| 222 | int cascade_irq; |
| 223 | |
| 224 | if ((cascade_irq = cpm_get_irq()) >= 0) { |
| 225 | struct irq_desc *cdesc = irq_desc + cascade_irq; |
| 226 | |
| 227 | generic_handle_irq(cascade_irq); |
| 228 | cdesc->chip->eoi(cascade_irq); |
| 229 | } |
| 230 | desc->chip->eoi(irq); |
| 231 | } |
| 232 | |
Jochen Friedrich | d0a02a0 | 2008-01-24 16:17:32 +0100 | [diff] [blame] | 233 | /* Initialize the internal interrupt controllers. The number of |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 234 | * interrupts supported can vary with the processor type, and the |
| 235 | * 82xx family can have up to 64. |
| 236 | * External interrupts can be either edge or level triggered, and |
| 237 | * need to be initialized by the appropriate driver. |
| 238 | */ |
Jochen Friedrich | d0a02a0 | 2008-01-24 16:17:32 +0100 | [diff] [blame] | 239 | void __init mpc8xx_pics_init(void) |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 240 | { |
| 241 | int irq; |
| 242 | |
| 243 | if (mpc8xx_pic_init()) { |
Scott Wood | 4b218e9 | 2007-08-21 02:36:19 +1000 | [diff] [blame] | 244 | printk(KERN_ERR "Failed interrupt 8xx controller initialization\n"); |
Vitaly Bordug | df34403 | 2007-01-24 22:41:42 +0300 | [diff] [blame] | 245 | return; |
| 246 | } |
| 247 | |
| 248 | irq = cpm_pic_init(); |
| 249 | if (irq != NO_IRQ) |
| 250 | set_irq_chained_handler(irq, cpm_cascade); |
| 251 | } |