blob: 6a609a25b3fa8a781569e266ddb8415856513286 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
33#include <linux/slab.h>
34#include <drm/drmP.h>
35#include <drm/amdgpu_drm.h>
Oded Gabbaya187f172016-01-30 07:59:34 +020036#include <drm/drm_cache.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040037#include "amdgpu.h"
38#include "amdgpu_trace.h"
39
40
Alex Deucherd38ceaf2015-04-20 16:55:21 -040041
42static u64 amdgpu_get_vis_part_size(struct amdgpu_device *adev,
Chunming Zhou7e5a5472015-04-24 17:37:30 +080043 struct ttm_mem_reg *mem)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040044{
Christian König6681c5e2016-08-12 16:50:12 +020045 if (mem->start << PAGE_SHIFT >= adev->mc.visible_vram_size)
46 return 0;
47
48 return ((mem->start << PAGE_SHIFT) + mem->size) >
49 adev->mc.visible_vram_size ?
50 adev->mc.visible_vram_size - (mem->start << PAGE_SHIFT) :
51 mem->size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040052}
53
54static void amdgpu_update_memory_usage(struct amdgpu_device *adev,
55 struct ttm_mem_reg *old_mem,
56 struct ttm_mem_reg *new_mem)
57{
58 u64 vis_size;
59 if (!adev)
60 return;
61
62 if (new_mem) {
63 switch (new_mem->mem_type) {
64 case TTM_PL_TT:
65 atomic64_add(new_mem->size, &adev->gtt_usage);
66 break;
67 case TTM_PL_VRAM:
68 atomic64_add(new_mem->size, &adev->vram_usage);
69 vis_size = amdgpu_get_vis_part_size(adev, new_mem);
70 atomic64_add(vis_size, &adev->vram_vis_usage);
71 break;
72 }
73 }
74
75 if (old_mem) {
76 switch (old_mem->mem_type) {
77 case TTM_PL_TT:
78 atomic64_sub(old_mem->size, &adev->gtt_usage);
79 break;
80 case TTM_PL_VRAM:
81 atomic64_sub(old_mem->size, &adev->vram_usage);
82 vis_size = amdgpu_get_vis_part_size(adev, old_mem);
83 atomic64_sub(vis_size, &adev->vram_vis_usage);
84 break;
85 }
86 }
87}
88
89static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
90{
Christian Königa7d64de2016-09-15 14:58:48 +020091 struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040092 struct amdgpu_bo *bo;
93
94 bo = container_of(tbo, struct amdgpu_bo, tbo);
95
Christian Königa7d64de2016-09-15 14:58:48 +020096 amdgpu_update_memory_usage(adev, &bo->tbo.mem, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040097
Alex Deucherd38ceaf2015-04-20 16:55:21 -040098 drm_gem_object_release(&bo->gem_base);
Christian König82b9c552015-11-27 16:49:00 +010099 amdgpu_bo_unref(&bo->parent);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800100 if (!list_empty(&bo->shadow_list)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200101 mutex_lock(&adev->shadow_list_lock);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800102 list_del_init(&bo->shadow_list);
Christian Königa7d64de2016-09-15 14:58:48 +0200103 mutex_unlock(&adev->shadow_list_lock);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800104 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400105 kfree(bo->metadata);
106 kfree(bo);
107}
108
109bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
110{
111 if (bo->destroy == &amdgpu_ttm_bo_destroy)
112 return true;
113 return false;
114}
115
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800116static void amdgpu_ttm_placement_init(struct amdgpu_device *adev,
117 struct ttm_placement *placement,
Christian Königfaceaf62016-08-15 14:06:50 +0200118 struct ttm_place *places,
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800119 u32 domain, u64 flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400120{
Christian König6369f6f2016-08-15 14:08:54 +0200121 u32 c = 0;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800122
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123 if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
Christian Königfaceaf62016-08-15 14:06:50 +0200124 unsigned visible_pfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
Christian König56de55a2016-08-24 14:30:21 +0200125 unsigned lpfn = 0;
126
127 /* This forces a reallocation if the flag wasn't set before */
128 if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
129 lpfn = adev->mc.real_vram_size >> PAGE_SHIFT;
Christian Königfaceaf62016-08-15 14:06:50 +0200130
Christian Königfaceaf62016-08-15 14:06:50 +0200131 places[c].fpfn = 0;
Christian König56de55a2016-08-24 14:30:21 +0200132 places[c].lpfn = lpfn;
Christian Königfaceaf62016-08-15 14:06:50 +0200133 places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800134 TTM_PL_FLAG_VRAM;
Christian Königfaceaf62016-08-15 14:06:50 +0200135 if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
136 places[c].lpfn = visible_pfn;
137 else
138 places[c].flags |= TTM_PL_FLAG_TOPDOWN;
139 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400140 }
141
142 if (domain & AMDGPU_GEM_DOMAIN_GTT) {
Christian Königfaceaf62016-08-15 14:06:50 +0200143 places[c].fpfn = 0;
144 places[c].lpfn = 0;
145 places[c].flags = TTM_PL_FLAG_TT;
146 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
147 places[c].flags |= TTM_PL_FLAG_WC |
148 TTM_PL_FLAG_UNCACHED;
149 else
150 places[c].flags |= TTM_PL_FLAG_CACHED;
151 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400152 }
153
154 if (domain & AMDGPU_GEM_DOMAIN_CPU) {
Christian Königfaceaf62016-08-15 14:06:50 +0200155 places[c].fpfn = 0;
156 places[c].lpfn = 0;
157 places[c].flags = TTM_PL_FLAG_SYSTEM;
158 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
159 places[c].flags |= TTM_PL_FLAG_WC |
160 TTM_PL_FLAG_UNCACHED;
161 else
162 places[c].flags |= TTM_PL_FLAG_CACHED;
163 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400164 }
165
166 if (domain & AMDGPU_GEM_DOMAIN_GDS) {
Christian Königfaceaf62016-08-15 14:06:50 +0200167 places[c].fpfn = 0;
168 places[c].lpfn = 0;
169 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
170 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400171 }
Christian Königfaceaf62016-08-15 14:06:50 +0200172
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400173 if (domain & AMDGPU_GEM_DOMAIN_GWS) {
Christian Königfaceaf62016-08-15 14:06:50 +0200174 places[c].fpfn = 0;
175 places[c].lpfn = 0;
176 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
177 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400178 }
Christian Königfaceaf62016-08-15 14:06:50 +0200179
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400180 if (domain & AMDGPU_GEM_DOMAIN_OA) {
Christian Königfaceaf62016-08-15 14:06:50 +0200181 places[c].fpfn = 0;
182 places[c].lpfn = 0;
183 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
184 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400185 }
186
187 if (!c) {
Christian Königfaceaf62016-08-15 14:06:50 +0200188 places[c].fpfn = 0;
189 places[c].lpfn = 0;
190 places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
191 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400192 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400193
Christian Königfaceaf62016-08-15 14:06:50 +0200194 placement->num_placement = c;
195 placement->placement = places;
196
197 placement->num_busy_placement = c;
198 placement->busy_placement = places;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400199}
200
Christian König765e7fb2016-09-15 15:06:50 +0200201void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800202{
Christian Königa7d64de2016-09-15 14:58:48 +0200203 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
204
205 amdgpu_ttm_placement_init(adev, &abo->placement, abo->placements,
206 domain, abo->flags);
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800207}
208
209static void amdgpu_fill_placement_to_bo(struct amdgpu_bo *bo,
210 struct ttm_placement *placement)
211{
212 BUG_ON(placement->num_placement > (AMDGPU_GEM_DOMAIN_MAX + 1));
213
214 memcpy(bo->placements, placement->placement,
215 placement->num_placement * sizeof(struct ttm_place));
216 bo->placement.num_placement = placement->num_placement;
217 bo->placement.num_busy_placement = placement->num_busy_placement;
218 bo->placement.placement = bo->placements;
219 bo->placement.busy_placement = bo->placements;
220}
221
Christian König7c204882015-12-14 13:18:01 +0100222/**
223 * amdgpu_bo_create_kernel - create BO for kernel use
224 *
225 * @adev: amdgpu device object
226 * @size: size for the new BO
227 * @align: alignment for the new BO
228 * @domain: where to place it
229 * @bo_ptr: resulting BO
230 * @gpu_addr: GPU addr of the pinned BO
231 * @cpu_addr: optional CPU address mapping
232 *
233 * Allocates and pins a BO for kernel internal use.
234 *
235 * Returns 0 on success, negative error code otherwise.
236 */
237int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
238 unsigned long size, int align,
239 u32 domain, struct amdgpu_bo **bo_ptr,
240 u64 *gpu_addr, void **cpu_addr)
241{
242 int r;
243
244 r = amdgpu_bo_create(adev, size, align, true, domain,
Christian König03f48dd2016-08-15 17:00:22 +0200245 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
246 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
Christian König7c204882015-12-14 13:18:01 +0100247 NULL, NULL, bo_ptr);
248 if (r) {
249 dev_err(adev->dev, "(%d) failed to allocate kernel bo\n", r);
250 return r;
251 }
252
253 r = amdgpu_bo_reserve(*bo_ptr, false);
254 if (r) {
255 dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
256 goto error_free;
257 }
258
259 r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
260 if (r) {
261 dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
262 goto error_unreserve;
263 }
264
265 if (cpu_addr) {
266 r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
267 if (r) {
268 dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
269 goto error_unreserve;
270 }
271 }
272
273 amdgpu_bo_unreserve(*bo_ptr);
274
275 return 0;
276
277error_unreserve:
278 amdgpu_bo_unreserve(*bo_ptr);
279
280error_free:
281 amdgpu_bo_unref(bo_ptr);
282
283 return r;
284}
285
Junwei Zhangaa1d5622016-09-08 10:13:32 +0800286/**
287 * amdgpu_bo_free_kernel - free BO for kernel use
288 *
289 * @bo: amdgpu BO to free
290 *
291 * unmaps and unpin a BO for kernel internal use.
292 */
293void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
294 void **cpu_addr)
295{
296 if (*bo == NULL)
297 return;
298
299 if (likely(amdgpu_bo_reserve(*bo, false) == 0)) {
300 if (cpu_addr)
301 amdgpu_bo_kunmap(*bo);
302
303 amdgpu_bo_unpin(*bo);
304 amdgpu_bo_unreserve(*bo);
305 }
306 amdgpu_bo_unref(bo);
307
308 if (gpu_addr)
309 *gpu_addr = 0;
310
311 if (cpu_addr)
312 *cpu_addr = NULL;
313}
314
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800315int amdgpu_bo_create_restricted(struct amdgpu_device *adev,
316 unsigned long size, int byte_align,
317 bool kernel, u32 domain, u64 flags,
318 struct sg_table *sg,
319 struct ttm_placement *placement,
Christian König72d76682015-09-03 17:34:59 +0200320 struct reservation_object *resv,
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800321 struct amdgpu_bo **bo_ptr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400322{
323 struct amdgpu_bo *bo;
324 enum ttm_bo_type type;
325 unsigned long page_align;
Samuel Pitoisetfad06122017-02-09 11:33:37 +0100326 u64 initial_bytes_moved;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400327 size_t acc_size;
328 int r;
329
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400330 page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
331 size = ALIGN(size, PAGE_SIZE);
332
333 if (kernel) {
334 type = ttm_bo_type_kernel;
335 } else if (sg) {
336 type = ttm_bo_type_sg;
337 } else {
338 type = ttm_bo_type_device;
339 }
340 *bo_ptr = NULL;
341
342 acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
343 sizeof(struct amdgpu_bo));
344
345 bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
346 if (bo == NULL)
347 return -ENOMEM;
348 r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
349 if (unlikely(r)) {
350 kfree(bo);
351 return r;
352 }
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800353 INIT_LIST_HEAD(&bo->shadow_list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400354 INIT_LIST_HEAD(&bo->va);
Christian König1ea863f2015-12-18 22:13:12 +0100355 bo->prefered_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
356 AMDGPU_GEM_DOMAIN_GTT |
357 AMDGPU_GEM_DOMAIN_CPU |
358 AMDGPU_GEM_DOMAIN_GDS |
359 AMDGPU_GEM_DOMAIN_GWS |
360 AMDGPU_GEM_DOMAIN_OA);
361 bo->allowed_domains = bo->prefered_domains;
362 if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
363 bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400364
365 bo->flags = flags;
Oded Gabbaya187f172016-01-30 07:59:34 +0200366
Nils Hollanda2e2f292017-01-22 20:15:27 +0100367#ifdef CONFIG_X86_32
368 /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
369 * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
370 */
371 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
372#elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
373 /* Don't try to enable write-combining when it can't work, or things
374 * may be slow
375 * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
376 */
377
Arnd Bergmann31bb90f2017-02-01 16:59:21 +0100378#ifndef CONFIG_COMPILE_TEST
Nils Hollanda2e2f292017-01-22 20:15:27 +0100379#warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
380 thanks to write-combining
Arnd Bergmann31bb90f2017-02-01 16:59:21 +0100381#endif
Nils Hollanda2e2f292017-01-22 20:15:27 +0100382
383 if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
384 DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
385 "better performance thanks to write-combining\n");
386 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
387#else
Oded Gabbaya187f172016-01-30 07:59:34 +0200388 /* For architectures that don't support WC memory,
389 * mask out the WC flag from the BO
390 */
391 if (!drm_arch_can_wc_memory())
392 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
Nils Hollanda2e2f292017-01-22 20:15:27 +0100393#endif
Oded Gabbaya187f172016-01-30 07:59:34 +0200394
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800395 amdgpu_fill_placement_to_bo(bo, placement);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400396 /* Kernel allocation are uninterruptible */
Christian Königf45dc742016-11-17 12:24:48 +0100397
398 if (!resv) {
399 bool locked;
400
401 reservation_object_init(&bo->tbo.ttm_resv);
402 locked = ww_mutex_trylock(&bo->tbo.ttm_resv.lock);
403 WARN_ON(!locked);
404 }
Samuel Pitoisetfad06122017-02-09 11:33:37 +0100405
406 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400407 r = ttm_bo_init(&adev->mman.bdev, &bo->tbo, size, type,
408 &bo->placement, page_align, !kernel, NULL,
Christian Königf45dc742016-11-17 12:24:48 +0100409 acc_size, sg, resv ? resv : &bo->tbo.ttm_resv,
410 &amdgpu_ttm_bo_destroy);
Samuel Pitoisetfad06122017-02-09 11:33:37 +0100411 amdgpu_cs_report_moved_bytes(adev,
412 atomic64_read(&adev->num_bytes_moved) - initial_bytes_moved);
413
Nicolai Hähnleb9d022c2017-02-14 09:47:36 +0100414 if (unlikely(r != 0))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400415 return r;
Flora Cui4fea83f2016-07-20 14:44:38 +0800416
Christian Könige1f055b2017-01-10 17:27:49 +0100417 bo->tbo.priority = ilog2(bo->tbo.num_pages);
Christian König373308a52017-01-23 16:28:06 -0500418 if (kernel)
419 bo->tbo.priority *= 2;
Christian Könige1f055b2017-01-10 17:27:49 +0100420 bo->tbo.priority = min(bo->tbo.priority, (unsigned)(TTM_MAX_BO_PRIORITY - 1));
421
Flora Cui4fea83f2016-07-20 14:44:38 +0800422 if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
423 bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100424 struct dma_fence *fence;
Flora Cui4fea83f2016-07-20 14:44:38 +0800425
Christian Königc3af12582016-11-17 12:16:34 +0100426 r = amdgpu_fill_buffer(bo, 0, bo->tbo.resv, &fence);
427 if (unlikely(r))
428 goto fail_unreserve;
429
Flora Cui4fea83f2016-07-20 14:44:38 +0800430 amdgpu_bo_fence(bo, fence, false);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100431 dma_fence_put(bo->tbo.moving);
432 bo->tbo.moving = dma_fence_get(fence);
433 dma_fence_put(fence);
Flora Cui4fea83f2016-07-20 14:44:38 +0800434 }
Christian Königf45dc742016-11-17 12:24:48 +0100435 if (!resv)
436 ww_mutex_unlock(&bo->tbo.resv->lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400437 *bo_ptr = bo;
438
439 trace_amdgpu_bo_create(bo);
440
441 return 0;
Flora Cui4fea83f2016-07-20 14:44:38 +0800442
443fail_unreserve:
Nicolai Hähnlef1543f52017-01-10 20:36:56 +0100444 if (!resv)
445 ww_mutex_unlock(&bo->tbo.resv->lock);
Flora Cui4fea83f2016-07-20 14:44:38 +0800446 amdgpu_bo_unref(&bo);
447 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400448}
449
Chunming Zhoue7893c42016-07-26 14:13:21 +0800450static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
451 unsigned long size, int byte_align,
452 struct amdgpu_bo *bo)
453{
454 struct ttm_placement placement = {0};
455 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
456 int r;
457
458 if (bo->shadow)
459 return 0;
460
461 bo->flags |= AMDGPU_GEM_CREATE_SHADOW;
462 memset(&placements, 0,
463 (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
464
465 amdgpu_ttm_placement_init(adev, &placement,
466 placements, AMDGPU_GEM_DOMAIN_GTT,
467 AMDGPU_GEM_CREATE_CPU_GTT_USWC);
468
469 r = amdgpu_bo_create_restricted(adev, size, byte_align, true,
470 AMDGPU_GEM_DOMAIN_GTT,
471 AMDGPU_GEM_CREATE_CPU_GTT_USWC,
472 NULL, &placement,
473 bo->tbo.resv,
474 &bo->shadow);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800475 if (!r) {
Chunming Zhoue7893c42016-07-26 14:13:21 +0800476 bo->shadow->parent = amdgpu_bo_ref(bo);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800477 mutex_lock(&adev->shadow_list_lock);
478 list_add_tail(&bo->shadow_list, &adev->shadow_list);
479 mutex_unlock(&adev->shadow_list_lock);
480 }
Chunming Zhoue7893c42016-07-26 14:13:21 +0800481
482 return r;
483}
484
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800485int amdgpu_bo_create(struct amdgpu_device *adev,
486 unsigned long size, int byte_align,
487 bool kernel, u32 domain, u64 flags,
Christian König72d76682015-09-03 17:34:59 +0200488 struct sg_table *sg,
489 struct reservation_object *resv,
490 struct amdgpu_bo **bo_ptr)
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800491{
492 struct ttm_placement placement = {0};
493 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Chunming Zhoue7893c42016-07-26 14:13:21 +0800494 int r;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800495
496 memset(&placements, 0,
497 (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
498
499 amdgpu_ttm_placement_init(adev, &placement,
500 placements, domain, flags);
501
Chunming Zhoue7893c42016-07-26 14:13:21 +0800502 r = amdgpu_bo_create_restricted(adev, size, byte_align, kernel,
503 domain, flags, sg, &placement,
504 resv, bo_ptr);
505 if (r)
506 return r;
507
Chunming Zhou3ad81f12016-08-05 17:30:17 +0800508 if (amdgpu_need_backup(adev) && (flags & AMDGPU_GEM_CREATE_SHADOW)) {
Nicolai Hähnle36ea83d2017-01-10 19:06:00 +0100509 if (!resv) {
510 r = ww_mutex_lock(&(*bo_ptr)->tbo.resv->lock, NULL);
511 WARN_ON(r != 0);
512 }
513
Chunming Zhoue7893c42016-07-26 14:13:21 +0800514 r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
Nicolai Hähnle36ea83d2017-01-10 19:06:00 +0100515
516 if (!resv)
517 ww_mutex_unlock(&(*bo_ptr)->tbo.resv->lock);
518
Chunming Zhoue7893c42016-07-26 14:13:21 +0800519 if (r)
520 amdgpu_bo_unref(bo_ptr);
521 }
522
523 return r;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800524}
525
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800526int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
527 struct amdgpu_ring *ring,
528 struct amdgpu_bo *bo,
529 struct reservation_object *resv,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100530 struct dma_fence **fence,
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800531 bool direct)
532
533{
534 struct amdgpu_bo *shadow = bo->shadow;
535 uint64_t bo_addr, shadow_addr;
536 int r;
537
538 if (!shadow)
539 return -EINVAL;
540
541 bo_addr = amdgpu_bo_gpu_offset(bo);
542 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
543
544 r = reservation_object_reserve_shared(bo->tbo.resv);
545 if (r)
546 goto err;
547
548 r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
549 amdgpu_bo_size(bo), resv, fence,
550 direct);
551 if (!r)
552 amdgpu_bo_fence(bo, *fence, true);
553
554err:
555 return r;
556}
557
558int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
559 struct amdgpu_ring *ring,
560 struct amdgpu_bo *bo,
561 struct reservation_object *resv,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100562 struct dma_fence **fence,
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800563 bool direct)
564
565{
566 struct amdgpu_bo *shadow = bo->shadow;
567 uint64_t bo_addr, shadow_addr;
568 int r;
569
570 if (!shadow)
571 return -EINVAL;
572
573 bo_addr = amdgpu_bo_gpu_offset(bo);
574 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
575
576 r = reservation_object_reserve_shared(bo->tbo.resv);
577 if (r)
578 goto err;
579
580 r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
581 amdgpu_bo_size(bo), resv, fence,
582 direct);
583 if (!r)
584 amdgpu_bo_fence(bo, *fence, true);
585
586err:
587 return r;
588}
589
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400590int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
591{
592 bool is_iomem;
Christian König587f3c72016-03-10 16:21:04 +0100593 long r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400594
Christian König271c8122015-05-13 14:30:53 +0200595 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
596 return -EPERM;
597
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400598 if (bo->kptr) {
599 if (ptr) {
600 *ptr = bo->kptr;
601 }
602 return 0;
603 }
Christian König587f3c72016-03-10 16:21:04 +0100604
605 r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
606 MAX_SCHEDULE_TIMEOUT);
607 if (r < 0)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400608 return r;
Christian König587f3c72016-03-10 16:21:04 +0100609
610 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
611 if (r)
612 return r;
613
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400614 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Christian König587f3c72016-03-10 16:21:04 +0100615 if (ptr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400616 *ptr = bo->kptr;
Christian König587f3c72016-03-10 16:21:04 +0100617
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400618 return 0;
619}
620
621void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
622{
623 if (bo->kptr == NULL)
624 return;
625 bo->kptr = NULL;
626 ttm_bo_kunmap(&bo->kmap);
627}
628
629struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
630{
631 if (bo == NULL)
632 return NULL;
633
634 ttm_bo_reference(&bo->tbo);
635 return bo;
636}
637
638void amdgpu_bo_unref(struct amdgpu_bo **bo)
639{
640 struct ttm_buffer_object *tbo;
641
642 if ((*bo) == NULL)
643 return;
644
645 tbo = &((*bo)->tbo);
646 ttm_bo_unref(&tbo);
647 if (tbo == NULL)
648 *bo = NULL;
649}
650
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800651int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
652 u64 min_offset, u64 max_offset,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400653 u64 *gpu_addr)
654{
Christian Königa7d64de2016-09-15 14:58:48 +0200655 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400656 int r, i;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800657 unsigned fpfn, lpfn;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400658
Christian Königcc325d12016-02-08 11:08:35 +0100659 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400660 return -EPERM;
661
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800662 if (WARN_ON_ONCE(min_offset > max_offset))
663 return -EINVAL;
664
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400665 if (bo->pin_count) {
Flora Cui408778e2016-08-18 12:55:13 +0800666 uint32_t mem_type = bo->tbo.mem.mem_type;
667
668 if (domain != amdgpu_mem_type_to_domain(mem_type))
669 return -EINVAL;
670
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400671 bo->pin_count++;
672 if (gpu_addr)
673 *gpu_addr = amdgpu_bo_gpu_offset(bo);
674
675 if (max_offset != 0) {
Flora Cui27798e02016-08-18 13:18:09 +0800676 u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400677 WARN_ON_ONCE(max_offset <
678 (amdgpu_bo_gpu_offset(bo) - domain_start));
679 }
680
681 return 0;
682 }
Christian König03f48dd2016-08-15 17:00:22 +0200683
684 bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400685 amdgpu_ttm_placement_from_domain(bo, domain);
686 for (i = 0; i < bo->placement.num_placement; i++) {
687 /* force to pin into visible video ram */
688 if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800689 !(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) &&
Christian König6681c5e2016-08-12 16:50:12 +0200690 (!max_offset || max_offset >
Christian Königa7d64de2016-09-15 14:58:48 +0200691 adev->mc.visible_vram_size)) {
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800692 if (WARN_ON_ONCE(min_offset >
Christian Königa7d64de2016-09-15 14:58:48 +0200693 adev->mc.visible_vram_size))
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800694 return -EINVAL;
695 fpfn = min_offset >> PAGE_SHIFT;
Christian Königa7d64de2016-09-15 14:58:48 +0200696 lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800697 } else {
698 fpfn = min_offset >> PAGE_SHIFT;
699 lpfn = max_offset >> PAGE_SHIFT;
700 }
701 if (fpfn > bo->placements[i].fpfn)
702 bo->placements[i].fpfn = fpfn;
Christian König78d0e182016-01-19 12:48:14 +0100703 if (!bo->placements[i].lpfn ||
704 (lpfn && lpfn < bo->placements[i].lpfn))
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800705 bo->placements[i].lpfn = lpfn;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400706 bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
707 }
708
709 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Christian König6681c5e2016-08-12 16:50:12 +0200710 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200711 dev_err(adev->dev, "%p pin failed\n", bo);
Christian König6681c5e2016-08-12 16:50:12 +0200712 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400713 }
Christian Königbb990bb2016-09-09 16:32:33 +0200714 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
Christian Königc855e252016-09-05 17:00:57 +0200715 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200716 dev_err(adev->dev, "%p bind failed\n", bo);
Christian Königc855e252016-09-05 17:00:57 +0200717 goto error;
718 }
Christian König6681c5e2016-08-12 16:50:12 +0200719
720 bo->pin_count = 1;
721 if (gpu_addr != NULL)
722 *gpu_addr = amdgpu_bo_gpu_offset(bo);
723 if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
Christian Königa7d64de2016-09-15 14:58:48 +0200724 adev->vram_pin_size += amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200725 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
Christian Königa7d64de2016-09-15 14:58:48 +0200726 adev->invisible_pin_size += amdgpu_bo_size(bo);
Flora Cui32ab75f2016-08-18 13:17:07 +0800727 } else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
Christian Königa7d64de2016-09-15 14:58:48 +0200728 adev->gart_pin_size += amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200729 }
730
731error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400732 return r;
733}
734
735int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
736{
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800737 return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400738}
739
740int amdgpu_bo_unpin(struct amdgpu_bo *bo)
741{
Christian Königa7d64de2016-09-15 14:58:48 +0200742 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400743 int r, i;
744
745 if (!bo->pin_count) {
Christian Königa7d64de2016-09-15 14:58:48 +0200746 dev_warn(adev->dev, "%p unpin not necessary\n", bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400747 return 0;
748 }
749 bo->pin_count--;
750 if (bo->pin_count)
751 return 0;
752 for (i = 0; i < bo->placement.num_placement; i++) {
753 bo->placements[i].lpfn = 0;
754 bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
755 }
756 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Christian König6681c5e2016-08-12 16:50:12 +0200757 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200758 dev_err(adev->dev, "%p validate failed for unpin\n", bo);
Christian König6681c5e2016-08-12 16:50:12 +0200759 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400760 }
Christian König6681c5e2016-08-12 16:50:12 +0200761
762 if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
Christian Königa7d64de2016-09-15 14:58:48 +0200763 adev->vram_pin_size -= amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200764 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
Christian Königa7d64de2016-09-15 14:58:48 +0200765 adev->invisible_pin_size -= amdgpu_bo_size(bo);
Flora Cui441f90e2016-09-09 14:15:30 +0800766 } else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
Christian Königa7d64de2016-09-15 14:58:48 +0200767 adev->gart_pin_size -= amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200768 }
769
770error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400771 return r;
772}
773
774int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
775{
776 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800777 if (0 && (adev->flags & AMD_IS_APU)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400778 /* Useless to evict on IGP chips */
779 return 0;
780 }
781 return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
782}
783
Alex Deucher1f8628c2016-03-31 16:56:22 -0400784static const char *amdgpu_vram_names[] = {
785 "UNKNOWN",
786 "GDDR1",
787 "DDR2",
788 "GDDR3",
789 "GDDR4",
790 "GDDR5",
791 "HBM",
792 "DDR3"
793};
794
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400795int amdgpu_bo_init(struct amdgpu_device *adev)
796{
Dave Airlie7cf321d2016-10-24 15:37:48 +1000797 /* reserve PAT memory space to WC for VRAM */
798 arch_io_reserve_memtype_wc(adev->mc.aper_base,
799 adev->mc.aper_size);
800
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400801 /* Add an MTRR for the VRAM */
802 adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
803 adev->mc.aper_size);
804 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
805 adev->mc.mc_vram_size >> 20,
806 (unsigned long long)adev->mc.aper_size >> 20);
Alex Deucher1f8628c2016-03-31 16:56:22 -0400807 DRM_INFO("RAM width %dbits %s\n",
808 adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400809 return amdgpu_ttm_init(adev);
810}
811
812void amdgpu_bo_fini(struct amdgpu_device *adev)
813{
814 amdgpu_ttm_fini(adev);
815 arch_phys_wc_del(adev->mc.vram_mtrr);
Dave Airlie7cf321d2016-10-24 15:37:48 +1000816 arch_io_free_memtype_wc(adev->mc.aper_base, adev->mc.aper_size);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400817}
818
819int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
820 struct vm_area_struct *vma)
821{
822 return ttm_fbdev_mmap(vma, &bo->tbo);
823}
824
825int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
826{
Marek Olšákfbd76d52015-05-14 23:48:26 +0200827 if (AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400828 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400829
830 bo->tiling_flags = tiling_flags;
831 return 0;
832}
833
834void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
835{
836 lockdep_assert_held(&bo->tbo.resv->lock.base);
837
838 if (tiling_flags)
839 *tiling_flags = bo->tiling_flags;
840}
841
842int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
843 uint32_t metadata_size, uint64_t flags)
844{
845 void *buffer;
846
847 if (!metadata_size) {
848 if (bo->metadata_size) {
849 kfree(bo->metadata);
Dave Airlie0092d3e2016-05-03 12:44:29 +1000850 bo->metadata = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400851 bo->metadata_size = 0;
852 }
853 return 0;
854 }
855
856 if (metadata == NULL)
857 return -EINVAL;
858
Andrzej Hajda71affda2015-09-21 17:34:39 -0400859 buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400860 if (buffer == NULL)
861 return -ENOMEM;
862
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400863 kfree(bo->metadata);
864 bo->metadata_flags = flags;
865 bo->metadata = buffer;
866 bo->metadata_size = metadata_size;
867
868 return 0;
869}
870
871int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
872 size_t buffer_size, uint32_t *metadata_size,
873 uint64_t *flags)
874{
875 if (!buffer && !metadata_size)
876 return -EINVAL;
877
878 if (buffer) {
879 if (buffer_size < bo->metadata_size)
880 return -EINVAL;
881
882 if (bo->metadata_size)
883 memcpy(buffer, bo->metadata, bo->metadata_size);
884 }
885
886 if (metadata_size)
887 *metadata_size = bo->metadata_size;
888 if (flags)
889 *flags = bo->metadata_flags;
890
891 return 0;
892}
893
894void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
Nicolai Hähnle66257db2016-12-15 17:23:49 +0100895 bool evict,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400896 struct ttm_mem_reg *new_mem)
897{
Christian Königa7d64de2016-09-15 14:58:48 +0200898 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König765e7fb2016-09-15 15:06:50 +0200899 struct amdgpu_bo *abo;
David Mao15da3012016-06-07 17:48:52 +0800900 struct ttm_mem_reg *old_mem = &bo->mem;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400901
902 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
903 return;
904
Christian König765e7fb2016-09-15 15:06:50 +0200905 abo = container_of(bo, struct amdgpu_bo, tbo);
Christian Königa7d64de2016-09-15 14:58:48 +0200906 amdgpu_vm_bo_invalidate(adev, abo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400907
Nicolai Hähnle661a7602016-12-15 17:26:42 +0100908 /* remember the eviction */
909 if (evict)
910 atomic64_inc(&adev->num_evictions);
911
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400912 /* update statistics */
913 if (!new_mem)
914 return;
915
916 /* move_notify is called before move happens */
Christian Königa7d64de2016-09-15 14:58:48 +0200917 amdgpu_update_memory_usage(adev, &bo->mem, new_mem);
David Mao15da3012016-06-07 17:48:52 +0800918
Christian König765e7fb2016-09-15 15:06:50 +0200919 trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400920}
921
922int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
923{
Christian Königa7d64de2016-09-15 14:58:48 +0200924 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König5fb19412015-05-21 17:03:46 +0200925 struct amdgpu_bo *abo;
926 unsigned long offset, size, lpfn;
927 int i, r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400928
929 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
930 return 0;
Christian König5fb19412015-05-21 17:03:46 +0200931
932 abo = container_of(bo, struct amdgpu_bo, tbo);
Christian König5fb19412015-05-21 17:03:46 +0200933 if (bo->mem.mem_type != TTM_PL_VRAM)
934 return 0;
935
936 size = bo->mem.num_pages << PAGE_SHIFT;
937 offset = bo->mem.start << PAGE_SHIFT;
Christian König03f48dd2016-08-15 17:00:22 +0200938 /* TODO: figure out how to map scattered VRAM to the CPU */
939 if ((offset + size) <= adev->mc.visible_vram_size &&
940 (abo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS))
Christian König5fb19412015-05-21 17:03:46 +0200941 return 0;
942
Michel Dänzer104ece92016-03-28 12:53:02 +0900943 /* Can't move a pinned BO to visible VRAM */
944 if (abo->pin_count > 0)
945 return -EINVAL;
946
Christian König5fb19412015-05-21 17:03:46 +0200947 /* hurrah the memory is not visible ! */
Christian König03f48dd2016-08-15 17:00:22 +0200948 abo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Christian König5fb19412015-05-21 17:03:46 +0200949 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM);
950 lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
951 for (i = 0; i < abo->placement.num_placement; i++) {
952 /* Force into visible VRAM */
953 if ((abo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
Christian König6681c5e2016-08-12 16:50:12 +0200954 (!abo->placements[i].lpfn ||
955 abo->placements[i].lpfn > lpfn))
Christian König5fb19412015-05-21 17:03:46 +0200956 abo->placements[i].lpfn = lpfn;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400957 }
Christian König5fb19412015-05-21 17:03:46 +0200958 r = ttm_bo_validate(bo, &abo->placement, false, false);
959 if (unlikely(r == -ENOMEM)) {
960 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
961 return ttm_bo_validate(bo, &abo->placement, false, false);
962 } else if (unlikely(r != 0)) {
963 return r;
964 }
965
966 offset = bo->mem.start << PAGE_SHIFT;
967 /* this should never happen */
968 if ((offset + size) > adev->mc.visible_vram_size)
969 return -EINVAL;
970
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400971 return 0;
972}
973
974/**
975 * amdgpu_bo_fence - add fence to buffer object
976 *
977 * @bo: buffer object in question
978 * @fence: fence to add
979 * @shared: true if fence should be added shared
980 *
981 */
Chris Wilsonf54d1862016-10-25 13:00:45 +0100982void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400983 bool shared)
984{
985 struct reservation_object *resv = bo->tbo.resv;
986
987 if (shared)
Chunming Zhoue40a3112015-08-03 11:38:09 +0800988 reservation_object_add_shared_fence(resv, fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400989 else
Chunming Zhoue40a3112015-08-03 11:38:09 +0800990 reservation_object_add_excl_fence(resv, fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400991}
Christian Königcdb7e8f2016-07-25 17:56:18 +0200992
993/**
994 * amdgpu_bo_gpu_offset - return GPU offset of bo
995 * @bo: amdgpu object for which we query the offset
996 *
997 * Returns current GPU offset of the object.
998 *
999 * Note: object should either be pinned or reserved when calling this
1000 * function, it might be useful to add check for this for debugging.
1001 */
1002u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
1003{
1004 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
Christian Königc855e252016-09-05 17:00:57 +02001005 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
1006 !amdgpu_ttm_is_bound(bo->tbo.ttm));
Christian Königcdb7e8f2016-07-25 17:56:18 +02001007 WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
1008 !bo->pin_count);
Christian König9702d402016-09-07 15:10:44 +02001009 WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
Christian König03f48dd2016-08-15 17:00:22 +02001010 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
1011 !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
Christian Königcdb7e8f2016-07-25 17:56:18 +02001012
1013 return bo->tbo.offset;
1014}