blob: 82d1f23546b9e343db6d7ad0960083ff185281e6 [file] [log] [blame]
Kalle Valo5e3dd152013-06-12 20:52:10 +03001/*
2 * Copyright (c) 2005-2011 Atheros Communications Inc.
3 * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
4 *
5 * Permission to use, copy, modify, and/or distribute this software for any
6 * purpose with or without fee is hereby granted, provided that the above
7 * copyright notice and this permission notice appear in all copies.
8 *
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16 */
17
18#ifndef _CE_H_
19#define _CE_H_
20
21#include "hif.h"
22
23
24/* Maximum number of Copy Engine's supported */
25#define CE_COUNT_MAX 8
Michal Kaziora16942e2014-02-27 18:50:04 +020026#define CE_HTT_H2T_MSG_SRC_NENTRIES 4096
Kalle Valo5e3dd152013-06-12 20:52:10 +030027
28/* Descriptor rings must be aligned to this boundary */
29#define CE_DESC_RING_ALIGN 8
Kalle Valo5e3dd152013-06-12 20:52:10 +030030#define CE_SEND_FLAG_GATHER 0x00010000
31
32/*
33 * Copy Engine support: low-level Target-side Copy Engine API.
34 * This is a hardware access layer used by code that understands
35 * how to use copy engines.
36 */
37
Michal Kazior2aa39112013-08-27 13:08:02 +020038struct ath10k_ce_pipe;
Kalle Valo5e3dd152013-06-12 20:52:10 +030039
40
Kalle Valo5e3dd152013-06-12 20:52:10 +030041#define CE_DESC_FLAGS_GATHER (1 << 0)
42#define CE_DESC_FLAGS_BYTE_SWAP (1 << 1)
43#define CE_DESC_FLAGS_META_DATA_MASK 0xFFFC
44#define CE_DESC_FLAGS_META_DATA_LSB 3
45
46struct ce_desc {
47 __le32 addr;
48 __le16 nbytes;
49 __le16 flags; /* %CE_DESC_FLAGS_ */
50};
51
Michal Kaziord21fb952013-08-27 13:08:03 +020052struct ath10k_ce_ring {
Kalle Valo5e3dd152013-06-12 20:52:10 +030053 /* Number of entries in this ring; must be power of 2 */
54 unsigned int nentries;
55 unsigned int nentries_mask;
56
57 /*
58 * For dest ring, this is the next index to be processed
59 * by software after it was/is received into.
60 *
61 * For src ring, this is the last descriptor that was sent
62 * and completion processed by software.
63 *
64 * Regardless of src or dest ring, this is an invariant
65 * (modulo ring size):
66 * write index >= read index >= sw_index
67 */
68 unsigned int sw_index;
69 /* cached copy */
70 unsigned int write_index;
71 /*
72 * For src ring, this is the next index not yet processed by HW.
73 * This is a cached copy of the real HW index (read index), used
74 * for avoiding reading the HW index register more often than
75 * necessary.
76 * This extends the invariant:
77 * write index >= read index >= hw_index >= sw_index
78 *
79 * For dest ring, this is currently unused.
80 */
81 /* cached copy */
82 unsigned int hw_index;
83
84 /* Start of DMA-coherent area reserved for descriptors */
85 /* Host address space */
86 void *base_addr_owner_space_unaligned;
87 /* CE address space */
88 u32 base_addr_ce_space_unaligned;
89
90 /*
91 * Actual start of descriptors.
92 * Aligned to descriptor-size boundary.
93 * Points into reserved DMA-coherent area, above.
94 */
95 /* Host address space */
96 void *base_addr_owner_space;
97
98 /* CE address space */
99 u32 base_addr_ce_space;
100 /*
101 * Start of shadow copy of descriptors, within regular memory.
102 * Aligned to descriptor-size boundary.
103 */
104 void *shadow_base_unaligned;
105 struct ce_desc *shadow_base;
106
Michal Kazior25d0dbc2014-03-28 10:02:38 +0200107 /* keep last */
108 void *per_transfer_context[0];
Kalle Valo5e3dd152013-06-12 20:52:10 +0300109};
110
Michal Kazior2aa39112013-08-27 13:08:02 +0200111struct ath10k_ce_pipe {
Kalle Valo5e3dd152013-06-12 20:52:10 +0300112 struct ath10k *ar;
113 unsigned int id;
114
115 unsigned int attr_flags;
116
117 u32 ctrl_addr;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300118
Michal Kazior5440ce22013-09-03 15:09:58 +0200119 void (*send_cb)(struct ath10k_ce_pipe *);
120 void (*recv_cb)(struct ath10k_ce_pipe *);
Kalle Valo5e3dd152013-06-12 20:52:10 +0300121
122 unsigned int src_sz_max;
Michal Kaziord21fb952013-08-27 13:08:03 +0200123 struct ath10k_ce_ring *src_ring;
124 struct ath10k_ce_ring *dest_ring;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300125};
126
Kalle Valo5e3dd152013-06-12 20:52:10 +0300127/* Copy Engine settable attributes */
128struct ce_attr;
129
130/*==================Send====================*/
131
132/* ath10k_ce_send flags */
133#define CE_SEND_FLAG_BYTE_SWAP 1
134
135/*
136 * Queue a source buffer to be sent to an anonymous destination buffer.
137 * ce - which copy engine to use
138 * buffer - address of buffer
139 * nbytes - number of bytes to send
140 * transfer_id - arbitrary ID; reflected to destination
141 * flags - CE_SEND_FLAG_* values
142 * Returns 0 on success; otherwise an error status.
143 *
144 * Note: If no flags are specified, use CE's default data swap mode.
145 *
146 * Implementation note: pushes 1 buffer to Source ring
147 */
Michal Kazior2aa39112013-08-27 13:08:02 +0200148int ath10k_ce_send(struct ath10k_ce_pipe *ce_state,
Kalle Valo5e3dd152013-06-12 20:52:10 +0300149 void *per_transfer_send_context,
150 u32 buffer,
151 unsigned int nbytes,
152 /* 14 bits */
153 unsigned int transfer_id,
154 unsigned int flags);
155
Michal Kazior726346f2014-02-27 18:50:04 +0200156int ath10k_ce_send_nolock(struct ath10k_ce_pipe *ce_state,
157 void *per_transfer_context,
158 u32 buffer,
159 unsigned int nbytes,
160 unsigned int transfer_id,
161 unsigned int flags);
162
Michal Kazior08b8aa02014-05-26 12:02:59 +0200163void __ath10k_ce_send_revert(struct ath10k_ce_pipe *pipe);
164
Michal Kazior3efcb3b2013-10-02 11:03:41 +0200165int ath10k_ce_num_free_src_entries(struct ath10k_ce_pipe *pipe);
Kalle Valo5e3dd152013-06-12 20:52:10 +0300166
167/*==================Recv=======================*/
168
Michal Kazior728f95e2014-08-22 14:33:14 +0200169int __ath10k_ce_rx_num_free_bufs(struct ath10k_ce_pipe *pipe);
170int __ath10k_ce_rx_post_buf(struct ath10k_ce_pipe *pipe, void *ctx, u32 paddr);
171int ath10k_ce_rx_post_buf(struct ath10k_ce_pipe *pipe, void *ctx, u32 paddr);
Kalle Valo5e3dd152013-06-12 20:52:10 +0300172
Kalle Valo5e3dd152013-06-12 20:52:10 +0300173/* recv flags */
174/* Data is byte-swapped */
175#define CE_RECV_FLAG_SWAPPED 1
176
177/*
178 * Supply data for the next completed unprocessed receive descriptor.
179 * Pops buffer from Dest ring.
180 */
Michal Kazior2aa39112013-08-27 13:08:02 +0200181int ath10k_ce_completed_recv_next(struct ath10k_ce_pipe *ce_state,
Kalle Valo5e3dd152013-06-12 20:52:10 +0300182 void **per_transfer_contextp,
183 u32 *bufferp,
184 unsigned int *nbytesp,
185 unsigned int *transfer_idp,
186 unsigned int *flagsp);
187/*
188 * Supply data for the next completed unprocessed send descriptor.
189 * Pops 1 completed send buffer from Source ring.
190 */
Michal Kazior2aa39112013-08-27 13:08:02 +0200191int ath10k_ce_completed_send_next(struct ath10k_ce_pipe *ce_state,
Kalle Valo5e3dd152013-06-12 20:52:10 +0300192 void **per_transfer_contextp,
193 u32 *bufferp,
194 unsigned int *nbytesp,
195 unsigned int *transfer_idp);
196
197/*==================CE Engine Initialization=======================*/
198
Michal Kazior25d0dbc2014-03-28 10:02:38 +0200199int ath10k_ce_init_pipe(struct ath10k *ar, unsigned int ce_id,
Michal Kazior145cc122014-08-22 14:23:32 +0200200 const struct ce_attr *attr,
201 void (*send_cb)(struct ath10k_ce_pipe *),
202 void (*recv_cb)(struct ath10k_ce_pipe *));
Michal Kazior25d0dbc2014-03-28 10:02:38 +0200203void ath10k_ce_deinit_pipe(struct ath10k *ar, unsigned int ce_id);
204int ath10k_ce_alloc_pipe(struct ath10k *ar, int ce_id,
205 const struct ce_attr *attr);
206void ath10k_ce_free_pipe(struct ath10k *ar, int ce_id);
Kalle Valo5e3dd152013-06-12 20:52:10 +0300207
208/*==================CE Engine Shutdown=======================*/
209/*
210 * Support clean shutdown by allowing the caller to revoke
211 * receive buffers. Target DMA must be stopped before using
212 * this API.
213 */
Michal Kazior2aa39112013-08-27 13:08:02 +0200214int ath10k_ce_revoke_recv_next(struct ath10k_ce_pipe *ce_state,
Kalle Valo5e3dd152013-06-12 20:52:10 +0300215 void **per_transfer_contextp,
216 u32 *bufferp);
217
218/*
219 * Support clean shutdown by allowing the caller to cancel
220 * pending sends. Target DMA must be stopped before using
221 * this API.
222 */
Michal Kazior2aa39112013-08-27 13:08:02 +0200223int ath10k_ce_cancel_send_next(struct ath10k_ce_pipe *ce_state,
Kalle Valo5e3dd152013-06-12 20:52:10 +0300224 void **per_transfer_contextp,
225 u32 *bufferp,
226 unsigned int *nbytesp,
227 unsigned int *transfer_idp);
228
Kalle Valo5e3dd152013-06-12 20:52:10 +0300229/*==================CE Interrupt Handlers====================*/
230void ath10k_ce_per_engine_service_any(struct ath10k *ar);
231void ath10k_ce_per_engine_service(struct ath10k *ar, unsigned int ce_id);
Michal Kazior28642f42013-11-08 08:01:31 +0100232int ath10k_ce_disable_interrupts(struct ath10k *ar);
Michal Kazior145cc122014-08-22 14:23:32 +0200233void ath10k_ce_enable_interrupts(struct ath10k *ar);
Kalle Valo5e3dd152013-06-12 20:52:10 +0300234
235/* ce_attr.flags values */
236/* Use NonSnooping PCIe accesses? */
237#define CE_ATTR_NO_SNOOP 1
238
239/* Byte swap data words */
240#define CE_ATTR_BYTE_SWAP_DATA 2
241
242/* Swizzle descriptors? */
243#define CE_ATTR_SWIZZLE_DESCRIPTORS 4
244
245/* no interrupt on copy completion */
246#define CE_ATTR_DIS_INTR 8
247
248/* Attributes of an instance of a Copy Engine */
249struct ce_attr {
250 /* CE_ATTR_* values */
251 unsigned int flags;
252
Kalle Valo5e3dd152013-06-12 20:52:10 +0300253 /* #entries in source ring - Must be a power of 2 */
254 unsigned int src_nentries;
255
256 /*
257 * Max source send size for this CE.
258 * This is also the minimum size of a destination buffer.
259 */
260 unsigned int src_sz_max;
261
262 /* #entries in destination ring - Must be a power of 2 */
263 unsigned int dest_nentries;
Kalle Valo5e3dd152013-06-12 20:52:10 +0300264};
265
Kalle Valo5e3dd152013-06-12 20:52:10 +0300266#define SR_BA_ADDRESS 0x0000
267#define SR_SIZE_ADDRESS 0x0004
268#define DR_BA_ADDRESS 0x0008
269#define DR_SIZE_ADDRESS 0x000c
270#define CE_CMD_ADDRESS 0x0018
271
272#define CE_CTRL1_DST_RING_BYTE_SWAP_EN_MSB 17
273#define CE_CTRL1_DST_RING_BYTE_SWAP_EN_LSB 17
274#define CE_CTRL1_DST_RING_BYTE_SWAP_EN_MASK 0x00020000
275#define CE_CTRL1_DST_RING_BYTE_SWAP_EN_SET(x) \
276 (((0 | (x)) << CE_CTRL1_DST_RING_BYTE_SWAP_EN_LSB) & \
277 CE_CTRL1_DST_RING_BYTE_SWAP_EN_MASK)
278
279#define CE_CTRL1_SRC_RING_BYTE_SWAP_EN_MSB 16
280#define CE_CTRL1_SRC_RING_BYTE_SWAP_EN_LSB 16
281#define CE_CTRL1_SRC_RING_BYTE_SWAP_EN_MASK 0x00010000
282#define CE_CTRL1_SRC_RING_BYTE_SWAP_EN_GET(x) \
283 (((x) & CE_CTRL1_SRC_RING_BYTE_SWAP_EN_MASK) >> \
284 CE_CTRL1_SRC_RING_BYTE_SWAP_EN_LSB)
285#define CE_CTRL1_SRC_RING_BYTE_SWAP_EN_SET(x) \
286 (((0 | (x)) << CE_CTRL1_SRC_RING_BYTE_SWAP_EN_LSB) & \
287 CE_CTRL1_SRC_RING_BYTE_SWAP_EN_MASK)
288
289#define CE_CTRL1_DMAX_LENGTH_MSB 15
290#define CE_CTRL1_DMAX_LENGTH_LSB 0
291#define CE_CTRL1_DMAX_LENGTH_MASK 0x0000ffff
292#define CE_CTRL1_DMAX_LENGTH_GET(x) \
293 (((x) & CE_CTRL1_DMAX_LENGTH_MASK) >> CE_CTRL1_DMAX_LENGTH_LSB)
294#define CE_CTRL1_DMAX_LENGTH_SET(x) \
295 (((0 | (x)) << CE_CTRL1_DMAX_LENGTH_LSB) & CE_CTRL1_DMAX_LENGTH_MASK)
296
297#define CE_CTRL1_ADDRESS 0x0010
298#define CE_CTRL1_HW_MASK 0x0007ffff
299#define CE_CTRL1_SW_MASK 0x0007ffff
300#define CE_CTRL1_HW_WRITE_MASK 0x00000000
301#define CE_CTRL1_SW_WRITE_MASK 0x0007ffff
302#define CE_CTRL1_RSTMASK 0xffffffff
303#define CE_CTRL1_RESET 0x00000080
304
305#define CE_CMD_HALT_STATUS_MSB 3
306#define CE_CMD_HALT_STATUS_LSB 3
307#define CE_CMD_HALT_STATUS_MASK 0x00000008
308#define CE_CMD_HALT_STATUS_GET(x) \
309 (((x) & CE_CMD_HALT_STATUS_MASK) >> CE_CMD_HALT_STATUS_LSB)
310#define CE_CMD_HALT_STATUS_SET(x) \
311 (((0 | (x)) << CE_CMD_HALT_STATUS_LSB) & CE_CMD_HALT_STATUS_MASK)
312#define CE_CMD_HALT_STATUS_RESET 0
313#define CE_CMD_HALT_MSB 0
314#define CE_CMD_HALT_MASK 0x00000001
315
316#define HOST_IE_COPY_COMPLETE_MSB 0
317#define HOST_IE_COPY_COMPLETE_LSB 0
318#define HOST_IE_COPY_COMPLETE_MASK 0x00000001
319#define HOST_IE_COPY_COMPLETE_GET(x) \
320 (((x) & HOST_IE_COPY_COMPLETE_MASK) >> HOST_IE_COPY_COMPLETE_LSB)
321#define HOST_IE_COPY_COMPLETE_SET(x) \
322 (((0 | (x)) << HOST_IE_COPY_COMPLETE_LSB) & HOST_IE_COPY_COMPLETE_MASK)
323#define HOST_IE_COPY_COMPLETE_RESET 0
324#define HOST_IE_ADDRESS 0x002c
325
326#define HOST_IS_DST_RING_LOW_WATERMARK_MASK 0x00000010
327#define HOST_IS_DST_RING_HIGH_WATERMARK_MASK 0x00000008
328#define HOST_IS_SRC_RING_LOW_WATERMARK_MASK 0x00000004
329#define HOST_IS_SRC_RING_HIGH_WATERMARK_MASK 0x00000002
330#define HOST_IS_COPY_COMPLETE_MASK 0x00000001
331#define HOST_IS_ADDRESS 0x0030
332
333#define MISC_IE_ADDRESS 0x0034
334
335#define MISC_IS_AXI_ERR_MASK 0x00000400
336
337#define MISC_IS_DST_ADDR_ERR_MASK 0x00000200
338#define MISC_IS_SRC_LEN_ERR_MASK 0x00000100
339#define MISC_IS_DST_MAX_LEN_VIO_MASK 0x00000080
340#define MISC_IS_DST_RING_OVERFLOW_MASK 0x00000040
341#define MISC_IS_SRC_RING_OVERFLOW_MASK 0x00000020
342
343#define MISC_IS_ADDRESS 0x0038
344
345#define SR_WR_INDEX_ADDRESS 0x003c
346
347#define DST_WR_INDEX_ADDRESS 0x0040
348
349#define CURRENT_SRRI_ADDRESS 0x0044
350
351#define CURRENT_DRRI_ADDRESS 0x0048
352
353#define SRC_WATERMARK_LOW_MSB 31
354#define SRC_WATERMARK_LOW_LSB 16
355#define SRC_WATERMARK_LOW_MASK 0xffff0000
356#define SRC_WATERMARK_LOW_GET(x) \
357 (((x) & SRC_WATERMARK_LOW_MASK) >> SRC_WATERMARK_LOW_LSB)
358#define SRC_WATERMARK_LOW_SET(x) \
359 (((0 | (x)) << SRC_WATERMARK_LOW_LSB) & SRC_WATERMARK_LOW_MASK)
360#define SRC_WATERMARK_LOW_RESET 0
361#define SRC_WATERMARK_HIGH_MSB 15
362#define SRC_WATERMARK_HIGH_LSB 0
363#define SRC_WATERMARK_HIGH_MASK 0x0000ffff
364#define SRC_WATERMARK_HIGH_GET(x) \
365 (((x) & SRC_WATERMARK_HIGH_MASK) >> SRC_WATERMARK_HIGH_LSB)
366#define SRC_WATERMARK_HIGH_SET(x) \
367 (((0 | (x)) << SRC_WATERMARK_HIGH_LSB) & SRC_WATERMARK_HIGH_MASK)
368#define SRC_WATERMARK_HIGH_RESET 0
369#define SRC_WATERMARK_ADDRESS 0x004c
370
371#define DST_WATERMARK_LOW_LSB 16
372#define DST_WATERMARK_LOW_MASK 0xffff0000
373#define DST_WATERMARK_LOW_SET(x) \
374 (((0 | (x)) << DST_WATERMARK_LOW_LSB) & DST_WATERMARK_LOW_MASK)
375#define DST_WATERMARK_LOW_RESET 0
376#define DST_WATERMARK_HIGH_MSB 15
377#define DST_WATERMARK_HIGH_LSB 0
378#define DST_WATERMARK_HIGH_MASK 0x0000ffff
379#define DST_WATERMARK_HIGH_GET(x) \
380 (((x) & DST_WATERMARK_HIGH_MASK) >> DST_WATERMARK_HIGH_LSB)
381#define DST_WATERMARK_HIGH_SET(x) \
382 (((0 | (x)) << DST_WATERMARK_HIGH_LSB) & DST_WATERMARK_HIGH_MASK)
383#define DST_WATERMARK_HIGH_RESET 0
384#define DST_WATERMARK_ADDRESS 0x0050
385
386
387static inline u32 ath10k_ce_base_address(unsigned int ce_id)
388{
389 return CE0_BASE_ADDRESS + (CE1_BASE_ADDRESS - CE0_BASE_ADDRESS) * ce_id;
390}
391
392#define CE_WATERMARK_MASK (HOST_IS_SRC_RING_LOW_WATERMARK_MASK | \
393 HOST_IS_SRC_RING_HIGH_WATERMARK_MASK | \
394 HOST_IS_DST_RING_LOW_WATERMARK_MASK | \
395 HOST_IS_DST_RING_HIGH_WATERMARK_MASK)
396
397#define CE_ERROR_MASK (MISC_IS_AXI_ERR_MASK | \
398 MISC_IS_DST_ADDR_ERR_MASK | \
399 MISC_IS_SRC_LEN_ERR_MASK | \
400 MISC_IS_DST_MAX_LEN_VIO_MASK | \
401 MISC_IS_DST_RING_OVERFLOW_MASK | \
402 MISC_IS_SRC_RING_OVERFLOW_MASK)
403
404#define CE_SRC_RING_TO_DESC(baddr, idx) \
405 (&(((struct ce_desc *)baddr)[idx]))
406
407#define CE_DEST_RING_TO_DESC(baddr, idx) \
408 (&(((struct ce_desc *)baddr)[idx]))
409
410/* Ring arithmetic (modulus number of entries in ring, which is a pwr of 2). */
411#define CE_RING_DELTA(nentries_mask, fromidx, toidx) \
412 (((int)(toidx)-(int)(fromidx)) & (nentries_mask))
413
414#define CE_RING_IDX_INCR(nentries_mask, idx) (((idx) + 1) & (nentries_mask))
415
416#define CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_LSB 8
417#define CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_MASK 0x0000ff00
418#define CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_GET(x) \
419 (((x) & CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_MASK) >> \
420 CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_LSB)
421#define CE_WRAPPER_INTERRUPT_SUMMARY_ADDRESS 0x0000
422
423#define CE_INTERRUPT_SUMMARY(ar) \
424 CE_WRAPPER_INTERRUPT_SUMMARY_HOST_MSI_GET( \
425 ath10k_pci_read32((ar), CE_WRAPPER_BASE_ADDRESS + \
426 CE_WRAPPER_INTERRUPT_SUMMARY_ADDRESS))
427
428#endif /* _CE_H_ */