blob: 06b9bc7ea14b1da802dc29090174230cc2e1d613 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Cache operations for the cache instruction.
3 *
4 * This file is subject to the terms and conditions of the GNU General Public
5 * License. See the file "COPYING" in the main directory of this archive
6 * for more details.
7 *
8 * (C) Copyright 1996, 97, 99, 2002, 03 Ralf Baechle
9 * (C) Copyright 1999 Silicon Graphics, Inc.
10 */
Ralf Baechle70342282013-01-22 12:59:30 +010011#ifndef __ASM_CACHEOPS_H
12#define __ASM_CACHEOPS_H
Linus Torvalds1da177e2005-04-16 15:20:36 -070013
14/*
15 * Cache Operations available on all MIPS processors with R4000-style caches
16 */
Ralf Baechle7b784c62013-09-27 19:07:18 +020017#define Index_Invalidate_I 0x00
18#define Index_Writeback_Inv_D 0x01
19#define Index_Load_Tag_I 0x04
20#define Index_Load_Tag_D 0x05
21#define Index_Store_Tag_I 0x08
22#define Index_Store_Tag_D 0x09
Ralf Baechle7b784c62013-09-27 19:07:18 +020023#define Hit_Invalidate_I 0x10
Ralf Baechle7b784c62013-09-27 19:07:18 +020024#define Hit_Invalidate_D 0x11
25#define Hit_Writeback_Inv_D 0x15
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
27/*
28 * R4000-specific cacheops
29 */
Ralf Baechle7b784c62013-09-27 19:07:18 +020030#define Create_Dirty_Excl_D 0x0d
31#define Fill 0x14
32#define Hit_Writeback_I 0x18
33#define Hit_Writeback_D 0x19
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
35/*
36 * R4000SC and R4400SC-specific cacheops
37 */
Ralf Baechle7b784c62013-09-27 19:07:18 +020038#define Index_Invalidate_SI 0x02
39#define Index_Writeback_Inv_SD 0x03
40#define Index_Load_Tag_SI 0x06
41#define Index_Load_Tag_SD 0x07
42#define Index_Store_Tag_SI 0x0A
43#define Index_Store_Tag_SD 0x0B
44#define Create_Dirty_Excl_SD 0x0f
45#define Hit_Invalidate_SI 0x12
46#define Hit_Invalidate_SD 0x13
47#define Hit_Writeback_Inv_SD 0x17
48#define Hit_Writeback_SD 0x1b
49#define Hit_Set_Virtual_SI 0x1e
50#define Hit_Set_Virtual_SD 0x1f
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
52/*
53 * R5000-specific cacheops
54 */
Ralf Baechle7b784c62013-09-27 19:07:18 +020055#define R5K_Page_Invalidate_S 0x17
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
57/*
58 * RM7000-specific cacheops
59 */
Ralf Baechle7b784c62013-09-27 19:07:18 +020060#define Page_Invalidate_T 0x16
61#define Index_Store_Tag_T 0x0a
62#define Index_Load_Tag_T 0x06
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
64/*
Ralf Baechle2e4f9582008-01-14 14:46:31 +000065 * R10000-specific cacheops
Linus Torvalds1da177e2005-04-16 15:20:36 -070066 *
67 * Cacheops 0x02, 0x06, 0x0a, 0x0c-0x0e, 0x16, 0x1a and 0x1e are unused.
68 * Most of the _S cacheops are identical to the R4000SC _SD cacheops.
69 */
Ralf Baechle7b784c62013-09-27 19:07:18 +020070#define Index_Writeback_Inv_S 0x03
71#define Index_Load_Tag_S 0x07
72#define Index_Store_Tag_S 0x0B
73#define Hit_Invalidate_S 0x13
74#define Cache_Barrier 0x14
75#define Hit_Writeback_Inv_S 0x17
76#define Index_Load_Data_I 0x18
77#define Index_Load_Data_D 0x19
78#define Index_Load_Data_S 0x1b
79#define Index_Store_Data_I 0x1c
80#define Index_Store_Data_D 0x1d
81#define Index_Store_Data_S 0x1f
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Ralf Baechle14bd8c02013-09-25 18:21:26 +020083/*
84 * Loongson2-specific cacheops
85 */
Huacai Chenbad009f2014-01-14 17:56:37 -080086#define Hit_Invalidate_I_Loongson2 0x00
Ralf Baechle14bd8c02013-09-25 18:21:26 +020087
Linus Torvalds1da177e2005-04-16 15:20:36 -070088#endif /* __ASM_CACHEOPS_H */