Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2013 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | */ |
| 24 | |
| 25 | #include "i915_drv.h" |
| 26 | #include "intel_drv.h" |
| 27 | |
| 28 | /* IOSF sideband */ |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 29 | static int vlv_sideband_rw(struct drm_i915_private *dev_priv, u32 devfn, |
| 30 | u32 port, u32 opcode, u32 addr, u32 *val) |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 31 | { |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 32 | u32 cmd, be = 0xf, bar = 0; |
| 33 | bool is_read = (opcode == PUNIT_OPCODE_REG_READ || |
| 34 | opcode == DPIO_OPCODE_REG_READ); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 35 | |
| 36 | cmd = (devfn << IOSF_DEVFN_SHIFT) | (opcode << IOSF_OPCODE_SHIFT) | |
| 37 | (port << IOSF_PORT_SHIFT) | (be << IOSF_BYTE_ENABLES_SHIFT) | |
| 38 | (bar << IOSF_BAR_SHIFT); |
| 39 | |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 40 | WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock)); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 41 | |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 42 | if (wait_for((I915_READ(VLV_IOSF_DOORBELL_REQ) & IOSF_SB_BUSY) == 0, 5)) { |
| 43 | DRM_DEBUG_DRIVER("IOSF sideband idle wait (%s) timed out\n", |
| 44 | is_read ? "read" : "write"); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 45 | return -EAGAIN; |
| 46 | } |
| 47 | |
| 48 | I915_WRITE(VLV_IOSF_ADDR, addr); |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 49 | if (!is_read) |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 50 | I915_WRITE(VLV_IOSF_DATA, *val); |
| 51 | I915_WRITE(VLV_IOSF_DOORBELL_REQ, cmd); |
| 52 | |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 53 | if (wait_for((I915_READ(VLV_IOSF_DOORBELL_REQ) & IOSF_SB_BUSY) == 0, 5)) { |
| 54 | DRM_DEBUG_DRIVER("IOSF sideband finish wait (%s) timed out\n", |
| 55 | is_read ? "read" : "write"); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 56 | return -ETIMEDOUT; |
| 57 | } |
| 58 | |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 59 | if (is_read) |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 60 | *val = I915_READ(VLV_IOSF_DATA); |
| 61 | I915_WRITE(VLV_IOSF_DATA, 0); |
| 62 | |
| 63 | return 0; |
| 64 | } |
| 65 | |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 66 | u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr) |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 67 | { |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 68 | u32 val = 0; |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 69 | |
| 70 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
| 71 | |
| 72 | mutex_lock(&dev_priv->dpio_lock); |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 73 | vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_PUNIT, |
| 74 | PUNIT_OPCODE_REG_READ, addr, &val); |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 75 | mutex_unlock(&dev_priv->dpio_lock); |
| 76 | |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 77 | return val; |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 78 | } |
| 79 | |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 80 | void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val) |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 81 | { |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 82 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
| 83 | |
| 84 | mutex_lock(&dev_priv->dpio_lock); |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 85 | vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_PUNIT, |
| 86 | PUNIT_OPCODE_REG_WRITE, addr, &val); |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 87 | mutex_unlock(&dev_priv->dpio_lock); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 88 | } |
| 89 | |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 90 | u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr) |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 91 | { |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 92 | u32 val = 0; |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 93 | |
| 94 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
| 95 | |
| 96 | mutex_lock(&dev_priv->dpio_lock); |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 97 | vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_NC, |
| 98 | PUNIT_OPCODE_REG_READ, addr, &val); |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 99 | mutex_unlock(&dev_priv->dpio_lock); |
| 100 | |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 101 | return val; |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 102 | } |
| 103 | |
Jani Nikula | e9f882a | 2013-08-27 15:12:14 +0300 | [diff] [blame] | 104 | u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg) |
| 105 | { |
| 106 | u32 val = 0; |
| 107 | vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_GPIO_NC, |
| 108 | PUNIT_OPCODE_REG_READ, reg, &val); |
| 109 | return val; |
| 110 | } |
| 111 | |
| 112 | void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val) |
| 113 | { |
| 114 | vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_GPIO_NC, |
| 115 | PUNIT_OPCODE_REG_WRITE, reg, &val); |
| 116 | } |
| 117 | |
| 118 | u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg) |
| 119 | { |
| 120 | u32 val = 0; |
| 121 | vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_CCK, |
| 122 | PUNIT_OPCODE_REG_READ, reg, &val); |
| 123 | return val; |
| 124 | } |
| 125 | |
| 126 | void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val) |
| 127 | { |
| 128 | vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_CCK, |
| 129 | PUNIT_OPCODE_REG_WRITE, reg, &val); |
| 130 | } |
| 131 | |
| 132 | u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg) |
| 133 | { |
| 134 | u32 val = 0; |
| 135 | vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_CCU, |
| 136 | PUNIT_OPCODE_REG_READ, reg, &val); |
| 137 | return val; |
| 138 | } |
| 139 | |
| 140 | void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val) |
| 141 | { |
| 142 | vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_CCU, |
| 143 | PUNIT_OPCODE_REG_WRITE, reg, &val); |
| 144 | } |
| 145 | |
| 146 | u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg) |
| 147 | { |
| 148 | u32 val = 0; |
| 149 | vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_GPS_CORE, |
| 150 | PUNIT_OPCODE_REG_READ, reg, &val); |
| 151 | return val; |
| 152 | } |
| 153 | |
| 154 | void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val) |
| 155 | { |
| 156 | vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_GPS_CORE, |
| 157 | PUNIT_OPCODE_REG_WRITE, reg, &val); |
| 158 | } |
| 159 | |
Jani Nikula | ae99258 | 2013-05-22 15:36:19 +0300 | [diff] [blame] | 160 | u32 vlv_dpio_read(struct drm_i915_private *dev_priv, int reg) |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 161 | { |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 162 | u32 val = 0; |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 163 | |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 164 | vlv_sideband_rw(dev_priv, DPIO_DEVFN, IOSF_PORT_DPIO, |
| 165 | DPIO_OPCODE_REG_READ, reg, &val); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 166 | |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 167 | return val; |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 168 | } |
| 169 | |
Jani Nikula | ae99258 | 2013-05-22 15:36:19 +0300 | [diff] [blame] | 170 | void vlv_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val) |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 171 | { |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 172 | vlv_sideband_rw(dev_priv, DPIO_DEVFN, IOSF_PORT_DPIO, |
| 173 | DPIO_OPCODE_REG_WRITE, reg, &val); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 174 | } |
| 175 | |
| 176 | /* SBI access */ |
| 177 | u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg, |
| 178 | enum intel_sbi_destination destination) |
| 179 | { |
| 180 | u32 value = 0; |
| 181 | WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock)); |
| 182 | |
| 183 | if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0, |
| 184 | 100)) { |
| 185 | DRM_ERROR("timeout waiting for SBI to become ready\n"); |
| 186 | return 0; |
| 187 | } |
| 188 | |
| 189 | I915_WRITE(SBI_ADDR, (reg << 16)); |
| 190 | |
| 191 | if (destination == SBI_ICLK) |
| 192 | value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD; |
| 193 | else |
| 194 | value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD; |
| 195 | I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY); |
| 196 | |
| 197 | if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0, |
| 198 | 100)) { |
| 199 | DRM_ERROR("timeout waiting for SBI to complete read transaction\n"); |
| 200 | return 0; |
| 201 | } |
| 202 | |
| 203 | return I915_READ(SBI_DATA); |
| 204 | } |
| 205 | |
| 206 | void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value, |
| 207 | enum intel_sbi_destination destination) |
| 208 | { |
| 209 | u32 tmp; |
| 210 | |
| 211 | WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock)); |
| 212 | |
| 213 | if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0, |
| 214 | 100)) { |
| 215 | DRM_ERROR("timeout waiting for SBI to become ready\n"); |
| 216 | return; |
| 217 | } |
| 218 | |
| 219 | I915_WRITE(SBI_ADDR, (reg << 16)); |
| 220 | I915_WRITE(SBI_DATA, value); |
| 221 | |
| 222 | if (destination == SBI_ICLK) |
| 223 | tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR; |
| 224 | else |
| 225 | tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR; |
| 226 | I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp); |
| 227 | |
| 228 | if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0, |
| 229 | 100)) { |
| 230 | DRM_ERROR("timeout waiting for SBI to complete write transaction\n"); |
| 231 | return; |
| 232 | } |
| 233 | } |