blob: ed9012a903b0d1bfdd19c9cd24881b88d99ca56e [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
Alex Deucher9ce6aae2017-11-30 21:29:47 -05002 * Copyright 2017 Advanced Micro Devices, Inc.
3 *
Alex Deucherd38ceaf2015-04-20 16:55:21 -04004 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Rafał Miłecki <zajec5@gmail.com>
23 * Alex Deucher <alexdeucher@gmail.com>
24 */
25#include <drm/drmP.h>
26#include "amdgpu.h"
27#include "amdgpu_drv.h"
28#include "amdgpu_pm.h"
29#include "amdgpu_dpm.h"
30#include "atom.h"
31#include <linux/power_supply.h>
32#include <linux/hwmon.h>
33#include <linux/hwmon-sysfs.h>
34
Rex Zhu1b5708f2015-11-10 18:25:24 -050035
Alex Deucherd38ceaf2015-04-20 16:55:21 -040036static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev);
37
Huang Ruia8503b12017-01-05 19:17:13 +080038static const struct cg_flag_name clocks[] = {
39 {AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"},
40 {AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"},
41 {AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"},
42 {AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"},
Huang Rui54170222017-01-11 09:55:34 +080043 {AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"},
Huang Ruia8503b12017-01-05 19:17:13 +080044 {AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"},
45 {AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"},
46 {AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"},
Huang Rui12ad27f2017-03-24 09:58:11 +080047 {AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"},
48 {AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"},
Huang Ruia8503b12017-01-05 19:17:13 +080049 {AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"},
50 {AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"},
51 {AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"},
52 {AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"},
Huang Ruie96487a2017-03-24 10:12:32 +080053 {AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"},
Huang Ruia8503b12017-01-05 19:17:13 +080054 {AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"},
55 {AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"},
56 {AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"},
57 {AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"},
58 {AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"},
Huang Ruif9abe352017-03-24 10:46:16 +080059 {AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"},
60 {AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"},
Huang Ruia8503b12017-01-05 19:17:13 +080061 {AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"},
Huang Ruif9abe352017-03-24 10:46:16 +080062 {AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"},
Huang Ruia8503b12017-01-05 19:17:13 +080063 {0, NULL},
64};
65
Alex Deucherd38ceaf2015-04-20 16:55:21 -040066void amdgpu_pm_acpi_event_handler(struct amdgpu_device *adev)
67{
68 if (adev->pm.dpm_enabled) {
69 mutex_lock(&adev->pm.mutex);
70 if (power_supply_is_system_supplied() > 0)
71 adev->pm.dpm.ac_power = true;
72 else
73 adev->pm.dpm.ac_power = false;
Rex Zhucd4d7462017-09-06 18:43:52 +080074 if (adev->powerplay.pp_funcs->enable_bapm)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040075 amdgpu_dpm_enable_bapm(adev, adev->pm.dpm.ac_power);
76 mutex_unlock(&adev->pm.mutex);
77 }
78}
79
80static ssize_t amdgpu_get_dpm_state(struct device *dev,
81 struct device_attribute *attr,
82 char *buf)
83{
84 struct drm_device *ddev = dev_get_drvdata(dev);
85 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhu1b5708f2015-11-10 18:25:24 -050086 enum amd_pm_state_type pm;
87
Rex Zhucd4d7462017-09-06 18:43:52 +080088 if (adev->powerplay.pp_funcs->get_current_power_state)
Rex Zhu1b5708f2015-11-10 18:25:24 -050089 pm = amdgpu_dpm_get_current_power_state(adev);
Rex Zhucd4d7462017-09-06 18:43:52 +080090 else
Rex Zhu1b5708f2015-11-10 18:25:24 -050091 pm = adev->pm.dpm.user_state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040092
93 return snprintf(buf, PAGE_SIZE, "%s\n",
94 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
95 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
96}
97
98static ssize_t amdgpu_set_dpm_state(struct device *dev,
99 struct device_attribute *attr,
100 const char *buf,
101 size_t count)
102{
103 struct drm_device *ddev = dev_get_drvdata(dev);
104 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhu1b5708f2015-11-10 18:25:24 -0500105 enum amd_pm_state_type state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400106
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400107 if (strncmp("battery", buf, strlen("battery")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -0500108 state = POWER_STATE_TYPE_BATTERY;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400109 else if (strncmp("balanced", buf, strlen("balanced")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -0500110 state = POWER_STATE_TYPE_BALANCED;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400111 else if (strncmp("performance", buf, strlen("performance")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -0500112 state = POWER_STATE_TYPE_PERFORMANCE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400113 else {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400114 count = -EINVAL;
115 goto fail;
116 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400117
Rex Zhu6d07fe72017-09-25 18:51:50 +0800118 if (adev->powerplay.pp_funcs->dispatch_tasks) {
Evan Quan39199b82017-12-29 14:46:13 +0800119 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_ENABLE_USER_STATE, &state);
Rex Zhu1b5708f2015-11-10 18:25:24 -0500120 } else {
121 mutex_lock(&adev->pm.mutex);
122 adev->pm.dpm.user_state = state;
123 mutex_unlock(&adev->pm.mutex);
124
125 /* Can't set dpm state when the card is off */
126 if (!(adev->flags & AMD_IS_PX) ||
127 (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
128 amdgpu_pm_compute_clocks(adev);
129 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400130fail:
131 return count;
132}
133
134static ssize_t amdgpu_get_dpm_forced_performance_level(struct device *dev,
Rex Zhu1b5708f2015-11-10 18:25:24 -0500135 struct device_attribute *attr,
136 char *buf)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400137{
138 struct drm_device *ddev = dev_get_drvdata(dev);
139 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhucd4d7462017-09-06 18:43:52 +0800140 enum amd_dpm_forced_level level = 0xff;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400141
Alex Deucher0c67df42016-02-19 15:30:15 -0500142 if ((adev->flags & AMD_IS_PX) &&
143 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
144 return snprintf(buf, PAGE_SIZE, "off\n");
145
Rex Zhucd4d7462017-09-06 18:43:52 +0800146 if (adev->powerplay.pp_funcs->get_performance_level)
147 level = amdgpu_dpm_get_performance_level(adev);
148 else
149 level = adev->pm.dpm.forced_level;
150
Rex Zhue5d03ac2016-12-23 14:39:41 +0800151 return snprintf(buf, PAGE_SIZE, "%s\n",
Rex Zhu570272d2017-01-06 13:32:49 +0800152 (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
153 (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
154 (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
155 (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" :
156 (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" :
157 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" :
158 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" :
159 (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" :
160 "unknown");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400161}
162
163static ssize_t amdgpu_set_dpm_forced_performance_level(struct device *dev,
164 struct device_attribute *attr,
165 const char *buf,
166 size_t count)
167{
168 struct drm_device *ddev = dev_get_drvdata(dev);
169 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhue5d03ac2016-12-23 14:39:41 +0800170 enum amd_dpm_forced_level level;
Rex Zhucd4d7462017-09-06 18:43:52 +0800171 enum amd_dpm_forced_level current_level = 0xff;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400172 int ret = 0;
173
Alex Deucher0c67df42016-02-19 15:30:15 -0500174 /* Can't force performance level when the card is off */
175 if ((adev->flags & AMD_IS_PX) &&
176 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
177 return -EINVAL;
178
Rex Zhucd4d7462017-09-06 18:43:52 +0800179 if (adev->powerplay.pp_funcs->get_performance_level)
180 current_level = amdgpu_dpm_get_performance_level(adev);
Rex Zhu3bd58972016-12-23 15:24:37 +0800181
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400182 if (strncmp("low", buf, strlen("low")) == 0) {
Rex Zhue5d03ac2016-12-23 14:39:41 +0800183 level = AMD_DPM_FORCED_LEVEL_LOW;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400184 } else if (strncmp("high", buf, strlen("high")) == 0) {
Rex Zhue5d03ac2016-12-23 14:39:41 +0800185 level = AMD_DPM_FORCED_LEVEL_HIGH;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400186 } else if (strncmp("auto", buf, strlen("auto")) == 0) {
Rex Zhue5d03ac2016-12-23 14:39:41 +0800187 level = AMD_DPM_FORCED_LEVEL_AUTO;
Eric Huangf3898ea2015-12-11 16:24:34 -0500188 } else if (strncmp("manual", buf, strlen("manual")) == 0) {
Rex Zhue5d03ac2016-12-23 14:39:41 +0800189 level = AMD_DPM_FORCED_LEVEL_MANUAL;
Rex Zhu570272d2017-01-06 13:32:49 +0800190 } else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) {
191 level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT;
192 } else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) {
193 level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD;
194 } else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) {
195 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK;
196 } else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) {
197 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK;
198 } else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) {
199 level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;
200 } else {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400201 count = -EINVAL;
202 goto fail;
203 }
Rex Zhu1b5708f2015-11-10 18:25:24 -0500204
Rex Zhu3bd58972016-12-23 15:24:37 +0800205 if (current_level == level)
Rex Zhu8e7afd32017-01-09 15:18:01 +0800206 return count;
Rex Zhu3bd58972016-12-23 15:24:37 +0800207
Rex Zhucd4d7462017-09-06 18:43:52 +0800208 if (adev->powerplay.pp_funcs->force_performance_level) {
Rex Zhu1b5708f2015-11-10 18:25:24 -0500209 mutex_lock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400210 if (adev->pm.dpm.thermal_active) {
211 count = -EINVAL;
Alex Deucher10f950f2016-02-19 15:18:45 -0500212 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400213 goto fail;
214 }
215 ret = amdgpu_dpm_force_performance_level(adev, level);
216 if (ret)
217 count = -EINVAL;
Rex Zhu1b5708f2015-11-10 18:25:24 -0500218 else
219 adev->pm.dpm.forced_level = level;
220 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400221 }
Rex Zhu570272d2017-01-06 13:32:49 +0800222
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400223fail:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400224 return count;
225}
226
Eric Huangf3898ea2015-12-11 16:24:34 -0500227static ssize_t amdgpu_get_pp_num_states(struct device *dev,
228 struct device_attribute *attr,
229 char *buf)
230{
231 struct drm_device *ddev = dev_get_drvdata(dev);
232 struct amdgpu_device *adev = ddev->dev_private;
233 struct pp_states_info data;
234 int i, buf_len;
235
Rex Zhucd4d7462017-09-06 18:43:52 +0800236 if (adev->powerplay.pp_funcs->get_pp_num_states)
Eric Huangf3898ea2015-12-11 16:24:34 -0500237 amdgpu_dpm_get_pp_num_states(adev, &data);
238
239 buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
240 for (i = 0; i < data.nums; i++)
241 buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
242 (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
243 (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
244 (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
245 (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
246
247 return buf_len;
248}
249
250static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
251 struct device_attribute *attr,
252 char *buf)
253{
254 struct drm_device *ddev = dev_get_drvdata(dev);
255 struct amdgpu_device *adev = ddev->dev_private;
256 struct pp_states_info data;
257 enum amd_pm_state_type pm = 0;
258 int i = 0;
259
Rex Zhucd4d7462017-09-06 18:43:52 +0800260 if (adev->powerplay.pp_funcs->get_current_power_state
261 && adev->powerplay.pp_funcs->get_pp_num_states) {
Eric Huangf3898ea2015-12-11 16:24:34 -0500262 pm = amdgpu_dpm_get_current_power_state(adev);
263 amdgpu_dpm_get_pp_num_states(adev, &data);
264
265 for (i = 0; i < data.nums; i++) {
266 if (pm == data.states[i])
267 break;
268 }
269
270 if (i == data.nums)
271 i = -EINVAL;
272 }
273
274 return snprintf(buf, PAGE_SIZE, "%d\n", i);
275}
276
277static ssize_t amdgpu_get_pp_force_state(struct device *dev,
278 struct device_attribute *attr,
279 char *buf)
280{
281 struct drm_device *ddev = dev_get_drvdata(dev);
282 struct amdgpu_device *adev = ddev->dev_private;
Eric Huangf3898ea2015-12-11 16:24:34 -0500283
Rex Zhucd4d7462017-09-06 18:43:52 +0800284 if (adev->pp_force_state_enabled)
285 return amdgpu_get_pp_cur_state(dev, attr, buf);
286 else
Eric Huangf3898ea2015-12-11 16:24:34 -0500287 return snprintf(buf, PAGE_SIZE, "\n");
288}
289
290static ssize_t amdgpu_set_pp_force_state(struct device *dev,
291 struct device_attribute *attr,
292 const char *buf,
293 size_t count)
294{
295 struct drm_device *ddev = dev_get_drvdata(dev);
296 struct amdgpu_device *adev = ddev->dev_private;
297 enum amd_pm_state_type state = 0;
Dan Carpenter041bf022016-06-16 11:30:23 +0300298 unsigned long idx;
Eric Huangf3898ea2015-12-11 16:24:34 -0500299 int ret;
300
301 if (strlen(buf) == 1)
302 adev->pp_force_state_enabled = false;
Rex Zhu6d07fe72017-09-25 18:51:50 +0800303 else if (adev->powerplay.pp_funcs->dispatch_tasks &&
304 adev->powerplay.pp_funcs->get_pp_num_states) {
Dan Carpenter041bf022016-06-16 11:30:23 +0300305 struct pp_states_info data;
Eric Huangf3898ea2015-12-11 16:24:34 -0500306
Dan Carpenter041bf022016-06-16 11:30:23 +0300307 ret = kstrtoul(buf, 0, &idx);
308 if (ret || idx >= ARRAY_SIZE(data.states)) {
Eric Huangf3898ea2015-12-11 16:24:34 -0500309 count = -EINVAL;
310 goto fail;
311 }
312
Dan Carpenter041bf022016-06-16 11:30:23 +0300313 amdgpu_dpm_get_pp_num_states(adev, &data);
314 state = data.states[idx];
315 /* only set user selected power states */
316 if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
317 state != POWER_STATE_TYPE_DEFAULT) {
318 amdgpu_dpm_dispatch_task(adev,
Evan Quan39199b82017-12-29 14:46:13 +0800319 AMD_PP_TASK_ENABLE_USER_STATE, &state);
Dan Carpenter041bf022016-06-16 11:30:23 +0300320 adev->pp_force_state_enabled = true;
Eric Huangf3898ea2015-12-11 16:24:34 -0500321 }
322 }
323fail:
324 return count;
325}
326
327static ssize_t amdgpu_get_pp_table(struct device *dev,
328 struct device_attribute *attr,
329 char *buf)
330{
331 struct drm_device *ddev = dev_get_drvdata(dev);
332 struct amdgpu_device *adev = ddev->dev_private;
333 char *table = NULL;
Eric Huang1684d3b2016-07-28 17:25:01 -0400334 int size;
Eric Huangf3898ea2015-12-11 16:24:34 -0500335
Rex Zhucd4d7462017-09-06 18:43:52 +0800336 if (adev->powerplay.pp_funcs->get_pp_table)
Eric Huangf3898ea2015-12-11 16:24:34 -0500337 size = amdgpu_dpm_get_pp_table(adev, &table);
338 else
339 return 0;
340
341 if (size >= PAGE_SIZE)
342 size = PAGE_SIZE - 1;
343
Eric Huang1684d3b2016-07-28 17:25:01 -0400344 memcpy(buf, table, size);
Eric Huangf3898ea2015-12-11 16:24:34 -0500345
346 return size;
347}
348
349static ssize_t amdgpu_set_pp_table(struct device *dev,
350 struct device_attribute *attr,
351 const char *buf,
352 size_t count)
353{
354 struct drm_device *ddev = dev_get_drvdata(dev);
355 struct amdgpu_device *adev = ddev->dev_private;
356
Rex Zhucd4d7462017-09-06 18:43:52 +0800357 if (adev->powerplay.pp_funcs->set_pp_table)
Eric Huangf3898ea2015-12-11 16:24:34 -0500358 amdgpu_dpm_set_pp_table(adev, buf, count);
359
360 return count;
361}
362
363static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
364 struct device_attribute *attr,
365 char *buf)
366{
367 struct drm_device *ddev = dev_get_drvdata(dev);
368 struct amdgpu_device *adev = ddev->dev_private;
Eric Huangf3898ea2015-12-11 16:24:34 -0500369
Rex Zhucd4d7462017-09-06 18:43:52 +0800370 if (adev->powerplay.pp_funcs->print_clock_levels)
371 return amdgpu_dpm_print_clock_levels(adev, PP_SCLK, buf);
372 else
373 return snprintf(buf, PAGE_SIZE, "\n");
Eric Huangf3898ea2015-12-11 16:24:34 -0500374}
375
376static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
377 struct device_attribute *attr,
378 const char *buf,
379 size_t count)
380{
381 struct drm_device *ddev = dev_get_drvdata(dev);
382 struct amdgpu_device *adev = ddev->dev_private;
383 int ret;
384 long level;
Eric Huang56327082016-04-12 14:57:23 -0400385 uint32_t i, mask = 0;
386 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500387
Eric Huang14b33072016-06-14 15:08:22 -0400388 for (i = 0; i < strlen(buf); i++) {
389 if (*(buf + i) == '\n')
390 continue;
Eric Huang56327082016-04-12 14:57:23 -0400391 sub_str[0] = *(buf + i);
392 sub_str[1] = '\0';
393 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500394
Eric Huang56327082016-04-12 14:57:23 -0400395 if (ret) {
396 count = -EINVAL;
397 goto fail;
398 }
399 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500400 }
401
Rex Zhucd4d7462017-09-06 18:43:52 +0800402 if (adev->powerplay.pp_funcs->force_clock_level)
Eric Huang56327082016-04-12 14:57:23 -0400403 amdgpu_dpm_force_clock_level(adev, PP_SCLK, mask);
Rex Zhucd4d7462017-09-06 18:43:52 +0800404
Eric Huangf3898ea2015-12-11 16:24:34 -0500405fail:
406 return count;
407}
408
409static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
410 struct device_attribute *attr,
411 char *buf)
412{
413 struct drm_device *ddev = dev_get_drvdata(dev);
414 struct amdgpu_device *adev = ddev->dev_private;
Eric Huangf3898ea2015-12-11 16:24:34 -0500415
Rex Zhucd4d7462017-09-06 18:43:52 +0800416 if (adev->powerplay.pp_funcs->print_clock_levels)
417 return amdgpu_dpm_print_clock_levels(adev, PP_MCLK, buf);
418 else
419 return snprintf(buf, PAGE_SIZE, "\n");
Eric Huangf3898ea2015-12-11 16:24:34 -0500420}
421
422static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
423 struct device_attribute *attr,
424 const char *buf,
425 size_t count)
426{
427 struct drm_device *ddev = dev_get_drvdata(dev);
428 struct amdgpu_device *adev = ddev->dev_private;
429 int ret;
430 long level;
Eric Huang56327082016-04-12 14:57:23 -0400431 uint32_t i, mask = 0;
432 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500433
Eric Huang14b33072016-06-14 15:08:22 -0400434 for (i = 0; i < strlen(buf); i++) {
435 if (*(buf + i) == '\n')
436 continue;
Eric Huang56327082016-04-12 14:57:23 -0400437 sub_str[0] = *(buf + i);
438 sub_str[1] = '\0';
439 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500440
Eric Huang56327082016-04-12 14:57:23 -0400441 if (ret) {
442 count = -EINVAL;
443 goto fail;
444 }
445 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500446 }
Rex Zhucd4d7462017-09-06 18:43:52 +0800447 if (adev->powerplay.pp_funcs->force_clock_level)
Eric Huang56327082016-04-12 14:57:23 -0400448 amdgpu_dpm_force_clock_level(adev, PP_MCLK, mask);
Rex Zhucd4d7462017-09-06 18:43:52 +0800449
Eric Huangf3898ea2015-12-11 16:24:34 -0500450fail:
451 return count;
452}
453
454static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
455 struct device_attribute *attr,
456 char *buf)
457{
458 struct drm_device *ddev = dev_get_drvdata(dev);
459 struct amdgpu_device *adev = ddev->dev_private;
Eric Huangf3898ea2015-12-11 16:24:34 -0500460
Rex Zhucd4d7462017-09-06 18:43:52 +0800461 if (adev->powerplay.pp_funcs->print_clock_levels)
462 return amdgpu_dpm_print_clock_levels(adev, PP_PCIE, buf);
463 else
464 return snprintf(buf, PAGE_SIZE, "\n");
Eric Huangf3898ea2015-12-11 16:24:34 -0500465}
466
467static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
468 struct device_attribute *attr,
469 const char *buf,
470 size_t count)
471{
472 struct drm_device *ddev = dev_get_drvdata(dev);
473 struct amdgpu_device *adev = ddev->dev_private;
474 int ret;
475 long level;
Eric Huang56327082016-04-12 14:57:23 -0400476 uint32_t i, mask = 0;
477 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500478
Eric Huang14b33072016-06-14 15:08:22 -0400479 for (i = 0; i < strlen(buf); i++) {
480 if (*(buf + i) == '\n')
481 continue;
Eric Huang56327082016-04-12 14:57:23 -0400482 sub_str[0] = *(buf + i);
483 sub_str[1] = '\0';
484 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500485
Eric Huang56327082016-04-12 14:57:23 -0400486 if (ret) {
487 count = -EINVAL;
488 goto fail;
489 }
490 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500491 }
Rex Zhucd4d7462017-09-06 18:43:52 +0800492 if (adev->powerplay.pp_funcs->force_clock_level)
Eric Huang56327082016-04-12 14:57:23 -0400493 amdgpu_dpm_force_clock_level(adev, PP_PCIE, mask);
Rex Zhucd4d7462017-09-06 18:43:52 +0800494
Eric Huangf3898ea2015-12-11 16:24:34 -0500495fail:
496 return count;
497}
498
Eric Huang428bafa2016-05-12 14:51:21 -0400499static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
500 struct device_attribute *attr,
501 char *buf)
502{
503 struct drm_device *ddev = dev_get_drvdata(dev);
504 struct amdgpu_device *adev = ddev->dev_private;
505 uint32_t value = 0;
506
Rex Zhucd4d7462017-09-06 18:43:52 +0800507 if (adev->powerplay.pp_funcs->get_sclk_od)
Eric Huang428bafa2016-05-12 14:51:21 -0400508 value = amdgpu_dpm_get_sclk_od(adev);
509
510 return snprintf(buf, PAGE_SIZE, "%d\n", value);
511}
512
513static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
514 struct device_attribute *attr,
515 const char *buf,
516 size_t count)
517{
518 struct drm_device *ddev = dev_get_drvdata(dev);
519 struct amdgpu_device *adev = ddev->dev_private;
520 int ret;
521 long int value;
522
523 ret = kstrtol(buf, 0, &value);
524
525 if (ret) {
526 count = -EINVAL;
527 goto fail;
528 }
Rex Zhucd4d7462017-09-06 18:43:52 +0800529 if (adev->powerplay.pp_funcs->set_sclk_od)
530 amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
Eric Huang428bafa2016-05-12 14:51:21 -0400531
Rex Zhu6d07fe72017-09-25 18:51:50 +0800532 if (adev->powerplay.pp_funcs->dispatch_tasks) {
Evan Quan39199b82017-12-29 14:46:13 +0800533 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
Rex Zhucd4d7462017-09-06 18:43:52 +0800534 } else {
Eric Huang8b2e5742016-05-19 15:46:10 -0400535 adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
536 amdgpu_pm_compute_clocks(adev);
537 }
Eric Huang428bafa2016-05-12 14:51:21 -0400538
539fail:
540 return count;
541}
542
Eric Huangf2bdc052016-05-24 15:11:17 -0400543static ssize_t amdgpu_get_pp_mclk_od(struct device *dev,
544 struct device_attribute *attr,
545 char *buf)
546{
547 struct drm_device *ddev = dev_get_drvdata(dev);
548 struct amdgpu_device *adev = ddev->dev_private;
549 uint32_t value = 0;
550
Rex Zhucd4d7462017-09-06 18:43:52 +0800551 if (adev->powerplay.pp_funcs->get_mclk_od)
Eric Huangf2bdc052016-05-24 15:11:17 -0400552 value = amdgpu_dpm_get_mclk_od(adev);
Eric Huangf2bdc052016-05-24 15:11:17 -0400553
554 return snprintf(buf, PAGE_SIZE, "%d\n", value);
555}
556
557static ssize_t amdgpu_set_pp_mclk_od(struct device *dev,
558 struct device_attribute *attr,
559 const char *buf,
560 size_t count)
561{
562 struct drm_device *ddev = dev_get_drvdata(dev);
563 struct amdgpu_device *adev = ddev->dev_private;
564 int ret;
565 long int value;
566
567 ret = kstrtol(buf, 0, &value);
568
569 if (ret) {
570 count = -EINVAL;
571 goto fail;
572 }
Rex Zhucd4d7462017-09-06 18:43:52 +0800573 if (adev->powerplay.pp_funcs->set_mclk_od)
574 amdgpu_dpm_set_mclk_od(adev, (uint32_t)value);
Eric Huangf2bdc052016-05-24 15:11:17 -0400575
Rex Zhu6d07fe72017-09-25 18:51:50 +0800576 if (adev->powerplay.pp_funcs->dispatch_tasks) {
Evan Quan39199b82017-12-29 14:46:13 +0800577 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
Rex Zhucd4d7462017-09-06 18:43:52 +0800578 } else {
Eric Huangf2bdc052016-05-24 15:11:17 -0400579 adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
580 amdgpu_pm_compute_clocks(adev);
581 }
582
583fail:
584 return count;
585}
586
Rex Zhu37c5c4d2018-01-10 18:42:36 +0800587static ssize_t amdgpu_get_pp_power_profile_mode(struct device *dev,
588 struct device_attribute *attr,
589 char *buf)
590{
591 struct drm_device *ddev = dev_get_drvdata(dev);
592 struct amdgpu_device *adev = ddev->dev_private;
593
594 if (adev->powerplay.pp_funcs->get_power_profile_mode)
595 return amdgpu_dpm_get_power_profile_mode(adev, buf);
596
597 return snprintf(buf, PAGE_SIZE, "\n");
598}
599
600
601static ssize_t amdgpu_set_pp_power_profile_mode(struct device *dev,
602 struct device_attribute *attr,
603 const char *buf,
604 size_t count)
605{
606 int ret = 0xff;
607 struct drm_device *ddev = dev_get_drvdata(dev);
608 struct amdgpu_device *adev = ddev->dev_private;
609 uint32_t parameter_size = 0;
610 long parameter[64];
611 char *sub_str, buf_cpy[128];
612 char *tmp_str;
613 uint32_t i = 0;
614 char tmp[2];
615 long int profile_mode = 0;
616 const char delimiter[3] = {' ', '\n', '\0'};
617
618 tmp[0] = *(buf);
619 tmp[1] = '\0';
620 ret = kstrtol(tmp, 0, &profile_mode);
621 if (ret)
622 goto fail;
623
624 if (profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) {
625 if (count < 2 || count > 127)
626 return -EINVAL;
627 while (isspace(*++buf))
628 i++;
629 memcpy(buf_cpy, buf, count-i);
630 tmp_str = buf_cpy;
631 while (tmp_str[0]) {
632 sub_str = strsep(&tmp_str, delimiter);
633 ret = kstrtol(sub_str, 0, &parameter[parameter_size]);
634 if (ret) {
635 count = -EINVAL;
636 goto fail;
637 }
638 pr_info("value is %ld \n", parameter[parameter_size]);
639 parameter_size++;
640 while (isspace(*tmp_str))
641 tmp_str++;
642 }
643 }
644 parameter[parameter_size] = profile_mode;
645 if (adev->powerplay.pp_funcs->set_power_profile_mode)
646 ret = amdgpu_dpm_set_power_profile_mode(adev, parameter, parameter_size);
647
648 if (!ret)
649 return count;
650fail:
651 return -EINVAL;
652}
653
Eric Huang34bb2732016-09-12 16:17:44 -0400654static ssize_t amdgpu_get_pp_power_profile(struct device *dev,
655 char *buf, struct amd_pp_profile *query)
656{
657 struct drm_device *ddev = dev_get_drvdata(dev);
658 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhucd4d7462017-09-06 18:43:52 +0800659 int ret = 0xff;
Eric Huang34bb2732016-09-12 16:17:44 -0400660
Rex Zhucd4d7462017-09-06 18:43:52 +0800661 if (adev->powerplay.pp_funcs->get_power_profile_state)
Eric Huang34bb2732016-09-12 16:17:44 -0400662 ret = amdgpu_dpm_get_power_profile_state(
663 adev, query);
Eric Huang34bb2732016-09-12 16:17:44 -0400664
665 if (ret)
666 return ret;
667
668 return snprintf(buf, PAGE_SIZE,
669 "%d %d %d %d %d\n",
670 query->min_sclk / 100,
671 query->min_mclk / 100,
672 query->activity_threshold,
673 query->up_hyst,
674 query->down_hyst);
675}
676
677static ssize_t amdgpu_get_pp_gfx_power_profile(struct device *dev,
678 struct device_attribute *attr,
679 char *buf)
680{
681 struct amd_pp_profile query = {0};
682
683 query.type = AMD_PP_GFX_PROFILE;
684
685 return amdgpu_get_pp_power_profile(dev, buf, &query);
686}
687
688static ssize_t amdgpu_get_pp_compute_power_profile(struct device *dev,
689 struct device_attribute *attr,
690 char *buf)
691{
692 struct amd_pp_profile query = {0};
693
694 query.type = AMD_PP_COMPUTE_PROFILE;
695
696 return amdgpu_get_pp_power_profile(dev, buf, &query);
697}
698
699static ssize_t amdgpu_set_pp_power_profile(struct device *dev,
700 const char *buf,
701 size_t count,
702 struct amd_pp_profile *request)
703{
704 struct drm_device *ddev = dev_get_drvdata(dev);
705 struct amdgpu_device *adev = ddev->dev_private;
706 uint32_t loop = 0;
707 char *sub_str, buf_cpy[128], *tmp_str;
708 const char delimiter[3] = {' ', '\n', '\0'};
709 long int value;
Rex Zhucd4d7462017-09-06 18:43:52 +0800710 int ret = 0xff;
Eric Huang34bb2732016-09-12 16:17:44 -0400711
712 if (strncmp("reset", buf, strlen("reset")) == 0) {
Rex Zhucd4d7462017-09-06 18:43:52 +0800713 if (adev->powerplay.pp_funcs->reset_power_profile_state)
Eric Huang34bb2732016-09-12 16:17:44 -0400714 ret = amdgpu_dpm_reset_power_profile_state(
715 adev, request);
Eric Huang34bb2732016-09-12 16:17:44 -0400716 if (ret) {
717 count = -EINVAL;
718 goto fail;
719 }
720 return count;
721 }
722
723 if (strncmp("set", buf, strlen("set")) == 0) {
Rex Zhucd4d7462017-09-06 18:43:52 +0800724 if (adev->powerplay.pp_funcs->set_power_profile_state)
Eric Huang34bb2732016-09-12 16:17:44 -0400725 ret = amdgpu_dpm_set_power_profile_state(
726 adev, request);
Rex Zhucd4d7462017-09-06 18:43:52 +0800727
Eric Huang34bb2732016-09-12 16:17:44 -0400728 if (ret) {
729 count = -EINVAL;
730 goto fail;
731 }
732 return count;
733 }
734
735 if (count + 1 >= 128) {
736 count = -EINVAL;
737 goto fail;
738 }
739
740 memcpy(buf_cpy, buf, count + 1);
741 tmp_str = buf_cpy;
742
743 while (tmp_str[0]) {
744 sub_str = strsep(&tmp_str, delimiter);
745 ret = kstrtol(sub_str, 0, &value);
746 if (ret) {
747 count = -EINVAL;
748 goto fail;
749 }
750
751 switch (loop) {
752 case 0:
753 /* input unit MHz convert to dpm table unit 10KHz*/
754 request->min_sclk = (uint32_t)value * 100;
755 break;
756 case 1:
757 /* input unit MHz convert to dpm table unit 10KHz*/
758 request->min_mclk = (uint32_t)value * 100;
759 break;
760 case 2:
761 request->activity_threshold = (uint16_t)value;
762 break;
763 case 3:
764 request->up_hyst = (uint8_t)value;
765 break;
766 case 4:
767 request->down_hyst = (uint8_t)value;
768 break;
769 default:
770 break;
771 }
772
773 loop++;
774 }
Rex Zhucd4d7462017-09-06 18:43:52 +0800775 if (adev->powerplay.pp_funcs->set_power_profile_state)
776 ret = amdgpu_dpm_set_power_profile_state(adev, request);
Eric Huang34bb2732016-09-12 16:17:44 -0400777
778 if (ret)
779 count = -EINVAL;
780
781fail:
782 return count;
783}
784
785static ssize_t amdgpu_set_pp_gfx_power_profile(struct device *dev,
786 struct device_attribute *attr,
787 const char *buf,
788 size_t count)
789{
790 struct amd_pp_profile request = {0};
791
792 request.type = AMD_PP_GFX_PROFILE;
793
794 return amdgpu_set_pp_power_profile(dev, buf, count, &request);
795}
796
797static ssize_t amdgpu_set_pp_compute_power_profile(struct device *dev,
798 struct device_attribute *attr,
799 const char *buf,
800 size_t count)
801{
802 struct amd_pp_profile request = {0};
803
804 request.type = AMD_PP_COMPUTE_PROFILE;
805
806 return amdgpu_set_pp_power_profile(dev, buf, count, &request);
807}
808
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400809static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, amdgpu_get_dpm_state, amdgpu_set_dpm_state);
810static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
811 amdgpu_get_dpm_forced_performance_level,
812 amdgpu_set_dpm_forced_performance_level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500813static DEVICE_ATTR(pp_num_states, S_IRUGO, amdgpu_get_pp_num_states, NULL);
814static DEVICE_ATTR(pp_cur_state, S_IRUGO, amdgpu_get_pp_cur_state, NULL);
815static DEVICE_ATTR(pp_force_state, S_IRUGO | S_IWUSR,
816 amdgpu_get_pp_force_state,
817 amdgpu_set_pp_force_state);
818static DEVICE_ATTR(pp_table, S_IRUGO | S_IWUSR,
819 amdgpu_get_pp_table,
820 amdgpu_set_pp_table);
821static DEVICE_ATTR(pp_dpm_sclk, S_IRUGO | S_IWUSR,
822 amdgpu_get_pp_dpm_sclk,
823 amdgpu_set_pp_dpm_sclk);
824static DEVICE_ATTR(pp_dpm_mclk, S_IRUGO | S_IWUSR,
825 amdgpu_get_pp_dpm_mclk,
826 amdgpu_set_pp_dpm_mclk);
827static DEVICE_ATTR(pp_dpm_pcie, S_IRUGO | S_IWUSR,
828 amdgpu_get_pp_dpm_pcie,
829 amdgpu_set_pp_dpm_pcie);
Eric Huang428bafa2016-05-12 14:51:21 -0400830static DEVICE_ATTR(pp_sclk_od, S_IRUGO | S_IWUSR,
831 amdgpu_get_pp_sclk_od,
832 amdgpu_set_pp_sclk_od);
Eric Huangf2bdc052016-05-24 15:11:17 -0400833static DEVICE_ATTR(pp_mclk_od, S_IRUGO | S_IWUSR,
834 amdgpu_get_pp_mclk_od,
835 amdgpu_set_pp_mclk_od);
Eric Huang34bb2732016-09-12 16:17:44 -0400836static DEVICE_ATTR(pp_gfx_power_profile, S_IRUGO | S_IWUSR,
837 amdgpu_get_pp_gfx_power_profile,
838 amdgpu_set_pp_gfx_power_profile);
839static DEVICE_ATTR(pp_compute_power_profile, S_IRUGO | S_IWUSR,
840 amdgpu_get_pp_compute_power_profile,
841 amdgpu_set_pp_compute_power_profile);
Rex Zhu37c5c4d2018-01-10 18:42:36 +0800842static DEVICE_ATTR(pp_power_profile_mode, S_IRUGO | S_IWUSR,
843 amdgpu_get_pp_power_profile_mode,
844 amdgpu_set_pp_power_profile_mode);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400845static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
846 struct device_attribute *attr,
847 char *buf)
848{
849 struct amdgpu_device *adev = dev_get_drvdata(dev);
Alex Deucher0c67df42016-02-19 15:30:15 -0500850 struct drm_device *ddev = adev->ddev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400851 int temp;
852
Alex Deucher0c67df42016-02-19 15:30:15 -0500853 /* Can't get temperature when the card is off */
854 if ((adev->flags & AMD_IS_PX) &&
855 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
856 return -EINVAL;
857
Rex Zhucd4d7462017-09-06 18:43:52 +0800858 if (!adev->powerplay.pp_funcs->get_temperature)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400859 temp = 0;
Rex Zhu8804b8d2015-11-10 18:29:11 -0500860 else
861 temp = amdgpu_dpm_get_temperature(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400862
863 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
864}
865
866static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
867 struct device_attribute *attr,
868 char *buf)
869{
870 struct amdgpu_device *adev = dev_get_drvdata(dev);
871 int hyst = to_sensor_dev_attr(attr)->index;
872 int temp;
873
874 if (hyst)
875 temp = adev->pm.dpm.thermal.min_temp;
876 else
877 temp = adev->pm.dpm.thermal.max_temp;
878
879 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
880}
881
882static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
883 struct device_attribute *attr,
884 char *buf)
885{
886 struct amdgpu_device *adev = dev_get_drvdata(dev);
887 u32 pwm_mode = 0;
888
Rex Zhucd4d7462017-09-06 18:43:52 +0800889 if (!adev->powerplay.pp_funcs->get_fan_control_mode)
Rex Zhu8804b8d2015-11-10 18:29:11 -0500890 return -EINVAL;
891
892 pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400893
Rex Zhuaad22ca2017-05-05 16:56:45 +0800894 return sprintf(buf, "%i\n", pwm_mode);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400895}
896
897static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
898 struct device_attribute *attr,
899 const char *buf,
900 size_t count)
901{
902 struct amdgpu_device *adev = dev_get_drvdata(dev);
903 int err;
904 int value;
905
Rex Zhucd4d7462017-09-06 18:43:52 +0800906 if (!adev->powerplay.pp_funcs->set_fan_control_mode)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400907 return -EINVAL;
908
909 err = kstrtoint(buf, 10, &value);
910 if (err)
911 return err;
912
Rex Zhuaad22ca2017-05-05 16:56:45 +0800913 amdgpu_dpm_set_fan_control_mode(adev, value);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400914
915 return count;
916}
917
918static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
919 struct device_attribute *attr,
920 char *buf)
921{
922 return sprintf(buf, "%i\n", 0);
923}
924
925static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
926 struct device_attribute *attr,
927 char *buf)
928{
929 return sprintf(buf, "%i\n", 255);
930}
931
932static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
933 struct device_attribute *attr,
934 const char *buf, size_t count)
935{
936 struct amdgpu_device *adev = dev_get_drvdata(dev);
937 int err;
938 u32 value;
939
940 err = kstrtou32(buf, 10, &value);
941 if (err)
942 return err;
943
944 value = (value * 100) / 255;
945
Rex Zhucd4d7462017-09-06 18:43:52 +0800946 if (adev->powerplay.pp_funcs->set_fan_speed_percent) {
947 err = amdgpu_dpm_set_fan_speed_percent(adev, value);
948 if (err)
949 return err;
950 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400951
952 return count;
953}
954
955static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
956 struct device_attribute *attr,
957 char *buf)
958{
959 struct amdgpu_device *adev = dev_get_drvdata(dev);
960 int err;
Rex Zhucd4d7462017-09-06 18:43:52 +0800961 u32 speed = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400962
Rex Zhucd4d7462017-09-06 18:43:52 +0800963 if (adev->powerplay.pp_funcs->get_fan_speed_percent) {
964 err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
965 if (err)
966 return err;
967 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400968
969 speed = (speed * 255) / 100;
970
971 return sprintf(buf, "%i\n", speed);
972}
973
Grazvydas Ignotas81c15142016-10-29 23:28:59 +0300974static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev,
975 struct device_attribute *attr,
976 char *buf)
977{
978 struct amdgpu_device *adev = dev_get_drvdata(dev);
979 int err;
Rex Zhucd4d7462017-09-06 18:43:52 +0800980 u32 speed = 0;
Grazvydas Ignotas81c15142016-10-29 23:28:59 +0300981
Rex Zhucd4d7462017-09-06 18:43:52 +0800982 if (adev->powerplay.pp_funcs->get_fan_speed_rpm) {
983 err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed);
984 if (err)
985 return err;
986 }
Grazvydas Ignotas81c15142016-10-29 23:28:59 +0300987
988 return sprintf(buf, "%i\n", speed);
989}
990
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400991static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, 0);
992static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
993static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
994static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
995static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
996static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
997static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
Grazvydas Ignotas81c15142016-10-29 23:28:59 +0300998static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400999
1000static struct attribute *hwmon_attributes[] = {
1001 &sensor_dev_attr_temp1_input.dev_attr.attr,
1002 &sensor_dev_attr_temp1_crit.dev_attr.attr,
1003 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
1004 &sensor_dev_attr_pwm1.dev_attr.attr,
1005 &sensor_dev_attr_pwm1_enable.dev_attr.attr,
1006 &sensor_dev_attr_pwm1_min.dev_attr.attr,
1007 &sensor_dev_attr_pwm1_max.dev_attr.attr,
Grazvydas Ignotas81c15142016-10-29 23:28:59 +03001008 &sensor_dev_attr_fan1_input.dev_attr.attr,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001009 NULL
1010};
1011
1012static umode_t hwmon_attributes_visible(struct kobject *kobj,
1013 struct attribute *attr, int index)
1014{
Geliang Tangcc29ec82016-01-13 22:48:42 +08001015 struct device *dev = kobj_to_dev(kobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001016 struct amdgpu_device *adev = dev_get_drvdata(dev);
1017 umode_t effective_mode = attr->mode;
1018
Alex Deucher135f9712017-11-20 17:49:53 -05001019 /* no skipping for powerplay */
1020 if (adev->powerplay.cgs_device)
1021 return effective_mode;
1022
Rex Zhu1b5708f2015-11-10 18:25:24 -05001023 /* Skip limit attributes if DPM is not enabled */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001024 if (!adev->pm.dpm_enabled &&
1025 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
Alex Deucher27100732015-10-19 15:49:11 -04001026 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
1027 attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
1028 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
1029 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
1030 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001031 return 0;
1032
1033 /* Skip fan attributes if fan is not present */
1034 if (adev->pm.no_fan &&
1035 (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
1036 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
1037 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
1038 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
1039 return 0;
1040
1041 /* mask fan attributes if we have no bindings for this asic to expose */
Rex Zhucd4d7462017-09-06 18:43:52 +08001042 if ((!adev->powerplay.pp_funcs->get_fan_speed_percent &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001043 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
Rex Zhucd4d7462017-09-06 18:43:52 +08001044 (!adev->powerplay.pp_funcs->get_fan_control_mode &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001045 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
1046 effective_mode &= ~S_IRUGO;
1047
Rex Zhucd4d7462017-09-06 18:43:52 +08001048 if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001049 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
Rex Zhucd4d7462017-09-06 18:43:52 +08001050 (!adev->powerplay.pp_funcs->set_fan_control_mode &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001051 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
1052 effective_mode &= ~S_IWUSR;
1053
1054 /* hide max/min values if we can't both query and manage the fan */
Rex Zhucd4d7462017-09-06 18:43:52 +08001055 if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
1056 !adev->powerplay.pp_funcs->get_fan_speed_percent) &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001057 (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
1058 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
1059 return 0;
1060
Grazvydas Ignotas81c15142016-10-29 23:28:59 +03001061 /* requires powerplay */
1062 if (attr == &sensor_dev_attr_fan1_input.dev_attr.attr)
1063 return 0;
1064
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001065 return effective_mode;
1066}
1067
1068static const struct attribute_group hwmon_attrgroup = {
1069 .attrs = hwmon_attributes,
1070 .is_visible = hwmon_attributes_visible,
1071};
1072
1073static const struct attribute_group *hwmon_groups[] = {
1074 &hwmon_attrgroup,
1075 NULL
1076};
1077
1078void amdgpu_dpm_thermal_work_handler(struct work_struct *work)
1079{
1080 struct amdgpu_device *adev =
1081 container_of(work, struct amdgpu_device,
1082 pm.dpm.thermal.work);
1083 /* switch to the thermal state */
Rex Zhu3a2c7882015-08-25 15:57:43 +08001084 enum amd_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001085
1086 if (!adev->pm.dpm_enabled)
1087 return;
1088
Rex Zhucd4d7462017-09-06 18:43:52 +08001089 if (adev->powerplay.pp_funcs->get_temperature) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001090 int temp = amdgpu_dpm_get_temperature(adev);
1091
1092 if (temp < adev->pm.dpm.thermal.min_temp)
1093 /* switch back the user state */
1094 dpm_state = adev->pm.dpm.user_state;
1095 } else {
1096 if (adev->pm.dpm.thermal.high_to_low)
1097 /* switch back the user state */
1098 dpm_state = adev->pm.dpm.user_state;
1099 }
1100 mutex_lock(&adev->pm.mutex);
1101 if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
1102 adev->pm.dpm.thermal_active = true;
1103 else
1104 adev->pm.dpm.thermal_active = false;
1105 adev->pm.dpm.state = dpm_state;
1106 mutex_unlock(&adev->pm.mutex);
1107
1108 amdgpu_pm_compute_clocks(adev);
1109}
1110
1111static struct amdgpu_ps *amdgpu_dpm_pick_power_state(struct amdgpu_device *adev,
Rex Zhu3a2c7882015-08-25 15:57:43 +08001112 enum amd_pm_state_type dpm_state)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001113{
1114 int i;
1115 struct amdgpu_ps *ps;
1116 u32 ui_class;
1117 bool single_display = (adev->pm.dpm.new_active_crtc_count < 2) ?
1118 true : false;
1119
1120 /* check if the vblank period is too short to adjust the mclk */
Rex Zhucd4d7462017-09-06 18:43:52 +08001121 if (single_display && adev->powerplay.pp_funcs->vblank_too_short) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001122 if (amdgpu_dpm_vblank_too_short(adev))
1123 single_display = false;
1124 }
1125
1126 /* certain older asics have a separare 3D performance state,
1127 * so try that first if the user selected performance
1128 */
1129 if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
1130 dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
1131 /* balanced states don't exist at the moment */
1132 if (dpm_state == POWER_STATE_TYPE_BALANCED)
1133 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1134
1135restart_search:
1136 /* Pick the best power state based on current conditions */
1137 for (i = 0; i < adev->pm.dpm.num_ps; i++) {
1138 ps = &adev->pm.dpm.ps[i];
1139 ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
1140 switch (dpm_state) {
1141 /* user states */
1142 case POWER_STATE_TYPE_BATTERY:
1143 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
1144 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
1145 if (single_display)
1146 return ps;
1147 } else
1148 return ps;
1149 }
1150 break;
1151 case POWER_STATE_TYPE_BALANCED:
1152 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
1153 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
1154 if (single_display)
1155 return ps;
1156 } else
1157 return ps;
1158 }
1159 break;
1160 case POWER_STATE_TYPE_PERFORMANCE:
1161 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
1162 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
1163 if (single_display)
1164 return ps;
1165 } else
1166 return ps;
1167 }
1168 break;
1169 /* internal states */
1170 case POWER_STATE_TYPE_INTERNAL_UVD:
1171 if (adev->pm.dpm.uvd_ps)
1172 return adev->pm.dpm.uvd_ps;
1173 else
1174 break;
1175 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
1176 if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
1177 return ps;
1178 break;
1179 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
1180 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
1181 return ps;
1182 break;
1183 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
1184 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
1185 return ps;
1186 break;
1187 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
1188 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
1189 return ps;
1190 break;
1191 case POWER_STATE_TYPE_INTERNAL_BOOT:
1192 return adev->pm.dpm.boot_ps;
1193 case POWER_STATE_TYPE_INTERNAL_THERMAL:
1194 if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
1195 return ps;
1196 break;
1197 case POWER_STATE_TYPE_INTERNAL_ACPI:
1198 if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
1199 return ps;
1200 break;
1201 case POWER_STATE_TYPE_INTERNAL_ULV:
1202 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
1203 return ps;
1204 break;
1205 case POWER_STATE_TYPE_INTERNAL_3DPERF:
1206 if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
1207 return ps;
1208 break;
1209 default:
1210 break;
1211 }
1212 }
1213 /* use a fallback state if we didn't match */
1214 switch (dpm_state) {
1215 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
1216 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
1217 goto restart_search;
1218 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
1219 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
1220 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
1221 if (adev->pm.dpm.uvd_ps) {
1222 return adev->pm.dpm.uvd_ps;
1223 } else {
1224 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1225 goto restart_search;
1226 }
1227 case POWER_STATE_TYPE_INTERNAL_THERMAL:
1228 dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
1229 goto restart_search;
1230 case POWER_STATE_TYPE_INTERNAL_ACPI:
1231 dpm_state = POWER_STATE_TYPE_BATTERY;
1232 goto restart_search;
1233 case POWER_STATE_TYPE_BATTERY:
1234 case POWER_STATE_TYPE_BALANCED:
1235 case POWER_STATE_TYPE_INTERNAL_3DPERF:
1236 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1237 goto restart_search;
1238 default:
1239 break;
1240 }
1241
1242 return NULL;
1243}
1244
1245static void amdgpu_dpm_change_power_state_locked(struct amdgpu_device *adev)
1246{
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001247 struct amdgpu_ps *ps;
Rex Zhu3a2c7882015-08-25 15:57:43 +08001248 enum amd_pm_state_type dpm_state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001249 int ret;
Rex Zhucd4d7462017-09-06 18:43:52 +08001250 bool equal = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001251
1252 /* if dpm init failed */
1253 if (!adev->pm.dpm_enabled)
1254 return;
1255
1256 if (adev->pm.dpm.user_state != adev->pm.dpm.state) {
1257 /* add other state override checks here */
1258 if ((!adev->pm.dpm.thermal_active) &&
1259 (!adev->pm.dpm.uvd_active))
1260 adev->pm.dpm.state = adev->pm.dpm.user_state;
1261 }
1262 dpm_state = adev->pm.dpm.state;
1263
1264 ps = amdgpu_dpm_pick_power_state(adev, dpm_state);
1265 if (ps)
1266 adev->pm.dpm.requested_ps = ps;
1267 else
1268 return;
1269
Rex Zhucd4d7462017-09-06 18:43:52 +08001270 if (amdgpu_dpm == 1 && adev->powerplay.pp_funcs->print_power_state) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001271 printk("switching from power state:\n");
1272 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.current_ps);
1273 printk("switching to power state:\n");
1274 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.requested_ps);
1275 }
1276
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001277 /* update whether vce is active */
1278 ps->vce_active = adev->pm.dpm.vce_active;
Rex Zhucd4d7462017-09-06 18:43:52 +08001279 if (adev->powerplay.pp_funcs->display_configuration_changed)
1280 amdgpu_dpm_display_configuration_changed(adev);
Rex Zhu5e876c62016-10-14 19:23:34 +08001281
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001282 ret = amdgpu_dpm_pre_set_power_state(adev);
1283 if (ret)
Christian Königa27de352016-01-21 11:28:53 +01001284 return;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001285
Rex Zhucd4d7462017-09-06 18:43:52 +08001286 if (adev->powerplay.pp_funcs->check_state_equal) {
1287 if (0 != amdgpu_dpm_check_state_equal(adev, adev->pm.dpm.current_ps, adev->pm.dpm.requested_ps, &equal))
1288 equal = false;
1289 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001290
Rex Zhu5e876c62016-10-14 19:23:34 +08001291 if (equal)
1292 return;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001293
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001294 amdgpu_dpm_set_power_state(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001295 amdgpu_dpm_post_set_power_state(adev);
1296
Alex Deuchereda1d1c2016-02-24 17:18:25 -05001297 adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
1298 adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
1299
Rex Zhucd4d7462017-09-06 18:43:52 +08001300 if (adev->powerplay.pp_funcs->force_performance_level) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001301 if (adev->pm.dpm.thermal_active) {
Rex Zhue5d03ac2016-12-23 14:39:41 +08001302 enum amd_dpm_forced_level level = adev->pm.dpm.forced_level;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001303 /* force low perf level for thermal */
Rex Zhue5d03ac2016-12-23 14:39:41 +08001304 amdgpu_dpm_force_performance_level(adev, AMD_DPM_FORCED_LEVEL_LOW);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001305 /* save the user's level */
1306 adev->pm.dpm.forced_level = level;
1307 } else {
1308 /* otherwise, user selected level */
1309 amdgpu_dpm_force_performance_level(adev, adev->pm.dpm.forced_level);
1310 }
1311 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001312}
1313
1314void amdgpu_dpm_enable_uvd(struct amdgpu_device *adev, bool enable)
1315{
Rex Zhucd4d7462017-09-06 18:43:52 +08001316 if (adev->powerplay.pp_funcs->powergate_uvd) {
Tom St Denise95a14a2016-07-28 09:40:07 -04001317 /* enable/disable UVD */
1318 mutex_lock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001319 amdgpu_dpm_powergate_uvd(adev, !enable);
Tom St Denise95a14a2016-07-28 09:40:07 -04001320 mutex_unlock(&adev->pm.mutex);
1321 } else {
1322 if (enable) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001323 mutex_lock(&adev->pm.mutex);
Tom St Denise95a14a2016-07-28 09:40:07 -04001324 adev->pm.dpm.uvd_active = true;
1325 adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001326 mutex_unlock(&adev->pm.mutex);
1327 } else {
Tom St Denise95a14a2016-07-28 09:40:07 -04001328 mutex_lock(&adev->pm.mutex);
1329 adev->pm.dpm.uvd_active = false;
1330 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001331 }
Tom St Denise95a14a2016-07-28 09:40:07 -04001332 amdgpu_pm_compute_clocks(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001333 }
1334}
1335
1336void amdgpu_dpm_enable_vce(struct amdgpu_device *adev, bool enable)
1337{
Rex Zhucd4d7462017-09-06 18:43:52 +08001338 if (adev->powerplay.pp_funcs->powergate_vce) {
Tom St Denise95a14a2016-07-28 09:40:07 -04001339 /* enable/disable VCE */
1340 mutex_lock(&adev->pm.mutex);
Sonny Jiangb7a077692015-05-28 15:47:53 -04001341 amdgpu_dpm_powergate_vce(adev, !enable);
Tom St Denise95a14a2016-07-28 09:40:07 -04001342 mutex_unlock(&adev->pm.mutex);
1343 } else {
1344 if (enable) {
Sonny Jiangb7a077692015-05-28 15:47:53 -04001345 mutex_lock(&adev->pm.mutex);
Tom St Denise95a14a2016-07-28 09:40:07 -04001346 adev->pm.dpm.vce_active = true;
1347 /* XXX select vce level based on ring/task */
Rex Zhu0d8de7c2016-10-12 15:13:29 +08001348 adev->pm.dpm.vce_level = AMD_VCE_LEVEL_AC_ALL;
Sonny Jiangb7a077692015-05-28 15:47:53 -04001349 mutex_unlock(&adev->pm.mutex);
Alex Deucher2990a1f2017-12-15 16:18:00 -05001350 amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
1351 AMD_CG_STATE_UNGATE);
1352 amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
1353 AMD_PG_STATE_UNGATE);
Rex Zhu03a5f1d2017-03-06 11:29:26 +08001354 amdgpu_pm_compute_clocks(adev);
Sonny Jiangb7a077692015-05-28 15:47:53 -04001355 } else {
Alex Deucher2990a1f2017-12-15 16:18:00 -05001356 amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
1357 AMD_PG_STATE_GATE);
1358 amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
1359 AMD_CG_STATE_GATE);
Tom St Denise95a14a2016-07-28 09:40:07 -04001360 mutex_lock(&adev->pm.mutex);
1361 adev->pm.dpm.vce_active = false;
1362 mutex_unlock(&adev->pm.mutex);
Rex Zhubeeea982017-01-26 16:25:05 +08001363 amdgpu_pm_compute_clocks(adev);
Sonny Jiangb7a077692015-05-28 15:47:53 -04001364 }
Rex Zhubeeea982017-01-26 16:25:05 +08001365
Sonny Jiangb7a077692015-05-28 15:47:53 -04001366 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001367}
1368
1369void amdgpu_pm_print_power_states(struct amdgpu_device *adev)
1370{
1371 int i;
1372
Rex Zhucd4d7462017-09-06 18:43:52 +08001373 if (adev->powerplay.pp_funcs->print_power_state == NULL)
Rex Zhu1b5708f2015-11-10 18:25:24 -05001374 return;
1375
1376 for (i = 0; i < adev->pm.dpm.num_ps; i++)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001377 amdgpu_dpm_print_power_state(adev, &adev->pm.dpm.ps[i]);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001378
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001379}
1380
1381int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
1382{
1383 int ret;
1384
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001385 if (adev->pm.sysfs_initialized)
1386 return 0;
1387
Rex Zhud2f52ac2017-09-22 17:47:27 +08001388 if (adev->pm.dpm_enabled == 0)
1389 return 0;
1390
Rex Zhucd4d7462017-09-06 18:43:52 +08001391 if (adev->powerplay.pp_funcs->get_temperature == NULL)
1392 return 0;
Rex Zhu1b5708f2015-11-10 18:25:24 -05001393
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001394 adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
1395 DRIVER_NAME, adev,
1396 hwmon_groups);
1397 if (IS_ERR(adev->pm.int_hwmon_dev)) {
1398 ret = PTR_ERR(adev->pm.int_hwmon_dev);
1399 dev_err(adev->dev,
1400 "Unable to register hwmon device: %d\n", ret);
1401 return ret;
1402 }
1403
1404 ret = device_create_file(adev->dev, &dev_attr_power_dpm_state);
1405 if (ret) {
1406 DRM_ERROR("failed to create device file for dpm state\n");
1407 return ret;
1408 }
1409 ret = device_create_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
1410 if (ret) {
1411 DRM_ERROR("failed to create device file for dpm state\n");
1412 return ret;
1413 }
Eric Huangf3898ea2015-12-11 16:24:34 -05001414
Rex Zhu6d07fe72017-09-25 18:51:50 +08001415
1416 ret = device_create_file(adev->dev, &dev_attr_pp_num_states);
1417 if (ret) {
1418 DRM_ERROR("failed to create device file pp_num_states\n");
1419 return ret;
1420 }
1421 ret = device_create_file(adev->dev, &dev_attr_pp_cur_state);
1422 if (ret) {
1423 DRM_ERROR("failed to create device file pp_cur_state\n");
1424 return ret;
1425 }
1426 ret = device_create_file(adev->dev, &dev_attr_pp_force_state);
1427 if (ret) {
1428 DRM_ERROR("failed to create device file pp_force_state\n");
1429 return ret;
1430 }
1431 ret = device_create_file(adev->dev, &dev_attr_pp_table);
1432 if (ret) {
1433 DRM_ERROR("failed to create device file pp_table\n");
1434 return ret;
Eric Huangf3898ea2015-12-11 16:24:34 -05001435 }
Eric Huangc85e2992016-05-19 15:41:25 -04001436
1437 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_sclk);
1438 if (ret) {
1439 DRM_ERROR("failed to create device file pp_dpm_sclk\n");
1440 return ret;
1441 }
1442 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_mclk);
1443 if (ret) {
1444 DRM_ERROR("failed to create device file pp_dpm_mclk\n");
1445 return ret;
1446 }
1447 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_pcie);
1448 if (ret) {
1449 DRM_ERROR("failed to create device file pp_dpm_pcie\n");
1450 return ret;
1451 }
Eric Huang8b2e5742016-05-19 15:46:10 -04001452 ret = device_create_file(adev->dev, &dev_attr_pp_sclk_od);
1453 if (ret) {
1454 DRM_ERROR("failed to create device file pp_sclk_od\n");
1455 return ret;
1456 }
Eric Huangf2bdc052016-05-24 15:11:17 -04001457 ret = device_create_file(adev->dev, &dev_attr_pp_mclk_od);
1458 if (ret) {
1459 DRM_ERROR("failed to create device file pp_mclk_od\n");
1460 return ret;
1461 }
Eric Huang34bb2732016-09-12 16:17:44 -04001462 ret = device_create_file(adev->dev,
1463 &dev_attr_pp_gfx_power_profile);
1464 if (ret) {
1465 DRM_ERROR("failed to create device file "
1466 "pp_gfx_power_profile\n");
1467 return ret;
1468 }
1469 ret = device_create_file(adev->dev,
1470 &dev_attr_pp_compute_power_profile);
1471 if (ret) {
1472 DRM_ERROR("failed to create device file "
1473 "pp_compute_power_profile\n");
1474 return ret;
1475 }
Eric Huangc85e2992016-05-19 15:41:25 -04001476
Rex Zhu37c5c4d2018-01-10 18:42:36 +08001477 ret = device_create_file(adev->dev,
1478 &dev_attr_pp_power_profile_mode);
1479 if (ret) {
1480 DRM_ERROR("failed to create device file "
1481 "pp_power_profile_mode\n");
1482 return ret;
1483 }
1484
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001485 ret = amdgpu_debugfs_pm_init(adev);
1486 if (ret) {
1487 DRM_ERROR("Failed to register debugfs file for dpm!\n");
1488 return ret;
1489 }
1490
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001491 adev->pm.sysfs_initialized = true;
1492
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001493 return 0;
1494}
1495
1496void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
1497{
Rex Zhud2f52ac2017-09-22 17:47:27 +08001498 if (adev->pm.dpm_enabled == 0)
1499 return;
1500
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001501 if (adev->pm.int_hwmon_dev)
1502 hwmon_device_unregister(adev->pm.int_hwmon_dev);
1503 device_remove_file(adev->dev, &dev_attr_power_dpm_state);
1504 device_remove_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
Rex Zhu6d07fe72017-09-25 18:51:50 +08001505
1506 device_remove_file(adev->dev, &dev_attr_pp_num_states);
1507 device_remove_file(adev->dev, &dev_attr_pp_cur_state);
1508 device_remove_file(adev->dev, &dev_attr_pp_force_state);
1509 device_remove_file(adev->dev, &dev_attr_pp_table);
1510
Eric Huangc85e2992016-05-19 15:41:25 -04001511 device_remove_file(adev->dev, &dev_attr_pp_dpm_sclk);
1512 device_remove_file(adev->dev, &dev_attr_pp_dpm_mclk);
1513 device_remove_file(adev->dev, &dev_attr_pp_dpm_pcie);
Eric Huang8b2e5742016-05-19 15:46:10 -04001514 device_remove_file(adev->dev, &dev_attr_pp_sclk_od);
Eric Huangf2bdc052016-05-24 15:11:17 -04001515 device_remove_file(adev->dev, &dev_attr_pp_mclk_od);
Eric Huang34bb2732016-09-12 16:17:44 -04001516 device_remove_file(adev->dev,
1517 &dev_attr_pp_gfx_power_profile);
1518 device_remove_file(adev->dev,
1519 &dev_attr_pp_compute_power_profile);
Rex Zhu37c5c4d2018-01-10 18:42:36 +08001520 device_remove_file(adev->dev,
1521 &dev_attr_pp_power_profile_mode);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001522}
1523
1524void amdgpu_pm_compute_clocks(struct amdgpu_device *adev)
1525{
1526 struct drm_device *ddev = adev->ddev;
1527 struct drm_crtc *crtc;
1528 struct amdgpu_crtc *amdgpu_crtc;
Rex Zhu5e876c62016-10-14 19:23:34 +08001529 int i = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001530
1531 if (!adev->pm.dpm_enabled)
1532 return;
1533
Alex Deucherc10c8f72017-02-10 18:09:32 -05001534 if (adev->mode_info.num_crtc)
1535 amdgpu_display_bandwidth_update(adev);
Rex Zhu5e876c62016-10-14 19:23:34 +08001536
1537 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
1538 struct amdgpu_ring *ring = adev->rings[i];
1539 if (ring && ring->ready)
1540 amdgpu_fence_wait_empty(ring);
1541 }
1542
Rex Zhu6d07fe72017-09-25 18:51:50 +08001543 if (adev->powerplay.pp_funcs->dispatch_tasks) {
Evan Quan39199b82017-12-29 14:46:13 +08001544 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_DISPLAY_CONFIG_CHANGE, NULL);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001545 } else {
1546 mutex_lock(&adev->pm.mutex);
1547 adev->pm.dpm.new_active_crtcs = 0;
1548 adev->pm.dpm.new_active_crtc_count = 0;
1549 if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
1550 list_for_each_entry(crtc,
1551 &ddev->mode_config.crtc_list, head) {
1552 amdgpu_crtc = to_amdgpu_crtc(crtc);
Harry Wentland45622362017-09-12 15:58:20 -04001553 if (amdgpu_crtc->enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -05001554 adev->pm.dpm.new_active_crtcs |= (1 << amdgpu_crtc->crtc_id);
1555 adev->pm.dpm.new_active_crtc_count++;
1556 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001557 }
1558 }
Rex Zhu1b5708f2015-11-10 18:25:24 -05001559 /* update battery/ac status */
1560 if (power_supply_is_system_supplied() > 0)
1561 adev->pm.dpm.ac_power = true;
1562 else
1563 adev->pm.dpm.ac_power = false;
1564
1565 amdgpu_dpm_change_power_state_locked(adev);
1566
1567 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001568 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001569}
1570
1571/*
1572 * Debugfs info
1573 */
1574#if defined(CONFIG_DEBUG_FS)
1575
Tom St Denis3de4ec52016-09-19 12:48:52 -04001576static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev)
1577{
Eric Huangcd7b0c62017-02-07 16:37:48 -05001578 uint32_t value;
Eric Huang4f9afc92017-01-24 16:59:27 -05001579 struct pp_gpu_power query = {0};
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001580 int size;
Tom St Denis3de4ec52016-09-19 12:48:52 -04001581
1582 /* sanity check PP is enabled */
1583 if (!(adev->powerplay.pp_funcs &&
1584 adev->powerplay.pp_funcs->read_sensor))
1585 return -EINVAL;
1586
1587 /* GPU Clocks */
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001588 size = sizeof(value);
Tom St Denis3de4ec52016-09-19 12:48:52 -04001589 seq_printf(m, "GFX Clocks and Power:\n");
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001590 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001591 seq_printf(m, "\t%u MHz (MCLK)\n", value/100);
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001592 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001593 seq_printf(m, "\t%u MHz (SCLK)\n", value/100);
Rex Zhu5ed8d652018-01-08 13:59:05 +08001594 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, (void *)&value, &size))
1595 seq_printf(m, "\t%u MHz (PSTATE_SCLK)\n", value/100);
1596 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, (void *)&value, &size))
1597 seq_printf(m, "\t%u MHz (PSTATE_MCLK)\n", value/100);
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001598 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001599 seq_printf(m, "\t%u mV (VDDGFX)\n", value);
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001600 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001601 seq_printf(m, "\t%u mV (VDDNB)\n", value);
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001602 size = sizeof(query);
1603 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, (void *)&query, &size)) {
Eric Huang4f9afc92017-01-24 16:59:27 -05001604 seq_printf(m, "\t%u.%u W (VDDC)\n", query.vddc_power >> 8,
1605 query.vddc_power & 0xff);
1606 seq_printf(m, "\t%u.%u W (VDDCI)\n", query.vddci_power >> 8,
1607 query.vddci_power & 0xff);
1608 seq_printf(m, "\t%u.%u W (max GPU)\n", query.max_gpu_power >> 8,
1609 query.max_gpu_power & 0xff);
1610 seq_printf(m, "\t%u.%u W (average GPU)\n", query.average_gpu_power >> 8,
1611 query.average_gpu_power & 0xff);
1612 }
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001613 size = sizeof(value);
Tom St Denis3de4ec52016-09-19 12:48:52 -04001614 seq_printf(m, "\n");
1615
1616 /* GPU Temp */
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001617 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001618 seq_printf(m, "GPU Temperature: %u C\n", value/1000);
1619
1620 /* GPU Load */
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001621 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001622 seq_printf(m, "GPU Load: %u %%\n", value);
1623 seq_printf(m, "\n");
1624
1625 /* UVD clocks */
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001626 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) {
Tom St Denis3de4ec52016-09-19 12:48:52 -04001627 if (!value) {
1628 seq_printf(m, "UVD: Disabled\n");
1629 } else {
1630 seq_printf(m, "UVD: Enabled\n");
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001631 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001632 seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001633 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001634 seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
1635 }
1636 }
1637 seq_printf(m, "\n");
1638
1639 /* VCE clocks */
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001640 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) {
Tom St Denis3de4ec52016-09-19 12:48:52 -04001641 if (!value) {
1642 seq_printf(m, "VCE: Disabled\n");
1643 } else {
1644 seq_printf(m, "VCE: Enabled\n");
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001645 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001646 seq_printf(m, "\t%u MHz (ECCLK)\n", value/100);
1647 }
1648 }
1649
1650 return 0;
1651}
1652
Huang Ruia8503b12017-01-05 19:17:13 +08001653static void amdgpu_parse_cg_state(struct seq_file *m, u32 flags)
1654{
1655 int i;
1656
1657 for (i = 0; clocks[i].flag; i++)
1658 seq_printf(m, "\t%s: %s\n", clocks[i].name,
1659 (flags & clocks[i].flag) ? "On" : "Off");
1660}
1661
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001662static int amdgpu_debugfs_pm_info(struct seq_file *m, void *data)
1663{
1664 struct drm_info_node *node = (struct drm_info_node *) m->private;
1665 struct drm_device *dev = node->minor->dev;
1666 struct amdgpu_device *adev = dev->dev_private;
Alex Deucher0c67df42016-02-19 15:30:15 -05001667 struct drm_device *ddev = adev->ddev;
Huang Rui6cb2d4e2017-01-05 18:44:41 +08001668 u32 flags = 0;
1669
Alex Deucher2990a1f2017-12-15 16:18:00 -05001670 amdgpu_device_ip_get_clockgating_state(adev, &flags);
Huang Rui6cb2d4e2017-01-05 18:44:41 +08001671 seq_printf(m, "Clock Gating Flags Mask: 0x%x\n", flags);
Huang Ruia8503b12017-01-05 19:17:13 +08001672 amdgpu_parse_cg_state(m, flags);
1673 seq_printf(m, "\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001674
Rex Zhu1b5708f2015-11-10 18:25:24 -05001675 if (!adev->pm.dpm_enabled) {
1676 seq_printf(m, "dpm not enabled\n");
1677 return 0;
1678 }
Alex Deucher0c67df42016-02-19 15:30:15 -05001679 if ((adev->flags & AMD_IS_PX) &&
1680 (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
1681 seq_printf(m, "PX asic powered off\n");
Rex Zhu6d07fe72017-09-25 18:51:50 +08001682 } else if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001683 mutex_lock(&adev->pm.mutex);
Rex Zhucd4d7462017-09-06 18:43:52 +08001684 if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level)
1685 adev->powerplay.pp_funcs->debugfs_print_current_performance_level(adev, m);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001686 else
1687 seq_printf(m, "Debugfs support not implemented for this asic\n");
1688 mutex_unlock(&adev->pm.mutex);
Rex Zhu6d07fe72017-09-25 18:51:50 +08001689 } else {
1690 return amdgpu_debugfs_pm_info_pp(m, adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001691 }
1692
1693 return 0;
1694}
1695
Nils Wallménius06ab6832016-05-02 12:46:15 -04001696static const struct drm_info_list amdgpu_pm_info_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001697 {"amdgpu_pm_info", amdgpu_debugfs_pm_info, 0, NULL},
1698};
1699#endif
1700
1701static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
1702{
1703#if defined(CONFIG_DEBUG_FS)
1704 return amdgpu_debugfs_add_files(adev, amdgpu_pm_info_list, ARRAY_SIZE(amdgpu_pm_info_list));
1705#else
1706 return 0;
1707#endif
1708}