blob: 734849fafe2803180ff36ec012a8980b9e36e71d [file] [log] [blame]
Liviu Dudau8e22d792015-04-02 19:48:39 +01001/*
2 * Copyright (C) 2013-2015 ARM Limited
3 * Author: Liviu Dudau <Liviu.Dudau@arm.com>
4 *
5 * This file is subject to the terms and conditions of the GNU General Public
6 * License. See the file COPYING in the main directory of this archive
7 * for more details.
8 *
9 * ARM HDLCD Driver
10 */
11
12#include <linux/module.h>
13#include <linux/spinlock.h>
14#include <linux/clk.h>
15#include <linux/component.h>
16#include <linux/list.h>
17#include <linux/of_graph.h>
18#include <linux/of_reserved_mem.h>
19#include <linux/pm_runtime.h>
20
21#include <drm/drmP.h>
22#include <drm/drm_atomic_helper.h>
23#include <drm/drm_crtc.h>
24#include <drm/drm_crtc_helper.h>
25#include <drm/drm_fb_helper.h>
26#include <drm/drm_fb_cma_helper.h>
27#include <drm/drm_gem_cma_helper.h>
28#include <drm/drm_of.h>
29
30#include "hdlcd_drv.h"
31#include "hdlcd_regs.h"
32
33static int hdlcd_load(struct drm_device *drm, unsigned long flags)
34{
35 struct hdlcd_drm_private *hdlcd = drm->dev_private;
36 struct platform_device *pdev = to_platform_device(drm->dev);
37 struct resource *res;
38 u32 version;
39 int ret;
40
41 hdlcd->clk = devm_clk_get(drm->dev, "pxlclk");
42 if (IS_ERR(hdlcd->clk))
43 return PTR_ERR(hdlcd->clk);
44
45#ifdef CONFIG_DEBUG_FS
46 atomic_set(&hdlcd->buffer_underrun_count, 0);
47 atomic_set(&hdlcd->bus_error_count, 0);
48 atomic_set(&hdlcd->vsync_count, 0);
49 atomic_set(&hdlcd->dma_end_count, 0);
50#endif
51
52 INIT_LIST_HEAD(&hdlcd->event_list);
53
54 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
55 hdlcd->mmio = devm_ioremap_resource(drm->dev, res);
56 if (IS_ERR(hdlcd->mmio)) {
57 DRM_ERROR("failed to map control registers area\n");
Liviu Dudau8e22d792015-04-02 19:48:39 +010058 hdlcd->mmio = NULL;
Alexey Brodkin61a6dcd2016-02-19 11:15:01 +030059 return PTR_ERR(hdlcd->mmio);
Liviu Dudau8e22d792015-04-02 19:48:39 +010060 }
61
62 version = hdlcd_read(hdlcd, HDLCD_REG_VERSION);
63 if ((version & HDLCD_PRODUCT_MASK) != HDLCD_PRODUCT_ID) {
64 DRM_ERROR("unknown product id: 0x%x\n", version);
Alexey Brodkin61a6dcd2016-02-19 11:15:01 +030065 return -EINVAL;
Liviu Dudau8e22d792015-04-02 19:48:39 +010066 }
67 DRM_INFO("found ARM HDLCD version r%dp%d\n",
68 (version & HDLCD_VERSION_MAJOR_MASK) >> 8,
69 version & HDLCD_VERSION_MINOR_MASK);
70
71 /* Get the optional framebuffer memory resource */
72 ret = of_reserved_mem_device_init(drm->dev);
73 if (ret && ret != -ENODEV)
Alexey Brodkin61a6dcd2016-02-19 11:15:01 +030074 return ret;
Liviu Dudau8e22d792015-04-02 19:48:39 +010075
76 ret = dma_set_mask_and_coherent(drm->dev, DMA_BIT_MASK(32));
77 if (ret)
78 goto setup_fail;
79
80 ret = hdlcd_setup_crtc(drm);
81 if (ret < 0) {
82 DRM_ERROR("failed to create crtc\n");
83 goto setup_fail;
84 }
85
86 pm_runtime_enable(drm->dev);
87
88 pm_runtime_get_sync(drm->dev);
89 ret = drm_irq_install(drm, platform_get_irq(pdev, 0));
90 pm_runtime_put_sync(drm->dev);
91 if (ret < 0) {
92 DRM_ERROR("failed to install IRQ handler\n");
93 goto irq_fail;
94 }
95
96 return 0;
97
98irq_fail:
99 drm_crtc_cleanup(&hdlcd->crtc);
100setup_fail:
101 of_reserved_mem_device_release(drm->dev);
Liviu Dudau8e22d792015-04-02 19:48:39 +0100102
103 return ret;
104}
105
106static void hdlcd_fb_output_poll_changed(struct drm_device *drm)
107{
108 struct hdlcd_drm_private *hdlcd = drm->dev_private;
109
110 if (hdlcd->fbdev)
111 drm_fbdev_cma_hotplug_event(hdlcd->fbdev);
112}
113
114static int hdlcd_atomic_commit(struct drm_device *dev,
115 struct drm_atomic_state *state, bool async)
116{
117 return drm_atomic_helper_commit(dev, state, false);
118}
119
120static const struct drm_mode_config_funcs hdlcd_mode_config_funcs = {
121 .fb_create = drm_fb_cma_create,
122 .output_poll_changed = hdlcd_fb_output_poll_changed,
123 .atomic_check = drm_atomic_helper_check,
124 .atomic_commit = hdlcd_atomic_commit,
125};
126
127static void hdlcd_setup_mode_config(struct drm_device *drm)
128{
129 drm_mode_config_init(drm);
130 drm->mode_config.min_width = 0;
131 drm->mode_config.min_height = 0;
132 drm->mode_config.max_width = HDLCD_MAX_XRES;
133 drm->mode_config.max_height = HDLCD_MAX_YRES;
134 drm->mode_config.funcs = &hdlcd_mode_config_funcs;
135}
136
137static void hdlcd_lastclose(struct drm_device *drm)
138{
139 struct hdlcd_drm_private *hdlcd = drm->dev_private;
140
141 drm_fbdev_cma_restore_mode(hdlcd->fbdev);
142}
143
144static irqreturn_t hdlcd_irq(int irq, void *arg)
145{
146 struct drm_device *drm = arg;
147 struct hdlcd_drm_private *hdlcd = drm->dev_private;
148 unsigned long irq_status;
149
150 irq_status = hdlcd_read(hdlcd, HDLCD_REG_INT_STATUS);
151
152#ifdef CONFIG_DEBUG_FS
153 if (irq_status & HDLCD_INTERRUPT_UNDERRUN)
154 atomic_inc(&hdlcd->buffer_underrun_count);
155
156 if (irq_status & HDLCD_INTERRUPT_DMA_END)
157 atomic_inc(&hdlcd->dma_end_count);
158
159 if (irq_status & HDLCD_INTERRUPT_BUS_ERROR)
160 atomic_inc(&hdlcd->bus_error_count);
161
162 if (irq_status & HDLCD_INTERRUPT_VSYNC)
163 atomic_inc(&hdlcd->vsync_count);
164
165#endif
166 if (irq_status & HDLCD_INTERRUPT_VSYNC) {
167 bool events_sent = false;
168 unsigned long flags;
169 struct drm_pending_vblank_event *e, *t;
170
171 drm_crtc_handle_vblank(&hdlcd->crtc);
172
173 spin_lock_irqsave(&drm->event_lock, flags);
174 list_for_each_entry_safe(e, t, &hdlcd->event_list, base.link) {
175 list_del(&e->base.link);
176 drm_crtc_send_vblank_event(&hdlcd->crtc, e);
177 events_sent = true;
178 }
179 if (events_sent)
180 drm_crtc_vblank_put(&hdlcd->crtc);
181 spin_unlock_irqrestore(&drm->event_lock, flags);
182 }
183
184 /* acknowledge interrupt(s) */
185 hdlcd_write(hdlcd, HDLCD_REG_INT_CLEAR, irq_status);
186
187 return IRQ_HANDLED;
188}
189
190static void hdlcd_irq_preinstall(struct drm_device *drm)
191{
192 struct hdlcd_drm_private *hdlcd = drm->dev_private;
193 /* Ensure interrupts are disabled */
194 hdlcd_write(hdlcd, HDLCD_REG_INT_MASK, 0);
195 hdlcd_write(hdlcd, HDLCD_REG_INT_CLEAR, ~0);
196}
197
198static int hdlcd_irq_postinstall(struct drm_device *drm)
199{
200#ifdef CONFIG_DEBUG_FS
201 struct hdlcd_drm_private *hdlcd = drm->dev_private;
202 unsigned long irq_mask = hdlcd_read(hdlcd, HDLCD_REG_INT_MASK);
203
204 /* enable debug interrupts */
205 irq_mask |= HDLCD_DEBUG_INT_MASK;
206
207 hdlcd_write(hdlcd, HDLCD_REG_INT_MASK, irq_mask);
208#endif
209 return 0;
210}
211
212static void hdlcd_irq_uninstall(struct drm_device *drm)
213{
214 struct hdlcd_drm_private *hdlcd = drm->dev_private;
215 /* disable all the interrupts that we might have enabled */
216 unsigned long irq_mask = hdlcd_read(hdlcd, HDLCD_REG_INT_MASK);
217
218#ifdef CONFIG_DEBUG_FS
219 /* disable debug interrupts */
220 irq_mask &= ~HDLCD_DEBUG_INT_MASK;
221#endif
222
223 /* disable vsync interrupts */
224 irq_mask &= ~HDLCD_INTERRUPT_VSYNC;
225
226 hdlcd_write(hdlcd, HDLCD_REG_INT_MASK, irq_mask);
227}
228
229static int hdlcd_enable_vblank(struct drm_device *drm, unsigned int crtc)
230{
231 struct hdlcd_drm_private *hdlcd = drm->dev_private;
232 unsigned int mask = hdlcd_read(hdlcd, HDLCD_REG_INT_MASK);
233
234 hdlcd_write(hdlcd, HDLCD_REG_INT_MASK, mask | HDLCD_INTERRUPT_VSYNC);
235
236 return 0;
237}
238
239static void hdlcd_disable_vblank(struct drm_device *drm, unsigned int crtc)
240{
241 struct hdlcd_drm_private *hdlcd = drm->dev_private;
242 unsigned int mask = hdlcd_read(hdlcd, HDLCD_REG_INT_MASK);
243
244 hdlcd_write(hdlcd, HDLCD_REG_INT_MASK, mask & ~HDLCD_INTERRUPT_VSYNC);
245}
246
247#ifdef CONFIG_DEBUG_FS
248static int hdlcd_show_underrun_count(struct seq_file *m, void *arg)
249{
250 struct drm_info_node *node = (struct drm_info_node *)m->private;
251 struct drm_device *drm = node->minor->dev;
252 struct hdlcd_drm_private *hdlcd = drm->dev_private;
253
254 seq_printf(m, "underrun : %d\n", atomic_read(&hdlcd->buffer_underrun_count));
255 seq_printf(m, "dma_end : %d\n", atomic_read(&hdlcd->dma_end_count));
256 seq_printf(m, "bus_error: %d\n", atomic_read(&hdlcd->bus_error_count));
257 seq_printf(m, "vsync : %d\n", atomic_read(&hdlcd->vsync_count));
258 return 0;
259}
260
261static int hdlcd_show_pxlclock(struct seq_file *m, void *arg)
262{
263 struct drm_info_node *node = (struct drm_info_node *)m->private;
264 struct drm_device *drm = node->minor->dev;
265 struct hdlcd_drm_private *hdlcd = drm->dev_private;
266 unsigned long clkrate = clk_get_rate(hdlcd->clk);
267 unsigned long mode_clock = hdlcd->crtc.mode.crtc_clock * 1000;
268
269 seq_printf(m, "hw : %lu\n", clkrate);
270 seq_printf(m, "mode: %lu\n", mode_clock);
271 return 0;
272}
273
274static struct drm_info_list hdlcd_debugfs_list[] = {
275 { "interrupt_count", hdlcd_show_underrun_count, 0 },
276 { "clocks", hdlcd_show_pxlclock, 0 },
277};
278
279static int hdlcd_debugfs_init(struct drm_minor *minor)
280{
281 return drm_debugfs_create_files(hdlcd_debugfs_list,
282 ARRAY_SIZE(hdlcd_debugfs_list), minor->debugfs_root, minor);
283}
284
285static void hdlcd_debugfs_cleanup(struct drm_minor *minor)
286{
287 drm_debugfs_remove_files(hdlcd_debugfs_list,
288 ARRAY_SIZE(hdlcd_debugfs_list), minor);
289}
290#endif
291
292static const struct file_operations fops = {
293 .owner = THIS_MODULE,
294 .open = drm_open,
295 .release = drm_release,
296 .unlocked_ioctl = drm_ioctl,
297#ifdef CONFIG_COMPAT
298 .compat_ioctl = drm_compat_ioctl,
299#endif
300 .poll = drm_poll,
301 .read = drm_read,
302 .llseek = noop_llseek,
303 .mmap = drm_gem_cma_mmap,
304};
305
306static struct drm_driver hdlcd_driver = {
307 .driver_features = DRIVER_HAVE_IRQ | DRIVER_GEM |
308 DRIVER_MODESET | DRIVER_PRIME |
309 DRIVER_ATOMIC,
310 .lastclose = hdlcd_lastclose,
311 .irq_handler = hdlcd_irq,
312 .irq_preinstall = hdlcd_irq_preinstall,
313 .irq_postinstall = hdlcd_irq_postinstall,
314 .irq_uninstall = hdlcd_irq_uninstall,
315 .get_vblank_counter = drm_vblank_no_hw_counter,
316 .enable_vblank = hdlcd_enable_vblank,
317 .disable_vblank = hdlcd_disable_vblank,
318 .gem_free_object = drm_gem_cma_free_object,
319 .gem_vm_ops = &drm_gem_cma_vm_ops,
320 .dumb_create = drm_gem_cma_dumb_create,
321 .dumb_map_offset = drm_gem_cma_dumb_map_offset,
322 .dumb_destroy = drm_gem_dumb_destroy,
323 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
324 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
325 .gem_prime_export = drm_gem_prime_export,
326 .gem_prime_import = drm_gem_prime_import,
327 .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
328 .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
329 .gem_prime_vmap = drm_gem_cma_prime_vmap,
330 .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
331 .gem_prime_mmap = drm_gem_cma_prime_mmap,
332#ifdef CONFIG_DEBUG_FS
333 .debugfs_init = hdlcd_debugfs_init,
334 .debugfs_cleanup = hdlcd_debugfs_cleanup,
335#endif
336 .fops = &fops,
337 .name = "hdlcd",
338 .desc = "ARM HDLCD Controller DRM",
339 .date = "20151021",
340 .major = 1,
341 .minor = 0,
342};
343
344static int hdlcd_drm_bind(struct device *dev)
345{
346 struct drm_device *drm;
347 struct hdlcd_drm_private *hdlcd;
348 int ret;
349
350 hdlcd = devm_kzalloc(dev, sizeof(*hdlcd), GFP_KERNEL);
351 if (!hdlcd)
352 return -ENOMEM;
353
354 drm = drm_dev_alloc(&hdlcd_driver, dev);
355 if (!drm)
356 return -ENOMEM;
357
358 drm->dev_private = hdlcd;
359 hdlcd_setup_mode_config(drm);
360 ret = hdlcd_load(drm, 0);
361 if (ret)
362 goto err_free;
363
364 ret = drm_dev_register(drm, 0);
365 if (ret)
366 goto err_unload;
367
368 dev_set_drvdata(dev, drm);
369
370 ret = component_bind_all(dev, drm);
371 if (ret) {
372 DRM_ERROR("Failed to bind all components\n");
373 goto err_unregister;
374 }
375
376 ret = drm_vblank_init(drm, drm->mode_config.num_crtc);
377 if (ret < 0) {
378 DRM_ERROR("failed to initialise vblank\n");
379 goto err_vblank;
380 }
381 drm->vblank_disable_allowed = true;
382
383 drm_mode_config_reset(drm);
384 drm_kms_helper_poll_init(drm);
385
386 hdlcd->fbdev = drm_fbdev_cma_init(drm, 32, drm->mode_config.num_crtc,
387 drm->mode_config.num_connector);
388
389 if (IS_ERR(hdlcd->fbdev)) {
390 ret = PTR_ERR(hdlcd->fbdev);
391 hdlcd->fbdev = NULL;
392 goto err_fbdev;
393 }
394
395 return 0;
396
397err_fbdev:
398 drm_kms_helper_poll_fini(drm);
399 drm_mode_config_cleanup(drm);
400 drm_vblank_cleanup(drm);
401err_vblank:
402 component_unbind_all(dev, drm);
403err_unregister:
404 drm_dev_unregister(drm);
405err_unload:
406 pm_runtime_get_sync(drm->dev);
407 drm_irq_uninstall(drm);
408 pm_runtime_put_sync(drm->dev);
409 pm_runtime_disable(drm->dev);
410 of_reserved_mem_device_release(drm->dev);
Liviu Dudau8e22d792015-04-02 19:48:39 +0100411err_free:
412 drm_dev_unref(drm);
413
414 return ret;
415}
416
417static void hdlcd_drm_unbind(struct device *dev)
418{
419 struct drm_device *drm = dev_get_drvdata(dev);
420 struct hdlcd_drm_private *hdlcd = drm->dev_private;
421
422 if (hdlcd->fbdev) {
423 drm_fbdev_cma_fini(hdlcd->fbdev);
424 hdlcd->fbdev = NULL;
425 }
426 drm_kms_helper_poll_fini(drm);
427 component_unbind_all(dev, drm);
428 drm_vblank_cleanup(drm);
429 pm_runtime_get_sync(drm->dev);
430 drm_irq_uninstall(drm);
431 pm_runtime_put_sync(drm->dev);
432 pm_runtime_disable(drm->dev);
433 of_reserved_mem_device_release(drm->dev);
Liviu Dudau8e22d792015-04-02 19:48:39 +0100434 drm_mode_config_cleanup(drm);
435 drm_dev_unregister(drm);
436 drm_dev_unref(drm);
437 drm->dev_private = NULL;
438 dev_set_drvdata(dev, NULL);
439}
440
441static const struct component_master_ops hdlcd_master_ops = {
442 .bind = hdlcd_drm_bind,
443 .unbind = hdlcd_drm_unbind,
444};
445
446static int compare_dev(struct device *dev, void *data)
447{
448 return dev->of_node == data;
449}
450
451static int hdlcd_probe(struct platform_device *pdev)
452{
453 struct device_node *port, *ep;
454 struct component_match *match = NULL;
455
456 if (!pdev->dev.of_node)
457 return -ENODEV;
458
459 /* there is only one output port inside each device, find it */
460 ep = of_graph_get_next_endpoint(pdev->dev.of_node, NULL);
461 if (!ep)
462 return -ENODEV;
463
464 if (!of_device_is_available(ep)) {
465 of_node_put(ep);
466 return -ENODEV;
467 }
468
469 /* add the remote encoder port as component */
470 port = of_graph_get_remote_port_parent(ep);
471 of_node_put(ep);
472 if (!port || !of_device_is_available(port)) {
473 of_node_put(port);
474 return -EAGAIN;
475 }
476
477 component_match_add(&pdev->dev, &match, compare_dev, port);
478
479 return component_master_add_with_match(&pdev->dev, &hdlcd_master_ops,
480 match);
481}
482
483static int hdlcd_remove(struct platform_device *pdev)
484{
485 component_master_del(&pdev->dev, &hdlcd_master_ops);
486 return 0;
487}
488
489static const struct of_device_id hdlcd_of_match[] = {
490 { .compatible = "arm,hdlcd" },
491 {},
492};
493MODULE_DEVICE_TABLE(of, hdlcd_of_match);
494
495static int __maybe_unused hdlcd_pm_suspend(struct device *dev)
496{
497 struct drm_device *drm = dev_get_drvdata(dev);
498 struct drm_crtc *crtc;
499
500 if (pm_runtime_suspended(dev))
501 return 0;
502
503 drm_modeset_lock_all(drm);
504 list_for_each_entry(crtc, &drm->mode_config.crtc_list, head)
505 hdlcd_crtc_suspend(crtc);
506 drm_modeset_unlock_all(drm);
507 return 0;
508}
509
510static int __maybe_unused hdlcd_pm_resume(struct device *dev)
511{
512 struct drm_device *drm = dev_get_drvdata(dev);
513 struct drm_crtc *crtc;
514
515 if (!pm_runtime_suspended(dev))
516 return 0;
517
518 drm_modeset_lock_all(drm);
519 list_for_each_entry(crtc, &drm->mode_config.crtc_list, head)
520 hdlcd_crtc_resume(crtc);
521 drm_modeset_unlock_all(drm);
522 return 0;
523}
524
525static SIMPLE_DEV_PM_OPS(hdlcd_pm_ops, hdlcd_pm_suspend, hdlcd_pm_resume);
526
527static struct platform_driver hdlcd_platform_driver = {
528 .probe = hdlcd_probe,
529 .remove = hdlcd_remove,
530 .driver = {
531 .name = "hdlcd",
532 .pm = &hdlcd_pm_ops,
533 .of_match_table = hdlcd_of_match,
534 },
535};
536
537module_platform_driver(hdlcd_platform_driver);
538
539MODULE_AUTHOR("Liviu Dudau");
540MODULE_DESCRIPTION("ARM HDLCD DRM driver");
541MODULE_LICENSE("GPL v2");