blob: df01aa398cc5d570c54709b52cf653ebabf99c69 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Jerome Glissec010f802009-09-30 22:09:06 +020028/* RS600 / Radeon X1250/X1270 integrated GPU
29 *
30 * This file gather function specific to RS600 which is the IGP of
31 * the X1250/X1270 family supporting intel CPU (while RS690/RS740
32 * is the X1250/X1270 supporting AMD CPU). The display engine are
33 * the avivo one, bios is an atombios, 3D block are the one of the
34 * R4XX family. The GART is different from the RS400 one and is very
35 * close to the one of the R600 family (R600 likely being an evolution
36 * of the RS600 GART block).
37 */
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/drmP.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000040#include "radeon_asic.h"
Jerome Glissec010f802009-09-30 22:09:06 +020041#include "atom.h"
42#include "rs600d.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020043
Dave Airlie3f7dc91a2009-08-27 11:10:15 +100044#include "rs600_reg_safe.h"
45
Lauri Kasanen1109ca02012-08-31 13:43:50 -040046static void rs600_gpu_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020047int rs600_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020048
Alex Deucher75104fa2012-08-15 17:06:28 -040049static const u32 crtc_offsets[2] =
50{
51 0,
52 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
53};
54
Alex Deucherbea54972013-04-09 18:41:15 -040055static bool avivo_is_in_vblank(struct radeon_device *rdev, int crtc)
56{
57 if (RREG32(AVIVO_D1CRTC_STATUS + crtc_offsets[crtc]) & AVIVO_D1CRTC_V_BLANK)
58 return true;
59 else
60 return false;
61}
62
63static bool avivo_is_counter_moving(struct radeon_device *rdev, int crtc)
64{
65 u32 pos1, pos2;
66
67 pos1 = RREG32(AVIVO_D1CRTC_STATUS_POSITION + crtc_offsets[crtc]);
68 pos2 = RREG32(AVIVO_D1CRTC_STATUS_POSITION + crtc_offsets[crtc]);
69
70 if (pos1 != pos2)
71 return true;
72 else
73 return false;
74}
75
76/**
77 * avivo_wait_for_vblank - vblank wait asic callback.
78 *
79 * @rdev: radeon_device pointer
80 * @crtc: crtc to wait for vblank on
81 *
82 * Wait for vblank on the requested crtc (r5xx-r7xx).
83 */
Alex Deucher3ae19b72012-02-23 17:53:37 -050084void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc)
85{
Alex Deucherbea54972013-04-09 18:41:15 -040086 unsigned i = 0;
Alex Deucher3ae19b72012-02-23 17:53:37 -050087
Alex Deucher75104fa2012-08-15 17:06:28 -040088 if (crtc >= rdev->num_crtc)
89 return;
90
Alex Deucherbea54972013-04-09 18:41:15 -040091 if (!(RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[crtc]) & AVIVO_CRTC_EN))
92 return;
93
94 /* depending on when we hit vblank, we may be close to active; if so,
95 * wait for another frame.
96 */
97 while (avivo_is_in_vblank(rdev, crtc)) {
98 if (i++ % 100 == 0) {
99 if (!avivo_is_counter_moving(rdev, crtc))
Alex Deucher3ae19b72012-02-23 17:53:37 -0500100 break;
Alex Deucher3ae19b72012-02-23 17:53:37 -0500101 }
Alex Deucherbea54972013-04-09 18:41:15 -0400102 }
103
104 while (!avivo_is_in_vblank(rdev, crtc)) {
105 if (i++ % 100 == 0) {
106 if (!avivo_is_counter_moving(rdev, crtc))
Alex Deucher3ae19b72012-02-23 17:53:37 -0500107 break;
Alex Deucher3ae19b72012-02-23 17:53:37 -0500108 }
109 }
110}
111
Alex Deucher6f34be52010-11-21 10:59:01 -0500112void rs600_pre_page_flip(struct radeon_device *rdev, int crtc)
113{
Alex Deucher6f34be52010-11-21 10:59:01 -0500114 /* enable the pflip int */
115 radeon_irq_kms_pflip_irq_get(rdev, crtc);
116}
117
118void rs600_post_page_flip(struct radeon_device *rdev, int crtc)
119{
120 /* disable the pflip int */
121 radeon_irq_kms_pflip_irq_put(rdev, crtc);
122}
123
124u32 rs600_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
125{
126 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
127 u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
Alex Deucherf6496472011-11-28 14:49:26 -0500128 int i;
Alex Deucher6f34be52010-11-21 10:59:01 -0500129
130 /* Lock the graphics update lock */
131 tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
132 WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
133
134 /* update the scanout addresses */
135 WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
136 (u32)crtc_base);
137 WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
138 (u32)crtc_base);
139
140 /* Wait for update_pending to go high. */
Alex Deucherf6496472011-11-28 14:49:26 -0500141 for (i = 0; i < rdev->usec_timeout; i++) {
142 if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
143 break;
144 udelay(1);
145 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500146 DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
147
148 /* Unlock the lock, so double-buffering can take place inside vblank */
149 tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
150 WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
151
152 /* Return current update_pending status: */
153 return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
154}
155
Alex Deucher134b4802013-09-23 12:22:11 -0400156void avivo_program_fmt(struct drm_encoder *encoder)
157{
158 struct drm_device *dev = encoder->dev;
159 struct radeon_device *rdev = dev->dev_private;
160 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
161 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
162 int bpc = 0;
163 u32 tmp = 0;
164 bool dither = false;
165
166 if (connector)
167 bpc = radeon_get_monitor_bpc(connector);
168
169 /* LVDS FMT is set up by atom */
170 if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
171 return;
172
173 if (bpc == 0)
174 return;
175
176 switch (bpc) {
177 case 6:
178 if (dither)
179 /* XXX sort out optimal dither settings */
180 tmp |= AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
181 else
182 tmp |= AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN;
183 break;
184 case 8:
185 if (dither)
186 /* XXX sort out optimal dither settings */
187 tmp |= (AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN |
188 AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH);
189 else
190 tmp |= (AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN |
191 AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH);
192 break;
193 case 10:
194 default:
195 /* not needed */
196 break;
197 }
198
199 switch (radeon_encoder->encoder_id) {
200 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
201 WREG32(AVIVO_TMDSA_BIT_DEPTH_CONTROL, tmp);
202 break;
203 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
204 WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, tmp);
205 break;
206 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
207 WREG32(AVIVO_DVOA_BIT_DEPTH_CONTROL, tmp);
208 break;
209 case ENCODER_OBJECT_ID_INTERNAL_DDI:
210 WREG32(AVIVO_DDIA_BIT_DEPTH_CONTROL, tmp);
211 break;
212 default:
213 break;
214 }
215}
216
Alex Deucher49e02b72010-04-23 17:57:27 -0400217void rs600_pm_misc(struct radeon_device *rdev)
218{
Alex Deucher49e02b72010-04-23 17:57:27 -0400219 int requested_index = rdev->pm.requested_power_state_index;
220 struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
221 struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
222 u32 tmp, dyn_pwrmgt_sclk_length, dyn_sclk_vol_cntl;
Alex Deucher536fcd52010-04-29 16:33:38 -0400223 u32 hdp_dyn_cntl, /*mc_host_dyn_cntl,*/ dyn_backbias_cntl;
Alex Deucher49e02b72010-04-23 17:57:27 -0400224
225 if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
226 if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
227 tmp = RREG32(voltage->gpio.reg);
228 if (voltage->active_high)
229 tmp |= voltage->gpio.mask;
230 else
231 tmp &= ~(voltage->gpio.mask);
232 WREG32(voltage->gpio.reg, tmp);
233 if (voltage->delay)
234 udelay(voltage->delay);
235 } else {
236 tmp = RREG32(voltage->gpio.reg);
237 if (voltage->active_high)
238 tmp &= ~voltage->gpio.mask;
239 else
240 tmp |= voltage->gpio.mask;
241 WREG32(voltage->gpio.reg, tmp);
242 if (voltage->delay)
243 udelay(voltage->delay);
244 }
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400245 } else if (voltage->type == VOLTAGE_VDDC)
Alex Deucher8a83ec52011-04-12 14:49:23 -0400246 radeon_atom_set_voltage(rdev, voltage->vddc_id, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher49e02b72010-04-23 17:57:27 -0400247
248 dyn_pwrmgt_sclk_length = RREG32_PLL(DYN_PWRMGT_SCLK_LENGTH);
249 dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_HILEN(0xf);
250 dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_LOLEN(0xf);
251 if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
252 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) {
253 dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(2);
254 dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(2);
255 } else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) {
256 dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(4);
257 dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(4);
258 }
259 } else {
260 dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(1);
261 dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(1);
262 }
263 WREG32_PLL(DYN_PWRMGT_SCLK_LENGTH, dyn_pwrmgt_sclk_length);
264
265 dyn_sclk_vol_cntl = RREG32_PLL(DYN_SCLK_VOL_CNTL);
266 if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
267 dyn_sclk_vol_cntl |= IO_CG_VOLTAGE_DROP;
268 if (voltage->delay) {
269 dyn_sclk_vol_cntl |= VOLTAGE_DROP_SYNC;
270 dyn_sclk_vol_cntl |= VOLTAGE_DELAY_SEL(voltage->delay);
271 } else
272 dyn_sclk_vol_cntl &= ~VOLTAGE_DROP_SYNC;
273 } else
274 dyn_sclk_vol_cntl &= ~IO_CG_VOLTAGE_DROP;
275 WREG32_PLL(DYN_SCLK_VOL_CNTL, dyn_sclk_vol_cntl);
276
277 hdp_dyn_cntl = RREG32_PLL(HDP_DYN_CNTL);
278 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
279 hdp_dyn_cntl &= ~HDP_FORCEON;
280 else
281 hdp_dyn_cntl |= HDP_FORCEON;
282 WREG32_PLL(HDP_DYN_CNTL, hdp_dyn_cntl);
Alex Deucher536fcd52010-04-29 16:33:38 -0400283#if 0
284 /* mc_host_dyn seems to cause hangs from time to time */
Alex Deucher49e02b72010-04-23 17:57:27 -0400285 mc_host_dyn_cntl = RREG32_PLL(MC_HOST_DYN_CNTL);
286 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN)
287 mc_host_dyn_cntl &= ~MC_HOST_FORCEON;
288 else
289 mc_host_dyn_cntl |= MC_HOST_FORCEON;
290 WREG32_PLL(MC_HOST_DYN_CNTL, mc_host_dyn_cntl);
Alex Deucher536fcd52010-04-29 16:33:38 -0400291#endif
292 dyn_backbias_cntl = RREG32_PLL(DYN_BACKBIAS_CNTL);
293 if (ps->misc & ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN)
294 dyn_backbias_cntl |= IO_CG_BACKBIAS_EN;
295 else
296 dyn_backbias_cntl &= ~IO_CG_BACKBIAS_EN;
297 WREG32_PLL(DYN_BACKBIAS_CNTL, dyn_backbias_cntl);
Alex Deucher49e02b72010-04-23 17:57:27 -0400298
299 /* set pcie lanes */
300 if ((rdev->flags & RADEON_IS_PCIE) &&
301 !(rdev->flags & RADEON_IS_IGP) &&
Alex Deucher798bcf72012-02-23 17:53:48 -0500302 rdev->asic->pm.set_pcie_lanes &&
Alex Deucher49e02b72010-04-23 17:57:27 -0400303 (ps->pcie_lanes !=
304 rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
305 radeon_set_pcie_lanes(rdev,
306 ps->pcie_lanes);
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400307 DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
Alex Deucher49e02b72010-04-23 17:57:27 -0400308 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400309}
310
311void rs600_pm_prepare(struct radeon_device *rdev)
312{
313 struct drm_device *ddev = rdev->ddev;
314 struct drm_crtc *crtc;
315 struct radeon_crtc *radeon_crtc;
316 u32 tmp;
317
318 /* disable any active CRTCs */
319 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
320 radeon_crtc = to_radeon_crtc(crtc);
321 if (radeon_crtc->enabled) {
322 tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
323 tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
324 WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
325 }
326 }
327}
328
329void rs600_pm_finish(struct radeon_device *rdev)
330{
331 struct drm_device *ddev = rdev->ddev;
332 struct drm_crtc *crtc;
333 struct radeon_crtc *radeon_crtc;
334 u32 tmp;
335
336 /* enable any active CRTCs */
337 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
338 radeon_crtc = to_radeon_crtc(crtc);
339 if (radeon_crtc->enabled) {
340 tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
341 tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
342 WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
343 }
344 }
345}
346
Alex Deucherdcfdd402009-12-04 15:04:19 -0500347/* hpd for digital panel detect/disconnect */
348bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
349{
350 u32 tmp;
351 bool connected = false;
352
353 switch (hpd) {
354 case RADEON_HPD_1:
355 tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS);
356 if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp))
357 connected = true;
358 break;
359 case RADEON_HPD_2:
360 tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS);
361 if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp))
362 connected = true;
363 break;
364 default:
365 break;
366 }
367 return connected;
368}
369
370void rs600_hpd_set_polarity(struct radeon_device *rdev,
371 enum radeon_hpd_id hpd)
372{
373 u32 tmp;
374 bool connected = rs600_hpd_sense(rdev, hpd);
375
376 switch (hpd) {
377 case RADEON_HPD_1:
378 tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
379 if (connected)
380 tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
381 else
382 tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
383 WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
384 break;
385 case RADEON_HPD_2:
386 tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
387 if (connected)
388 tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
389 else
390 tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
391 WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
392 break;
393 default:
394 break;
395 }
396}
397
398void rs600_hpd_init(struct radeon_device *rdev)
399{
400 struct drm_device *dev = rdev->ddev;
401 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200402 unsigned enable = 0;
Alex Deucherdcfdd402009-12-04 15:04:19 -0500403
404 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
405 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
406 switch (radeon_connector->hpd.hpd) {
407 case RADEON_HPD_1:
408 WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
409 S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
Alex Deucherdcfdd402009-12-04 15:04:19 -0500410 break;
411 case RADEON_HPD_2:
412 WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
413 S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
Alex Deucherdcfdd402009-12-04 15:04:19 -0500414 break;
415 default:
416 break;
417 }
Christian Koenigfb982572012-05-17 01:33:30 +0200418 enable |= 1 << radeon_connector->hpd.hpd;
Alex Deucher64912e92011-11-03 11:21:39 -0400419 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deucherdcfdd402009-12-04 15:04:19 -0500420 }
Christian Koenigfb982572012-05-17 01:33:30 +0200421 radeon_irq_kms_enable_hpd(rdev, enable);
Alex Deucherdcfdd402009-12-04 15:04:19 -0500422}
423
424void rs600_hpd_fini(struct radeon_device *rdev)
425{
426 struct drm_device *dev = rdev->ddev;
427 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200428 unsigned disable = 0;
Alex Deucherdcfdd402009-12-04 15:04:19 -0500429
430 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
431 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
432 switch (radeon_connector->hpd.hpd) {
433 case RADEON_HPD_1:
434 WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
435 S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
Alex Deucherdcfdd402009-12-04 15:04:19 -0500436 break;
437 case RADEON_HPD_2:
438 WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
439 S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
Alex Deucherdcfdd402009-12-04 15:04:19 -0500440 break;
441 default:
442 break;
443 }
Christian Koenigfb982572012-05-17 01:33:30 +0200444 disable |= 1 << radeon_connector->hpd.hpd;
Alex Deucherdcfdd402009-12-04 15:04:19 -0500445 }
Christian Koenigfb982572012-05-17 01:33:30 +0200446 radeon_irq_kms_disable_hpd(rdev, disable);
Alex Deucherdcfdd402009-12-04 15:04:19 -0500447}
448
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000449int rs600_asic_reset(struct radeon_device *rdev)
450{
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000451 struct rv515_mc_save save;
Alex Deucher25b2ec5b2011-01-11 13:36:55 -0500452 u32 status, tmp;
453 int ret = 0;
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000454
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000455 status = RREG32(R_000E40_RBBM_STATUS);
456 if (!G_000E40_GUI_ACTIVE(status)) {
457 return 0;
458 }
Alex Deucher25b2ec5b2011-01-11 13:36:55 -0500459 /* Stops all mc clients */
460 rv515_mc_stop(rdev, &save);
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000461 status = RREG32(R_000E40_RBBM_STATUS);
462 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
463 /* stop CP */
464 WREG32(RADEON_CP_CSQ_CNTL, 0);
465 tmp = RREG32(RADEON_CP_RB_CNTL);
466 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
467 WREG32(RADEON_CP_RB_RPTR_WR, 0);
468 WREG32(RADEON_CP_RB_WPTR, 0);
469 WREG32(RADEON_CP_RB_CNTL, tmp);
470 pci_save_state(rdev->pdev);
471 /* disable bus mastering */
Michel Dänzer642ce522012-01-12 16:04:11 +0100472 pci_clear_master(rdev->pdev);
473 mdelay(1);
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000474 /* reset GA+VAP */
475 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
476 S_0000F0_SOFT_RESET_GA(1));
477 RREG32(R_0000F0_RBBM_SOFT_RESET);
478 mdelay(500);
479 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
480 mdelay(1);
481 status = RREG32(R_000E40_RBBM_STATUS);
482 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
483 /* reset CP */
484 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
485 RREG32(R_0000F0_RBBM_SOFT_RESET);
486 mdelay(500);
487 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
488 mdelay(1);
489 status = RREG32(R_000E40_RBBM_STATUS);
490 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
491 /* reset MC */
492 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_MC(1));
493 RREG32(R_0000F0_RBBM_SOFT_RESET);
494 mdelay(500);
495 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
496 mdelay(1);
497 status = RREG32(R_000E40_RBBM_STATUS);
498 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
499 /* restore PCI & busmastering */
500 pci_restore_state(rdev->pdev);
501 /* Check if GPU is idle */
502 if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
503 dev_err(rdev->dev, "failed to reset GPU\n");
Alex Deucher25b2ec5b2011-01-11 13:36:55 -0500504 ret = -1;
505 } else
506 dev_info(rdev->dev, "GPU reset succeed\n");
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000507 rv515_mc_resume(rdev, &save);
Alex Deucher25b2ec5b2011-01-11 13:36:55 -0500508 return ret;
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000509}
510
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200511/*
512 * GART.
513 */
514void rs600_gart_tlb_flush(struct radeon_device *rdev)
515{
516 uint32_t tmp;
517
Jerome Glissec010f802009-09-30 22:09:06 +0200518 tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
519 tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
520 WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200521
Jerome Glissec010f802009-09-30 22:09:06 +0200522 tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
Jerome Glisse30f69f32010-04-16 18:46:35 +0200523 tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1);
Jerome Glissec010f802009-09-30 22:09:06 +0200524 WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200525
Jerome Glissec010f802009-09-30 22:09:06 +0200526 tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
527 tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
528 WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
529 tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200530}
531
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400532static int rs600_gart_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200533{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200534 int r;
535
Jerome Glissec9a1be92011-11-03 11:16:49 -0400536 if (rdev->gart.robj) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000537 WARN(1, "RS600 GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200538 return 0;
539 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200540 /* Initialize common gart structure */
541 r = radeon_gart_init(rdev);
542 if (r) {
543 return r;
544 }
545 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
Jerome Glisse4aac0472009-09-14 18:29:49 +0200546 return radeon_gart_table_vram_alloc(rdev);
547}
548
Alex Deuchere22e6d22011-07-11 20:27:23 +0000549static int rs600_gart_enable(struct radeon_device *rdev)
Jerome Glisse4aac0472009-09-14 18:29:49 +0200550{
Jerome Glissec010f802009-09-30 22:09:06 +0200551 u32 tmp;
Jerome Glisse4aac0472009-09-14 18:29:49 +0200552 int r, i;
553
Jerome Glissec9a1be92011-11-03 11:16:49 -0400554 if (rdev->gart.robj == NULL) {
Jerome Glisse4aac0472009-09-14 18:29:49 +0200555 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
556 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200557 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200558 r = radeon_gart_table_vram_pin(rdev);
559 if (r)
560 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000561 radeon_gart_restore(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +0200562 /* Enable bus master */
Alex Deuchere22e6d22011-07-11 20:27:23 +0000563 tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
564 WREG32(RADEON_BUS_CNTL, tmp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200565 /* FIXME: setup default page */
Jerome Glissec010f802009-09-30 22:09:06 +0200566 WREG32_MC(R_000100_MC_PT0_CNTL,
Alex Deucher4f15d242009-12-05 17:55:37 -0500567 (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
568 S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
569
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200570 for (i = 0; i < 19; i++) {
Jerome Glissec010f802009-09-30 22:09:06 +0200571 WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
Alex Deucher4f15d242009-12-05 17:55:37 -0500572 S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
573 S_00016C_SYSTEM_ACCESS_MODE_MASK(
574 V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
575 S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
576 V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
577 S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
578 S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
579 S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200580 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200581 /* enable first context */
Jerome Glissec010f802009-09-30 22:09:06 +0200582 WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
Alex Deucher4f15d242009-12-05 17:55:37 -0500583 S_000102_ENABLE_PAGE_TABLE(1) |
584 S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
585
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200586 /* disable all other contexts */
Alex Deucher4f15d242009-12-05 17:55:37 -0500587 for (i = 1; i < 8; i++)
Jerome Glissec010f802009-09-30 22:09:06 +0200588 WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200589
590 /* setup the page table */
Jerome Glissec010f802009-09-30 22:09:06 +0200591 WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
Alex Deucher4f15d242009-12-05 17:55:37 -0500592 rdev->gart.table_addr);
593 WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
594 WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
Jerome Glissec010f802009-09-30 22:09:06 +0200595 WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200596
Alex Deucher4f15d242009-12-05 17:55:37 -0500597 /* System context maps to VRAM space */
598 WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
599 WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
600
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200601 /* enable page tables */
Jerome Glissec010f802009-09-30 22:09:06 +0200602 tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
603 WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
604 tmp = RREG32_MC(R_000009_MC_CNTL1);
605 WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200606 rs600_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000607 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
608 (unsigned)(rdev->mc.gtt_size >> 20),
609 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200610 rdev->gart.ready = true;
611 return 0;
612}
613
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400614static void rs600_gart_disable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200615{
Jerome Glisse4c788672009-11-20 14:29:23 +0100616 u32 tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200617
618 /* FIXME: disable out of gart access */
Jerome Glissec010f802009-09-30 22:09:06 +0200619 WREG32_MC(R_000100_MC_PT0_CNTL, 0);
620 tmp = RREG32_MC(R_000009_MC_CNTL1);
621 WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400622 radeon_gart_table_vram_unpin(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200623}
624
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400625static void rs600_gart_fini(struct radeon_device *rdev)
Jerome Glisse4aac0472009-09-14 18:29:49 +0200626{
Jerome Glissef9274562010-03-17 14:44:29 +0000627 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200628 rs600_gart_disable(rdev);
629 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200630}
631
632#define R600_PTE_VALID (1 << 0)
633#define R600_PTE_SYSTEM (1 << 1)
634#define R600_PTE_SNOOPED (1 << 2)
635#define R600_PTE_READABLE (1 << 5)
636#define R600_PTE_WRITEABLE (1 << 6)
637
638int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
639{
Jerome Glissec9a1be92011-11-03 11:16:49 -0400640 void __iomem *ptr = (void *)rdev->gart.ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200641
642 if (i < 0 || i > rdev->gart.num_gpu_pages) {
643 return -EINVAL;
644 }
645 addr = addr & 0xFFFFFFFFFFFFF000ULL;
646 addr |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
647 addr |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +0000648 writeq(addr, ptr + (i * 8));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200649 return 0;
650}
651
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200652int rs600_irq_set(struct radeon_device *rdev)
653{
654 uint32_t tmp = 0;
655 uint32_t mode_int = 0;
Alex Deucherdcfdd402009-12-04 15:04:19 -0500656 u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) &
657 ~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
658 u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) &
659 ~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
Alex Deucherf122c612012-03-30 08:59:57 -0400660 u32 hdmi0;
661 if (ASIC_IS_DCE2(rdev))
662 hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
663 ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
664 else
665 hdmi0 = 0;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200666
Jerome Glisse003e69f2010-01-07 15:39:14 +0100667 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000668 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +0100669 WREG32(R_000040_GEN_INT_CNTL, 0);
670 return -EINVAL;
671 }
Christian Koenig736fc372012-05-17 19:52:00 +0200672 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Jerome Glissec010f802009-09-30 22:09:06 +0200673 tmp |= S_000040_SW_INT_EN(1);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200674 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500675 if (rdev->irq.crtc_vblank_int[0] ||
Christian Koenig736fc372012-05-17 19:52:00 +0200676 atomic_read(&rdev->irq.pflip[0])) {
Jerome Glissec010f802009-09-30 22:09:06 +0200677 mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200678 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500679 if (rdev->irq.crtc_vblank_int[1] ||
Christian Koenig736fc372012-05-17 19:52:00 +0200680 atomic_read(&rdev->irq.pflip[1])) {
Jerome Glissec010f802009-09-30 22:09:06 +0200681 mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200682 }
Alex Deucherdcfdd402009-12-04 15:04:19 -0500683 if (rdev->irq.hpd[0]) {
684 hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
685 }
686 if (rdev->irq.hpd[1]) {
687 hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
688 }
Alex Deucherf122c612012-03-30 08:59:57 -0400689 if (rdev->irq.afmt[0]) {
690 hdmi0 |= S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
691 }
Jerome Glissec010f802009-09-30 22:09:06 +0200692 WREG32(R_000040_GEN_INT_CNTL, tmp);
693 WREG32(R_006540_DxMODE_INT_MASK, mode_int);
Alex Deucherdcfdd402009-12-04 15:04:19 -0500694 WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
695 WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
Alex Deucherf122c612012-03-30 08:59:57 -0400696 if (ASIC_IS_DCE2(rdev))
697 WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200698 return 0;
699}
700
Alex Deucher6f34be52010-11-21 10:59:01 -0500701static inline u32 rs600_irq_ack(struct radeon_device *rdev)
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200702{
Jerome Glisse01ceae82009-10-07 11:08:22 +0200703 uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
Alex Deucher2031f772010-04-22 12:52:11 -0400704 uint32_t irq_mask = S_000044_SW_INT(1);
Alex Deucherdcfdd402009-12-04 15:04:19 -0500705 u32 tmp;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200706
Jerome Glisse01ceae82009-10-07 11:08:22 +0200707 if (G_000044_DISPLAY_INT_STAT(irqs)) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500708 rdev->irq.stat_regs.r500.disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
709 if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Jerome Glissec010f802009-09-30 22:09:06 +0200710 WREG32(R_006534_D1MODE_VBLANK_STATUS,
711 S_006534_D1MODE_VBLANK_ACK(1));
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200712 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500713 if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Jerome Glissec010f802009-09-30 22:09:06 +0200714 WREG32(R_006D34_D2MODE_VBLANK_STATUS,
715 S_006D34_D2MODE_VBLANK_ACK(1));
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200716 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500717 if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Alex Deucherdcfdd402009-12-04 15:04:19 -0500718 tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
719 tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
720 WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
721 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500722 if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Alex Deucherdcfdd402009-12-04 15:04:19 -0500723 tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
724 tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
725 WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
726 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200727 } else {
Alex Deucher6f34be52010-11-21 10:59:01 -0500728 rdev->irq.stat_regs.r500.disp_int = 0;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200729 }
730
Alex Deucherf122c612012-03-30 08:59:57 -0400731 if (ASIC_IS_DCE2(rdev)) {
732 rdev->irq.stat_regs.r500.hdmi0_status = RREG32(R_007404_HDMI0_STATUS) &
733 S_007404_HDMI0_AZ_FORMAT_WTRIG(1);
734 if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
735 tmp = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL);
736 tmp |= S_007408_HDMI0_AZ_FORMAT_WTRIG_ACK(1);
737 WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, tmp);
738 }
739 } else
740 rdev->irq.stat_regs.r500.hdmi0_status = 0;
741
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200742 if (irqs) {
Jerome Glisse01ceae82009-10-07 11:08:22 +0200743 WREG32(R_000044_GEN_INT_STATUS, irqs);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200744 }
745 return irqs & irq_mask;
746}
747
Jerome Glisseac447df2009-09-30 22:18:43 +0200748void rs600_irq_disable(struct radeon_device *rdev)
749{
Alex Deucherf122c612012-03-30 08:59:57 -0400750 u32 hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
751 ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
752 WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
Jerome Glisseac447df2009-09-30 22:18:43 +0200753 WREG32(R_000040_GEN_INT_CNTL, 0);
754 WREG32(R_006540_DxMODE_INT_MASK, 0);
755 /* Wait and acknowledge irq */
756 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -0500757 rs600_irq_ack(rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +0200758}
759
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200760int rs600_irq_process(struct radeon_device *rdev)
761{
Alex Deucher6f34be52010-11-21 10:59:01 -0500762 u32 status, msi_rearm;
Alex Deucherd4877cf2009-12-04 16:56:37 -0500763 bool queue_hotplug = false;
Alex Deucherf122c612012-03-30 08:59:57 -0400764 bool queue_hdmi = false;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200765
Alex Deucher6f34be52010-11-21 10:59:01 -0500766 status = rs600_irq_ack(rdev);
Alex Deucherf122c612012-03-30 08:59:57 -0400767 if (!status &&
768 !rdev->irq.stat_regs.r500.disp_int &&
769 !rdev->irq.stat_regs.r500.hdmi0_status) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200770 return IRQ_NONE;
771 }
Alex Deucherf122c612012-03-30 08:59:57 -0400772 while (status ||
773 rdev->irq.stat_regs.r500.disp_int ||
774 rdev->irq.stat_regs.r500.hdmi0_status) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200775 /* SW interrupt */
Alex Deucher6f34be52010-11-21 10:59:01 -0500776 if (G_000044_SW_INT(status)) {
Alex Deucher74652802011-08-25 13:39:48 -0400777 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucher6f34be52010-11-21 10:59:01 -0500778 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200779 /* Vertical blank interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -0500780 if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500781 if (rdev->irq.crtc_vblank_int[0]) {
782 drm_handle_vblank(rdev->ddev, 0);
783 rdev->pm.vblank_sync = true;
784 wake_up(&rdev->irq.vblank_queue);
785 }
Christian Koenig736fc372012-05-17 19:52:00 +0200786 if (atomic_read(&rdev->irq.pflip[0]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -0500787 radeon_crtc_handle_flip(rdev, 0);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100788 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500789 if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500790 if (rdev->irq.crtc_vblank_int[1]) {
791 drm_handle_vblank(rdev->ddev, 1);
792 rdev->pm.vblank_sync = true;
793 wake_up(&rdev->irq.vblank_queue);
794 }
Christian Koenig736fc372012-05-17 19:52:00 +0200795 if (atomic_read(&rdev->irq.pflip[1]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -0500796 radeon_crtc_handle_flip(rdev, 1);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100797 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500798 if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500799 queue_hotplug = true;
800 DRM_DEBUG("HPD1\n");
Alex Deucherdcfdd402009-12-04 15:04:19 -0500801 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500802 if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500803 queue_hotplug = true;
804 DRM_DEBUG("HPD2\n");
Alex Deucherdcfdd402009-12-04 15:04:19 -0500805 }
Alex Deucherf122c612012-03-30 08:59:57 -0400806 if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
807 queue_hdmi = true;
808 DRM_DEBUG("HDMI0\n");
809 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500810 status = rs600_irq_ack(rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200811 }
Alex Deucherd4877cf2009-12-04 16:56:37 -0500812 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +0100813 schedule_work(&rdev->hotplug_work);
Alex Deucherf122c612012-03-30 08:59:57 -0400814 if (queue_hdmi)
815 schedule_work(&rdev->audio_work);
Alex Deucher3e5cb982009-10-16 12:21:24 -0400816 if (rdev->msi_enabled) {
817 switch (rdev->family) {
818 case CHIP_RS600:
819 case CHIP_RS690:
820 case CHIP_RS740:
821 msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
822 WREG32(RADEON_BUS_CNTL, msi_rearm);
823 WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
824 break;
825 default:
Alex Deucherb7f5b7d2012-02-13 16:36:34 -0500826 WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
Alex Deucher3e5cb982009-10-16 12:21:24 -0400827 break;
828 }
829 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200830 return IRQ_HANDLED;
831}
832
833u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
834{
835 if (crtc == 0)
Jerome Glissec010f802009-09-30 22:09:06 +0200836 return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200837 else
Jerome Glissec010f802009-09-30 22:09:06 +0200838 return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200839}
840
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200841int rs600_mc_wait_for_idle(struct radeon_device *rdev)
842{
843 unsigned i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200844
845 for (i = 0; i < rdev->usec_timeout; i++) {
Jerome Glissec010f802009-09-30 22:09:06 +0200846 if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200847 return 0;
Jerome Glissec010f802009-09-30 22:09:06 +0200848 udelay(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200849 }
850 return -1;
851}
852
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400853static void rs600_gpu_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200854{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200855 r420_pipes_init(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +0200856 /* Wait for mc idle */
857 if (rs600_mc_wait_for_idle(rdev))
858 dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200859}
860
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400861static void rs600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200862{
Jerome Glissed594e462010-02-17 21:54:29 +0000863 u64 base;
864
Jordan Crouse01d73a62010-05-27 13:40:24 -0600865 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
866 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200867 rdev->mc.vram_is_ddr = true;
868 rdev->mc.vram_width = 128;
Alex Deucher722f2942009-12-03 16:18:19 -0500869 rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
870 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jerome Glisse51e5fcd2010-02-19 14:33:54 +0000871 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000872 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
873 base = RREG32_MC(R_000004_MC_FB_LOCATION);
874 base = G_000004_MC_FB_START(base) << 16;
875 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -0400876 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +0000877 radeon_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -0400878 radeon_update_bandwidth_info(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200879}
880
Jerome Glissec93bb852009-07-13 21:04:08 +0200881void rs600_bandwidth_update(struct radeon_device *rdev)
882{
Alex Deucherf46c0122010-03-31 00:33:27 -0400883 struct drm_display_mode *mode0 = NULL;
884 struct drm_display_mode *mode1 = NULL;
885 u32 d1mode_priority_a_cnt, d2mode_priority_a_cnt;
886 /* FIXME: implement full support */
887
888 radeon_update_display_priority(rdev);
889
890 if (rdev->mode_info.crtcs[0]->base.enabled)
891 mode0 = &rdev->mode_info.crtcs[0]->base.mode;
892 if (rdev->mode_info.crtcs[1]->base.enabled)
893 mode1 = &rdev->mode_info.crtcs[1]->base.mode;
894
895 rs690_line_buffer_adjust(rdev, mode0, mode1);
896
897 if (rdev->disp_priority == 2) {
898 d1mode_priority_a_cnt = RREG32(R_006548_D1MODE_PRIORITY_A_CNT);
899 d2mode_priority_a_cnt = RREG32(R_006D48_D2MODE_PRIORITY_A_CNT);
900 d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
901 d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
902 WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
903 WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
904 WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
905 WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
906 }
Jerome Glissec93bb852009-07-13 21:04:08 +0200907}
908
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200909uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
910{
Alex Deucher0a5b7b02013-09-03 19:00:09 -0400911 unsigned long flags;
912 u32 r;
913
914 spin_lock_irqsave(&rdev->mc_idx_lock, flags);
Jerome Glissec010f802009-09-30 22:09:06 +0200915 WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
916 S_000070_MC_IND_CITF_ARB0(1));
Alex Deucher0a5b7b02013-09-03 19:00:09 -0400917 r = RREG32(R_000074_MC_IND_DATA);
918 spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
919 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200920}
921
922void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
923{
Alex Deucher0a5b7b02013-09-03 19:00:09 -0400924 unsigned long flags;
925
926 spin_lock_irqsave(&rdev->mc_idx_lock, flags);
Jerome Glissec010f802009-09-30 22:09:06 +0200927 WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
928 S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
929 WREG32(R_000074_MC_IND_DATA, v);
Alex Deucher0a5b7b02013-09-03 19:00:09 -0400930 spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
Jerome Glissec010f802009-09-30 22:09:06 +0200931}
932
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400933static void rs600_debugfs(struct radeon_device *rdev)
Jerome Glissec010f802009-09-30 22:09:06 +0200934{
935 if (r100_debugfs_rbbm_init(rdev))
936 DRM_ERROR("Failed to register debugfs file for RBBM !\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200937}
Dave Airlie3f7dc91a2009-08-27 11:10:15 +1000938
Jerome Glisse3bc68532009-10-01 09:39:24 +0200939void rs600_set_safe_registers(struct radeon_device *rdev)
Dave Airlie3f7dc91a2009-08-27 11:10:15 +1000940{
941 rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
942 rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200943}
944
Jerome Glissec010f802009-09-30 22:09:06 +0200945static void rs600_mc_program(struct radeon_device *rdev)
946{
947 struct rv515_mc_save save;
948
949 /* Stops all mc clients */
950 rv515_mc_stop(rdev, &save);
951
952 /* Wait for mc idle */
953 if (rs600_mc_wait_for_idle(rdev))
954 dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
955
956 /* FIXME: What does AGP means for such chipset ? */
957 WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
958 WREG32_MC(R_000006_AGP_BASE, 0);
959 WREG32_MC(R_000007_AGP_BASE_2, 0);
960 /* Program MC */
961 WREG32_MC(R_000004_MC_FB_LOCATION,
962 S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
963 S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
964 WREG32(R_000134_HDP_FB_LOCATION,
965 S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
966
967 rv515_mc_resume(rdev, &save);
968}
969
970static int rs600_startup(struct radeon_device *rdev)
971{
972 int r;
973
974 rs600_mc_program(rdev);
975 /* Resume clock */
976 rv515_clock_startup(rdev);
977 /* Initialize GPU configuration (# pipes, ...) */
978 rs600_gpu_init(rdev);
979 /* Initialize GART (initialize after TTM so we can allocate
980 * memory through TTM but finalize after TTM) */
981 r = rs600_gart_enable(rdev);
982 if (r)
983 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -0400984
985 /* allocate wb buffer */
986 r = radeon_wb_init(rdev);
987 if (r)
988 return r;
989
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000990 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
991 if (r) {
992 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
993 return r;
994 }
995
Jerome Glissec010f802009-09-30 22:09:06 +0200996 /* Enable IRQ */
Adis Hamziće49f3952013-06-02 16:47:54 +0200997 if (!rdev->irq.installed) {
998 r = radeon_irq_kms_init(rdev);
999 if (r)
1000 return r;
1001 }
1002
Jerome Glissec010f802009-09-30 22:09:06 +02001003 rs600_irq_set(rdev);
Jerome Glissecafe6602010-01-07 12:39:21 +01001004 rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
Jerome Glissec010f802009-09-30 22:09:06 +02001005 /* 1M ring buffer */
1006 r = r100_cp_init(rdev, 1024 * 1024);
1007 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +01001008 dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
Jerome Glissec010f802009-09-30 22:09:06 +02001009 return r;
1010 }
Rafał Miłeckife50ac72010-06-19 12:24:57 +02001011
Christian König2898c342012-07-05 11:55:34 +02001012 r = radeon_ib_pool_init(rdev);
1013 if (r) {
1014 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05001015 return r;
Christian König2898c342012-07-05 11:55:34 +02001016 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05001017
Alex Deucherd4e30ef2012-06-04 17:18:51 -04001018 r = r600_audio_init(rdev);
1019 if (r) {
1020 dev_err(rdev->dev, "failed initializing audio\n");
1021 return r;
1022 }
1023
Jerome Glissec010f802009-09-30 22:09:06 +02001024 return 0;
1025}
1026
1027int rs600_resume(struct radeon_device *rdev)
1028{
Jerome Glisse6b7746e2012-02-20 17:57:20 -05001029 int r;
1030
Jerome Glissec010f802009-09-30 22:09:06 +02001031 /* Make sur GART are not working */
1032 rs600_gart_disable(rdev);
1033 /* Resume clock before doing reset */
1034 rv515_clock_startup(rdev);
1035 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00001036 if (radeon_asic_reset(rdev)) {
Jerome Glissec010f802009-09-30 22:09:06 +02001037 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
1038 RREG32(R_000E40_RBBM_STATUS),
1039 RREG32(R_0007C0_CP_STAT));
1040 }
1041 /* post */
1042 atom_asic_init(rdev->mode_info.atom_context);
1043 /* Resume clock after posting */
1044 rv515_clock_startup(rdev);
Dave Airlie550e2d92009-12-09 14:15:38 +10001045 /* Initialize surface registers */
1046 radeon_surface_init(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05001047
1048 rdev->accel_working = true;
Jerome Glisse6b7746e2012-02-20 17:57:20 -05001049 r = rs600_startup(rdev);
1050 if (r) {
1051 rdev->accel_working = false;
1052 }
1053 return r;
Jerome Glissec010f802009-09-30 22:09:06 +02001054}
1055
1056int rs600_suspend(struct radeon_device *rdev)
1057{
Rafał Miłeckife50ac72010-06-19 12:24:57 +02001058 r600_audio_fini(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001059 r100_cp_disable(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001060 radeon_wb_disable(rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +02001061 rs600_irq_disable(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001062 rs600_gart_disable(rdev);
1063 return 0;
1064}
1065
1066void rs600_fini(struct radeon_device *rdev)
1067{
Rafał Miłeckife50ac72010-06-19 12:24:57 +02001068 r600_audio_fini(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001069 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001070 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02001071 radeon_ib_pool_fini(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001072 radeon_gem_fini(rdev);
1073 rs600_gart_fini(rdev);
1074 radeon_irq_kms_fini(rdev);
1075 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01001076 radeon_bo_fini(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001077 radeon_atombios_fini(rdev);
1078 kfree(rdev->bios);
1079 rdev->bios = NULL;
1080}
1081
Jerome Glisse3bc68532009-10-01 09:39:24 +02001082int rs600_init(struct radeon_device *rdev)
1083{
Jerome Glissec010f802009-09-30 22:09:06 +02001084 int r;
1085
Jerome Glissec010f802009-09-30 22:09:06 +02001086 /* Disable VGA */
1087 rv515_vga_render_disable(rdev);
1088 /* Initialize scratch registers */
1089 radeon_scratch_init(rdev);
1090 /* Initialize surface registers */
1091 radeon_surface_init(rdev);
Dave Airlie4c712e62010-07-15 12:13:50 +10001092 /* restore some register to sane defaults */
1093 r100_restore_sanity(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001094 /* BIOS */
1095 if (!radeon_get_bios(rdev)) {
1096 if (ASIC_IS_AVIVO(rdev))
1097 return -EINVAL;
1098 }
1099 if (rdev->is_atom_bios) {
1100 r = radeon_atombios_init(rdev);
1101 if (r)
1102 return r;
1103 } else {
1104 dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
1105 return -EINVAL;
1106 }
1107 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00001108 if (radeon_asic_reset(rdev)) {
Jerome Glissec010f802009-09-30 22:09:06 +02001109 dev_warn(rdev->dev,
1110 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
1111 RREG32(R_000E40_RBBM_STATUS),
1112 RREG32(R_0007C0_CP_STAT));
1113 }
1114 /* check if cards are posted or not */
Dave Airlie72542d72009-12-01 14:06:31 +10001115 if (radeon_boot_test_post_card(rdev) == false)
1116 return -EINVAL;
1117
Jerome Glissec010f802009-09-30 22:09:06 +02001118 /* Initialize clocks */
1119 radeon_get_clock_info(rdev->ddev);
Jerome Glissed594e462010-02-17 21:54:29 +00001120 /* initialize memory controller */
1121 rs600_mc_init(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001122 rs600_debugfs(rdev);
1123 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00001124 r = radeon_fence_driver_init(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001125 if (r)
1126 return r;
Jerome Glissec010f802009-09-30 22:09:06 +02001127 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01001128 r = radeon_bo_init(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001129 if (r)
1130 return r;
1131 r = rs600_gart_init(rdev);
1132 if (r)
1133 return r;
1134 rs600_set_safe_registers(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05001135
Jerome Glissec010f802009-09-30 22:09:06 +02001136 rdev->accel_working = true;
1137 r = rs600_startup(rdev);
1138 if (r) {
1139 /* Somethings want wront with the accel init stop accel */
1140 dev_err(rdev->dev, "Disabling GPU acceleration\n");
Jerome Glissec010f802009-09-30 22:09:06 +02001141 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001142 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02001143 radeon_ib_pool_fini(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001144 rs600_gart_fini(rdev);
1145 radeon_irq_kms_fini(rdev);
1146 rdev->accel_working = false;
1147 }
Dave Airlie3f7dc91a2009-08-27 11:10:15 +10001148 return 0;
1149}