blob: d3839e609aacc1f9d0767c218d716053e139137e [file] [log] [blame]
Jamie Lenehana09749d2006-09-27 15:05:39 +09001/*
2 * arch/sh/drivers/pci/pci.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (c) 2002 M. R. Brown <mrbrown@linux-sh.org>
Paul Mundtd7cdc9e2006-09-27 15:16:42 +09005 * Copyright (c) 2004 - 2006 Paul Mundt <lethal@linux-sh.org>
Jamie Lenehana09749d2006-09-27 15:05:39 +09006 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * These functions are collected here to reduce duplication of common
8 * code amongst the many platform-specific PCI support code files.
Jamie Lenehana09749d2006-09-27 15:05:39 +09009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 * These routines require the following board-specific routines:
11 * void pcibios_fixup_irqs();
12 *
13 * See include/asm-sh/pci.h for more information.
Jamie Lenehana09749d2006-09-27 15:05:39 +090014 *
15 * This file is subject to the terms and conditions of the GNU General Public
16 * License. See the file "COPYING" in the main directory of this archive
17 * for more details.
Linus Torvalds1da177e2005-04-16 15:20:36 -070018 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/kernel.h>
20#include <linux/pci.h>
21#include <linux/init.h>
Jamie Lenehana09749d2006-09-27 15:05:39 +090022#include <asm/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Paul Mundt959f85f2006-09-27 16:43:28 +090024static inline u8 bridge_swizzle(u8 pin, u8 slot)
25{
26 return (((pin - 1) + slot) % 4) + 1;
27}
28
29static u8 __init simple_swizzle(struct pci_dev *dev, u8 *pinp)
30{
31 u8 pin = *pinp;
32
33 while (dev->bus->parent) {
34 pin = bridge_swizzle(pin, PCI_SLOT(dev->devfn));
35 /* Move up the chain of bridges. */
36 dev = dev->bus->self;
37 }
38 *pinp = pin;
39
40 /* The slot is the slot of the last bridge. */
41 return PCI_SLOT(dev->devfn);
42}
43
Linus Torvalds1da177e2005-04-16 15:20:36 -070044static int __init pcibios_init(void)
45{
46 struct pci_channel *p;
47 struct pci_bus *bus;
48 int busno;
49
50#ifdef CONFIG_PCI_AUTO
51 /* assign resources */
52 busno = 0;
Jamie Lenehana09749d2006-09-27 15:05:39 +090053 for (p = board_pci_channels; p->pci_ops != NULL; p++)
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 busno = pciauto_assign_resources(busno, p) + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#endif
56
57 /* scan the buses */
58 busno = 0;
Paul Mundt959f85f2006-09-27 16:43:28 +090059 for (p = board_pci_channels; p->pci_ops != NULL; p++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070060 bus = pci_scan_bus(busno, p->pci_ops, p);
Paul Mundt959f85f2006-09-27 16:43:28 +090061 busno = bus->subordinate + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 }
63
Paul Mundt959f85f2006-09-27 16:43:28 +090064 pci_fixup_irqs(simple_swizzle, pcibios_map_platform_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
66 return 0;
67}
Linus Torvalds1da177e2005-04-16 15:20:36 -070068subsys_initcall(pcibios_init);
69
Paul Mundt959f85f2006-09-27 16:43:28 +090070/*
71 * Called after each bus is probed, but before its children
72 * are examined.
73 */
Paul Mundtb6d7b662007-11-22 16:29:10 +090074void __devinit __weak pcibios_fixup_bus(struct pci_bus *bus)
Paul Mundt959f85f2006-09-27 16:43:28 +090075{
76 pci_read_bridge_bases(bus);
77}
78
Linus Torvalds1da177e2005-04-16 15:20:36 -070079void pcibios_align_resource(void *data, struct resource *res,
Greg Kroah-Hartmane31dd6e2006-06-12 17:06:02 -070080 resource_size_t size, resource_size_t align)
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 __attribute__ ((weak));
82
83/*
84 * We need to avoid collisions with `mirrored' VGA ports
85 * and other strange ISA hardware, so we always want the
86 * addresses to be allocated in the 0x000-0x0ff region
87 * modulo 0x400.
88 */
89void pcibios_align_resource(void *data, struct resource *res,
Greg Kroah-Hartmane31dd6e2006-06-12 17:06:02 -070090 resource_size_t size, resource_size_t align)
Linus Torvalds1da177e2005-04-16 15:20:36 -070091{
92 if (res->flags & IORESOURCE_IO) {
Greg Kroah-Hartmane31dd6e2006-06-12 17:06:02 -070093 resource_size_t start = res->start;
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
95 if (start & 0x300) {
96 start = (start + 0x3ff) & ~0x3ff;
97 res->start = start;
98 }
99 }
100}
101
102int pcibios_enable_device(struct pci_dev *dev, int mask)
103{
104 u16 cmd, old_cmd;
105 int idx;
106 struct resource *r;
107
108 pci_read_config_word(dev, PCI_COMMAND, &cmd);
109 old_cmd = cmd;
110 for(idx=0; idx<6; idx++) {
111 if (!(mask & (1 << idx)))
112 continue;
113 r = &dev->resource[idx];
114 if (!r->start && r->end) {
115 printk(KERN_ERR "PCI: Device %s not available because "
116 "of resource collisions\n", pci_name(dev));
117 return -EINVAL;
118 }
119 if (r->flags & IORESOURCE_IO)
120 cmd |= PCI_COMMAND_IO;
121 if (r->flags & IORESOURCE_MEM)
122 cmd |= PCI_COMMAND_MEMORY;
123 }
124 if (dev->resource[PCI_ROM_RESOURCE].start)
125 cmd |= PCI_COMMAND_MEMORY;
126 if (cmd != old_cmd) {
127 printk(KERN_INFO "PCI: Enabling device %s (%04x -> %04x)\n",
128 pci_name(dev), old_cmd, cmd);
129 pci_write_config_word(dev, PCI_COMMAND, cmd);
130 }
131 return 0;
132}
133
134/*
135 * If we set up a device for bus mastering, we need to check and set
136 * the latency timer as it may not be properly set.
137 */
Adrian Bunk62410032008-06-18 01:33:40 +0300138static unsigned int pcibios_max_latency = 255;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139
140void pcibios_set_master(struct pci_dev *dev)
141{
142 u8 lat;
143 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
144 if (lat < 16)
145 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
146 else if (lat > pcibios_max_latency)
147 lat = pcibios_max_latency;
148 else
149 return;
Jamie Lenehana09749d2006-09-27 15:05:39 +0900150 printk(KERN_INFO "PCI: Setting latency timer of device %s to %d\n",
151 pci_name(dev), lat);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
153}
154
155void __init pcibios_update_irq(struct pci_dev *dev, int irq)
156{
157 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, irq);
158}
Jamie Lenehana09749d2006-09-27 15:05:39 +0900159
160void __iomem *pci_iomap(struct pci_dev *dev, int bar, unsigned long maxlen)
161{
Benjamin Herrenschmidtb70d3a22008-04-29 00:59:11 -0700162 resource_size_t start = pci_resource_start(dev, bar);
163 resource_size_t len = pci_resource_len(dev, bar);
Jamie Lenehana09749d2006-09-27 15:05:39 +0900164 unsigned long flags = pci_resource_flags(dev, bar);
165
Paul Mundta3e61d52006-09-27 16:45:22 +0900166 if (unlikely(!len || !start))
Jamie Lenehana09749d2006-09-27 15:05:39 +0900167 return NULL;
168 if (maxlen && len > maxlen)
169 len = maxlen;
Paul Mundtd7cdc9e2006-09-27 15:16:42 +0900170
171 /*
172 * Presently the IORESOURCE_MEM case is a bit special, most
173 * SH7751 style PCI controllers have PCI memory at a fixed
174 * location in the address space where no remapping is desired
Paul Mundta3e61d52006-09-27 16:45:22 +0900175 * (typically at 0xfd000000, but is_pci_memaddr() will know
176 * best). With the IORESOURCE_MEM case more care has to be taken
177 * to inhibit page table mapping for legacy cores, but this is
178 * punted off to __ioremap().
179 * -- PFM.
Paul Mundtd7cdc9e2006-09-27 15:16:42 +0900180 */
Paul Mundta3e61d52006-09-27 16:45:22 +0900181 if (flags & IORESOURCE_IO)
Jamie Lenehana09749d2006-09-27 15:05:39 +0900182 return ioport_map(start, len);
Paul Mundta3e61d52006-09-27 16:45:22 +0900183 if (flags & IORESOURCE_MEM)
184 return ioremap(start, len);
Jamie Lenehana09749d2006-09-27 15:05:39 +0900185
186 return NULL;
187}
Paul Mundt959f85f2006-09-27 16:43:28 +0900188EXPORT_SYMBOL(pci_iomap);
Jamie Lenehana09749d2006-09-27 15:05:39 +0900189
190void pci_iounmap(struct pci_dev *dev, void __iomem *addr)
191{
192 iounmap(addr);
193}
Jamie Lenehana09749d2006-09-27 15:05:39 +0900194EXPORT_SYMBOL(pci_iounmap);