Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2014 Advanced Micro Devices, Inc. |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice shall be included in |
| 12 | * all copies or substantial portions of the Software. |
| 13 | * |
| 14 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 15 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 16 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 17 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 18 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 19 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 20 | * OTHER DEALINGS IN THE SOFTWARE. |
| 21 | * |
| 22 | */ |
| 23 | |
| 24 | #ifndef __AMDGPU_UVD_H__ |
| 25 | #define __AMDGPU_UVD_H__ |
| 26 | |
Leo Liu | 4df654d | 2017-01-02 10:07:33 -0500 | [diff] [blame] | 27 | #define AMDGPU_DEFAULT_UVD_HANDLES 10 |
| 28 | #define AMDGPU_MAX_UVD_HANDLES 40 |
| 29 | #define AMDGPU_UVD_STACK_SIZE (200*1024) |
| 30 | #define AMDGPU_UVD_HEAP_SIZE (256*1024) |
| 31 | #define AMDGPU_UVD_SESSION_SIZE (50*1024) |
| 32 | #define AMDGPU_UVD_FIRMWARE_OFFSET 256 |
| 33 | |
James Zhu | 2bb795f | 2018-05-15 14:25:46 -0500 | [diff] [blame] | 34 | #define AMDGPU_MAX_UVD_INSTANCES 2 |
| 35 | |
Piotr Redlewski | c1fe75c | 2017-11-10 19:28:01 +0100 | [diff] [blame] | 36 | #define AMDGPU_UVD_FIRMWARE_SIZE(adev) \ |
| 37 | (AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(((const struct common_firmware_header *)(adev)->uvd.fw->data)->ucode_size_bytes) + \ |
| 38 | 8) - AMDGPU_UVD_FIRMWARE_OFFSET) |
| 39 | |
James Zhu | 2bb795f | 2018-05-15 14:25:46 -0500 | [diff] [blame] | 40 | struct amdgpu_uvd_inst { |
Leo Liu | 4df654d | 2017-01-02 10:07:33 -0500 | [diff] [blame] | 41 | struct amdgpu_bo *vcpu_bo; |
| 42 | void *cpu_addr; |
| 43 | uint64_t gpu_addr; |
Leo Liu | 4df654d | 2017-01-02 10:07:33 -0500 | [diff] [blame] | 44 | void *saved_bo; |
Leo Liu | 4df654d | 2017-01-02 10:07:33 -0500 | [diff] [blame] | 45 | atomic_t handles[AMDGPU_MAX_UVD_HANDLES]; |
| 46 | struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES]; |
Leo Liu | 4df654d | 2017-01-02 10:07:33 -0500 | [diff] [blame] | 47 | struct amdgpu_ring ring; |
Leo Liu | f7243053 | 2017-01-10 11:23:23 -0500 | [diff] [blame] | 48 | struct amdgpu_ring ring_enc[AMDGPU_MAX_UVD_ENC_RINGS]; |
Leo Liu | 4df654d | 2017-01-02 10:07:33 -0500 | [diff] [blame] | 49 | struct amdgpu_irq_src irq; |
Lucas Stach | 1b1f42d | 2017-12-06 17:49:39 +0100 | [diff] [blame] | 50 | struct drm_sched_entity entity; |
| 51 | struct drm_sched_entity entity_enc; |
Leo Liu | 4df654d | 2017-01-02 10:07:33 -0500 | [diff] [blame] | 52 | uint32_t srbm_soft_reset; |
James Zhu | 2bb795f | 2018-05-15 14:25:46 -0500 | [diff] [blame] | 53 | }; |
| 54 | |
| 55 | struct amdgpu_uvd { |
| 56 | const struct firmware *fw; /* UVD firmware */ |
| 57 | unsigned fw_version; |
| 58 | unsigned max_handles; |
Leo Liu | f7243053 | 2017-01-10 11:23:23 -0500 | [diff] [blame] | 59 | unsigned num_enc_rings; |
James Zhu | 2bb795f | 2018-05-15 14:25:46 -0500 | [diff] [blame] | 60 | uint8_t num_uvd_inst; |
| 61 | bool address_64_bit; |
| 62 | bool use_ctx_buf; |
| 63 | struct amdgpu_uvd_inst inst[AMDGPU_MAX_UVD_INSTANCES]; |
James Zhu | 5c53d19b | 2018-06-18 13:46:16 -0400 | [diff] [blame] | 64 | struct delayed_work idle_work; |
Leo Liu | 4df654d | 2017-01-02 10:07:33 -0500 | [diff] [blame] | 65 | }; |
| 66 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 67 | int amdgpu_uvd_sw_init(struct amdgpu_device *adev); |
| 68 | int amdgpu_uvd_sw_fini(struct amdgpu_device *adev); |
| 69 | int amdgpu_uvd_suspend(struct amdgpu_device *adev); |
| 70 | int amdgpu_uvd_resume(struct amdgpu_device *adev); |
| 71 | int amdgpu_uvd_get_create_msg(struct amdgpu_ring *ring, uint32_t handle, |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 72 | struct dma_fence **fence); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 73 | int amdgpu_uvd_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle, |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 74 | bool direct, struct dma_fence **fence); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 75 | void amdgpu_uvd_free_handles(struct amdgpu_device *adev, |
| 76 | struct drm_file *filp); |
| 77 | int amdgpu_uvd_ring_parse_cs(struct amdgpu_cs_parser *parser, uint32_t ib_idx); |
Christian König | c4120d5 | 2016-07-20 14:11:26 +0200 | [diff] [blame] | 78 | void amdgpu_uvd_ring_begin_use(struct amdgpu_ring *ring); |
| 79 | void amdgpu_uvd_ring_end_use(struct amdgpu_ring *ring); |
Christian König | bbec97a | 2016-07-05 21:07:17 +0200 | [diff] [blame] | 80 | int amdgpu_uvd_ring_test_ib(struct amdgpu_ring *ring, long timeout); |
Arindam Nath | 44879b6 | 2016-12-12 15:29:33 +0530 | [diff] [blame] | 81 | uint32_t amdgpu_uvd_used_handles(struct amdgpu_device *adev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 82 | |
| 83 | #endif |