blob: 65913d48f0c80538cb4153aeac05ee6142750191 [file] [log] [blame]
Alexander Shishkine443b332012-05-11 17:25:46 +03001/*
2 * ci.h - common structures, functions, and macros of the ChipIdea driver
3 *
4 * Copyright (C) 2008 Chipidea - MIPS Technologies, Inc. All rights reserved.
5 *
6 * Author: David Lopo
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#ifndef __DRIVERS_USB_CHIPIDEA_CI_H
14#define __DRIVERS_USB_CHIPIDEA_CI_H
15
16#include <linux/list.h>
Alexander Shishkin5f36e232012-05-11 17:25:47 +030017#include <linux/irqreturn.h>
Alexander Shishkineb70e5a2012-05-11 17:25:54 +030018#include <linux/usb.h>
Alexander Shishkine443b332012-05-11 17:25:46 +030019#include <linux/usb/gadget.h>
Li Jun57677be2014-04-23 15:56:44 +080020#include <linux/usb/otg-fsm.h>
Alexander Shishkine443b332012-05-11 17:25:46 +030021
22/******************************************************************************
23 * DEFINE
24 *****************************************************************************/
Michael Grzeschikb983e512013-03-30 12:54:10 +020025#define TD_PAGE_COUNT 5
Alexander Shishkin8e229782013-06-24 14:46:36 +030026#define CI_HDRC_PAGE_SIZE 4096ul /* page size for TD's */
Alexander Shishkine443b332012-05-11 17:25:46 +030027#define ENDPT_MAX 32
28
29/******************************************************************************
Marc Kleine-Budde21395a12014-01-06 10:10:38 +080030 * REGISTERS
31 *****************************************************************************/
32/* register indices */
33enum ci_hw_regs {
34 CAP_CAPLENGTH,
35 CAP_HCCPARAMS,
36 CAP_DCCPARAMS,
37 CAP_TESTMODE,
38 CAP_LAST = CAP_TESTMODE,
39 OP_USBCMD,
40 OP_USBSTS,
41 OP_USBINTR,
42 OP_DEVICEADDR,
43 OP_ENDPTLISTADDR,
44 OP_PORTSC,
45 OP_DEVLC,
46 OP_OTGSC,
47 OP_USBMODE,
48 OP_ENDPTSETUPSTAT,
49 OP_ENDPTPRIME,
50 OP_ENDPTFLUSH,
51 OP_ENDPTSTAT,
52 OP_ENDPTCOMPLETE,
53 OP_ENDPTCTRL,
54 /* endptctrl1..15 follow */
55 OP_LAST = OP_ENDPTCTRL + ENDPT_MAX / 2,
56};
57
58/******************************************************************************
Alexander Shishkine443b332012-05-11 17:25:46 +030059 * STRUCTURES
60 *****************************************************************************/
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030061/**
Alexander Shishkin8e229782013-06-24 14:46:36 +030062 * struct ci_hw_ep - endpoint representation
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030063 * @ep: endpoint structure for gadget drivers
64 * @dir: endpoint direction (TX/RX)
65 * @num: endpoint number
66 * @type: endpoint type
67 * @name: string description of the endpoint
68 * @qh: queue head for this endpoint
69 * @wedge: is the endpoint wedged
Richard Zhao26c696c2012-07-07 22:56:40 +080070 * @ci: pointer to the controller
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030071 * @lock: pointer to controller's spinlock
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030072 * @td_pool: pointer to controller's TD pool
73 */
Alexander Shishkin8e229782013-06-24 14:46:36 +030074struct ci_hw_ep {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030075 struct usb_ep ep;
76 u8 dir;
77 u8 num;
78 u8 type;
79 char name[16];
Alexander Shishkine443b332012-05-11 17:25:46 +030080 struct {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030081 struct list_head queue;
Alexander Shishkin8e229782013-06-24 14:46:36 +030082 struct ci_hw_qh *ptr;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030083 dma_addr_t dma;
84 } qh;
85 int wedge;
Alexander Shishkine443b332012-05-11 17:25:46 +030086
87 /* global resources */
Alexander Shishkin8e229782013-06-24 14:46:36 +030088 struct ci_hdrc *ci;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030089 spinlock_t *lock;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030090 struct dma_pool *td_pool;
Michael Grzeschik2e270412013-06-13 17:59:54 +030091 struct td_node *pending_td;
Alexander Shishkine443b332012-05-11 17:25:46 +030092};
93
Alexander Shishkin5f36e232012-05-11 17:25:47 +030094enum ci_role {
95 CI_ROLE_HOST = 0,
96 CI_ROLE_GADGET,
97 CI_ROLE_END,
98};
99
100/**
101 * struct ci_role_driver - host/gadget role driver
Peter Chen19353882014-09-22 08:14:17 +0800102 * @start: start this role
103 * @stop: stop this role
104 * @irq: irq handler for this role
105 * @name: role name string (host/gadget)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300106 */
107struct ci_role_driver {
Alexander Shishkin8e229782013-06-24 14:46:36 +0300108 int (*start)(struct ci_hdrc *);
109 void (*stop)(struct ci_hdrc *);
110 irqreturn_t (*irq)(struct ci_hdrc *);
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300111 const char *name;
112};
113
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300114/**
115 * struct hw_bank - hardware register mapping representation
116 * @lpm: set if the device is LPM capable
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300117 * @phys: physical address of the controller's registers
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300118 * @abs: absolute address of the beginning of register window
119 * @cap: capability registers
120 * @op: operational registers
121 * @size: size of the register window
122 * @regmap: register lookup table
123 */
Alexander Shishkine443b332012-05-11 17:25:46 +0300124struct hw_bank {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300125 unsigned lpm;
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300126 resource_size_t phys;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300127 void __iomem *abs;
128 void __iomem *cap;
129 void __iomem *op;
130 size_t size;
Marc Kleine-Budde21395a12014-01-06 10:10:38 +0800131 void __iomem *regmap[OP_LAST + 1];
Alexander Shishkine443b332012-05-11 17:25:46 +0300132};
133
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300134/**
Alexander Shishkin8e229782013-06-24 14:46:36 +0300135 * struct ci_hdrc - chipidea device representation
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300136 * @dev: pointer to parent device
137 * @lock: access synchronization
138 * @hw_bank: hardware register mapping
139 * @irq: IRQ number
140 * @roles: array of supported roles for this controller
141 * @role: current role
142 * @is_otg: if the device is otg-capable
Li Jun57677be2014-04-23 15:56:44 +0800143 * @fsm: otg finite state machine
Li Jun826cfe72014-04-23 15:56:48 +0800144 * @fsm_timer: pointer to timer list of otg fsm
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300145 * @work: work for role changing
146 * @wq: workqueue thread
147 * @qh_pool: allocation pool for queue heads
148 * @td_pool: allocation pool for transfer descriptors
149 * @gadget: device side representation for peripheral controller
150 * @driver: gadget driver
151 * @hw_ep_max: total number of endpoints supported by hardware
Alexander Shishkin8e229782013-06-24 14:46:36 +0300152 * @ci_hw_ep: array of endpoints
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300153 * @ep0_dir: ep0 direction
154 * @ep0out: pointer to ep0 OUT endpoint
155 * @ep0in: pointer to ep0 IN endpoint
156 * @status: ep0 status request
157 * @setaddr: if we should set the address on status completion
158 * @address: usb address received from the host
159 * @remote_wakeup: host-enabled remote wakeup
160 * @suspended: suspended by host
161 * @test_mode: the selected test mode
Richard Zhao77c44002012-06-29 17:48:53 +0800162 * @platdata: platform specific information supplied by parent device
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300163 * @vbus_active: is VBUS active
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100164 * @phy: pointer to PHY, if any
165 * @usb_phy: pointer to USB PHY, if any and if using the USB PHY framework
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300166 * @hcd: pointer to usb_hcd for ehci host driver
Alexander Shishkin2d651282013-03-30 12:53:51 +0200167 * @debugfs: root dentry for this controller in debugfs
Peter Chena107f8c2013-08-14 12:44:11 +0300168 * @id_event: indicates there is an id event, and handled at ci_otg_work
169 * @b_sess_valid_event: indicates there is a vbus event, and handled
170 * at ci_otg_work
Peter Chened8f8312014-01-10 13:51:27 +0800171 * @imx28_write_fix: Freescale imx28 needs swp instruction for writing
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300172 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300173struct ci_hdrc {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300174 struct device *dev;
175 spinlock_t lock;
176 struct hw_bank hw_bank;
177 int irq;
178 struct ci_role_driver *roles[CI_ROLE_END];
179 enum ci_role role;
180 bool is_otg;
Antoine Tenartef44cb42014-10-30 18:41:16 +0100181 struct usb_otg otg;
Li Jun57677be2014-04-23 15:56:44 +0800182 struct otg_fsm fsm;
Li Jun826cfe72014-04-23 15:56:48 +0800183 struct ci_otg_fsm_timer_list *fsm_timer;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300184 struct work_struct work;
185 struct workqueue_struct *wq;
Alexander Shishkine443b332012-05-11 17:25:46 +0300186
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300187 struct dma_pool *qh_pool;
188 struct dma_pool *td_pool;
Alexander Shishkine443b332012-05-11 17:25:46 +0300189
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300190 struct usb_gadget gadget;
191 struct usb_gadget_driver *driver;
192 unsigned hw_ep_max;
Alexander Shishkin8e229782013-06-24 14:46:36 +0300193 struct ci_hw_ep ci_hw_ep[ENDPT_MAX];
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300194 u32 ep0_dir;
Alexander Shishkin8e229782013-06-24 14:46:36 +0300195 struct ci_hw_ep *ep0out, *ep0in;
Alexander Shishkine443b332012-05-11 17:25:46 +0300196
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300197 struct usb_request *status;
198 bool setaddr;
199 u8 address;
200 u8 remote_wakeup;
201 u8 suspended;
202 u8 test_mode;
Alexander Shishkine443b332012-05-11 17:25:46 +0300203
Alexander Shishkin8e229782013-06-24 14:46:36 +0300204 struct ci_hdrc_platform_data *platdata;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300205 int vbus_active;
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100206 struct phy *phy;
207 /* old usb_phy interface */
Antoine Tenartef44cb42014-10-30 18:41:16 +0100208 struct usb_phy *usb_phy;
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300209 struct usb_hcd *hcd;
Alexander Shishkin2d651282013-03-30 12:53:51 +0200210 struct dentry *debugfs;
Peter Chena107f8c2013-08-14 12:44:11 +0300211 bool id_event;
212 bool b_sess_valid_event;
Peter Chened8f8312014-01-10 13:51:27 +0800213 bool imx28_write_fix;
Alexander Shishkine443b332012-05-11 17:25:46 +0300214};
215
Alexander Shishkin8e229782013-06-24 14:46:36 +0300216static inline struct ci_role_driver *ci_role(struct ci_hdrc *ci)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300217{
218 BUG_ON(ci->role >= CI_ROLE_END || !ci->roles[ci->role]);
219 return ci->roles[ci->role];
220}
221
Alexander Shishkin8e229782013-06-24 14:46:36 +0300222static inline int ci_role_start(struct ci_hdrc *ci, enum ci_role role)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300223{
224 int ret;
225
226 if (role >= CI_ROLE_END)
227 return -EINVAL;
228
229 if (!ci->roles[role])
230 return -ENXIO;
231
232 ret = ci->roles[role]->start(ci);
233 if (!ret)
234 ci->role = role;
235 return ret;
236}
237
Alexander Shishkin8e229782013-06-24 14:46:36 +0300238static inline void ci_role_stop(struct ci_hdrc *ci)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300239{
240 enum ci_role role = ci->role;
241
242 if (role == CI_ROLE_END)
243 return;
244
245 ci->role = CI_ROLE_END;
246
247 ci->roles[role]->stop(ci);
248}
249
Alexander Shishkine443b332012-05-11 17:25:46 +0300250/**
Alexander Shishkine443b332012-05-11 17:25:46 +0300251 * hw_read: reads from a hw register
Peter Chen19353882014-09-22 08:14:17 +0800252 * @ci: the controller
Alexander Shishkine443b332012-05-11 17:25:46 +0300253 * @reg: register index
254 * @mask: bitfield mask
255 *
256 * This function returns register contents
257 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300258static inline u32 hw_read(struct ci_hdrc *ci, enum ci_hw_regs reg, u32 mask)
Alexander Shishkine443b332012-05-11 17:25:46 +0300259{
Richard Zhao26c696c2012-07-07 22:56:40 +0800260 return ioread32(ci->hw_bank.regmap[reg]) & mask;
Alexander Shishkine443b332012-05-11 17:25:46 +0300261}
262
Peter Chened8f8312014-01-10 13:51:27 +0800263#ifdef CONFIG_SOC_IMX28
264static inline void imx28_ci_writel(u32 val, volatile void __iomem *addr)
265{
266 __asm__ ("swp %0, %0, [%1]" : : "r"(val), "r"(addr));
267}
268#else
269static inline void imx28_ci_writel(u32 val, volatile void __iomem *addr)
270{
271}
272#endif
273
274static inline void __hw_write(struct ci_hdrc *ci, u32 val,
275 void __iomem *addr)
276{
277 if (ci->imx28_write_fix)
278 imx28_ci_writel(val, addr);
279 else
280 iowrite32(val, addr);
281}
282
Alexander Shishkine443b332012-05-11 17:25:46 +0300283/**
284 * hw_write: writes to a hw register
Peter Chen19353882014-09-22 08:14:17 +0800285 * @ci: the controller
Alexander Shishkine443b332012-05-11 17:25:46 +0300286 * @reg: register index
287 * @mask: bitfield mask
288 * @data: new value
289 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300290static inline void hw_write(struct ci_hdrc *ci, enum ci_hw_regs reg,
Alexander Shishkine443b332012-05-11 17:25:46 +0300291 u32 mask, u32 data)
292{
293 if (~mask)
Richard Zhao26c696c2012-07-07 22:56:40 +0800294 data = (ioread32(ci->hw_bank.regmap[reg]) & ~mask)
Alexander Shishkine443b332012-05-11 17:25:46 +0300295 | (data & mask);
296
Peter Chened8f8312014-01-10 13:51:27 +0800297 __hw_write(ci, data, ci->hw_bank.regmap[reg]);
Alexander Shishkine443b332012-05-11 17:25:46 +0300298}
299
300/**
301 * hw_test_and_clear: tests & clears a hw register
Peter Chen19353882014-09-22 08:14:17 +0800302 * @ci: the controller
Alexander Shishkine443b332012-05-11 17:25:46 +0300303 * @reg: register index
304 * @mask: bitfield mask
305 *
306 * This function returns register contents
307 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300308static inline u32 hw_test_and_clear(struct ci_hdrc *ci, enum ci_hw_regs reg,
Alexander Shishkine443b332012-05-11 17:25:46 +0300309 u32 mask)
310{
Richard Zhao26c696c2012-07-07 22:56:40 +0800311 u32 val = ioread32(ci->hw_bank.regmap[reg]) & mask;
Alexander Shishkine443b332012-05-11 17:25:46 +0300312
Peter Chened8f8312014-01-10 13:51:27 +0800313 __hw_write(ci, val, ci->hw_bank.regmap[reg]);
Alexander Shishkine443b332012-05-11 17:25:46 +0300314 return val;
315}
316
317/**
318 * hw_test_and_write: tests & writes a hw register
Peter Chen19353882014-09-22 08:14:17 +0800319 * @ci: the controller
Alexander Shishkine443b332012-05-11 17:25:46 +0300320 * @reg: register index
321 * @mask: bitfield mask
322 * @data: new value
323 *
324 * This function returns register contents
325 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300326static inline u32 hw_test_and_write(struct ci_hdrc *ci, enum ci_hw_regs reg,
Alexander Shishkine443b332012-05-11 17:25:46 +0300327 u32 mask, u32 data)
328{
Richard Zhao26c696c2012-07-07 22:56:40 +0800329 u32 val = hw_read(ci, reg, ~0);
Alexander Shishkine443b332012-05-11 17:25:46 +0300330
Richard Zhao26c696c2012-07-07 22:56:40 +0800331 hw_write(ci, reg, mask, data);
Felipe Balbi727b4dd2013-03-30 12:53:55 +0200332 return (val & mask) >> __ffs(mask);
Alexander Shishkine443b332012-05-11 17:25:46 +0300333}
334
Li Jun57677be2014-04-23 15:56:44 +0800335/**
336 * ci_otg_is_fsm_mode: runtime check if otg controller
337 * is in otg fsm mode.
Peter Chen19353882014-09-22 08:14:17 +0800338 *
339 * @ci: chipidea device
Li Jun57677be2014-04-23 15:56:44 +0800340 */
341static inline bool ci_otg_is_fsm_mode(struct ci_hdrc *ci)
342{
343#ifdef CONFIG_USB_OTG_FSM
344 return ci->is_otg && ci->roles[CI_ROLE_HOST] &&
345 ci->roles[CI_ROLE_GADGET];
346#else
347 return false;
348#endif
349}
350
Li Jun36304b02014-04-23 15:56:39 +0800351u32 hw_read_intr_enable(struct ci_hdrc *ci);
352
353u32 hw_read_intr_status(struct ci_hdrc *ci);
354
Peter Chen5b157302014-11-26 13:44:33 +0800355int hw_device_reset(struct ci_hdrc *ci);
Alexander Shishkine443b332012-05-11 17:25:46 +0300356
Alexander Shishkin8e229782013-06-24 14:46:36 +0300357int hw_port_test_set(struct ci_hdrc *ci, u8 mode);
Alexander Shishkine443b332012-05-11 17:25:46 +0300358
Alexander Shishkin8e229782013-06-24 14:46:36 +0300359u8 hw_port_test_get(struct ci_hdrc *ci);
Alexander Shishkine443b332012-05-11 17:25:46 +0300360
Peter Chen22fa8442013-08-14 12:44:12 +0300361int hw_wait_reg(struct ci_hdrc *ci, enum ci_hw_regs reg, u32 mask,
362 u32 value, unsigned int timeout_ms);
363
Alexander Shishkine443b332012-05-11 17:25:46 +0300364#endif /* __DRIVERS_USB_CHIPIDEA_CI_H */