blob: 8f94527f18902366ebfe53e6a455d3c335472144 [file] [log] [blame]
Wu Fengguang079d88c2010-03-08 10:44:23 +08001/*
2 *
3 * patch_hdmi.c - routines for HDMI/DisplayPort codecs
4 *
5 * Copyright(c) 2008-2010 Intel Corporation. All rights reserved.
Takashi Iwai84eb01b2010-09-07 12:27:25 +02006 * Copyright (c) 2006 ATI Technologies Inc.
7 * Copyright (c) 2008 NVIDIA Corp. All rights reserved.
8 * Copyright (c) 2008 Wei Ni <wni@nvidia.com>
Anssi Hannula5a6135842013-10-24 21:10:35 +03009 * Copyright (c) 2013 Anssi Hannula <anssi.hannula@iki.fi>
Wu Fengguang079d88c2010-03-08 10:44:23 +080010 *
11 * Authors:
12 * Wu Fengguang <wfg@linux.intel.com>
13 *
14 * Maintained by:
15 * Wu Fengguang <wfg@linux.intel.com>
16 *
17 * This program is free software; you can redistribute it and/or modify it
18 * under the terms of the GNU General Public License as published by the Free
19 * Software Foundation; either version 2 of the License, or (at your option)
20 * any later version.
21 *
22 * This program is distributed in the hope that it will be useful, but
23 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
24 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
25 * for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; if not, write to the Free Software Foundation,
29 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
30 */
31
Takashi Iwai84eb01b2010-09-07 12:27:25 +020032#include <linux/init.h>
33#include <linux/delay.h>
34#include <linux/slab.h>
Paul Gortmaker65a77212011-07-15 13:13:37 -040035#include <linux/module.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020036#include <sound/core.h>
David Henningsson07acecc2011-05-19 11:46:03 +020037#include <sound/jack.h>
Wang Xingchao433968d2012-09-06 10:02:37 +080038#include <sound/asoundef.h>
Takashi Iwaid45e6882012-07-31 11:36:00 +020039#include <sound/tlv.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020040#include "hda_codec.h"
41#include "hda_local.h"
Takashi Iwai1835a0f2011-10-27 22:12:46 +020042#include "hda_jack.h"
Takashi Iwai84eb01b2010-09-07 12:27:25 +020043
Takashi Iwai0ebaa242011-01-11 18:11:04 +010044static bool static_hdmi_pcm;
45module_param(static_hdmi_pcm, bool, 0644);
46MODULE_PARM_DESC(static_hdmi_pcm, "Don't restrict PCM parameters per ELD info");
47
Mengdong Linfb87fa32013-09-04 16:36:57 -040048#define is_haswell(codec) ((codec)->vendor_id == 0x80862807)
Mengdong Lin75dcbe42014-01-08 15:55:32 -050049#define is_broadwell(codec) ((codec)->vendor_id == 0x80862808)
50#define is_haswell_plus(codec) (is_haswell(codec) || is_broadwell(codec))
51
Mengdong Lin02383852013-10-31 18:31:51 -040052#define is_valleyview(codec) ((codec)->vendor_id == 0x80862882)
Libin Yangca2e7222014-08-19 16:20:12 +080053#define is_cherryview(codec) ((codec)->vendor_id == 0x80862883)
54#define is_valleyview_plus(codec) (is_valleyview(codec) || is_cherryview(codec))
Mengdong Linfb87fa32013-09-04 16:36:57 -040055
Stephen Warren384a48d2011-06-01 11:14:21 -060056struct hdmi_spec_per_cvt {
57 hda_nid_t cvt_nid;
58 int assigned;
59 unsigned int channels_min;
60 unsigned int channels_max;
61 u32 rates;
62 u64 formats;
63 unsigned int maxbps;
64};
65
Takashi Iwai4eea3092013-02-07 18:18:19 +010066/* max. connections to a widget */
67#define HDA_MAX_CONNECTIONS 32
68
Stephen Warren384a48d2011-06-01 11:14:21 -060069struct hdmi_spec_per_pin {
70 hda_nid_t pin_nid;
71 int num_mux_nids;
72 hda_nid_t mux_nids[HDA_MAX_CONNECTIONS];
Mengdong Lin2df67422014-03-20 13:01:06 +080073 int mux_idx;
Anssi Hannula1df5a062013-10-05 02:25:40 +030074 hda_nid_t cvt_nid;
Wu Fengguang744626d2011-11-16 16:29:47 +080075
76 struct hda_codec *codec;
Stephen Warren384a48d2011-06-01 11:14:21 -060077 struct hdmi_eld sink_eld;
Takashi Iwaia4e9a382013-10-17 18:21:12 +020078 struct mutex lock;
Wu Fengguang744626d2011-11-16 16:29:47 +080079 struct delayed_work work;
David Henningsson92c69e72013-02-19 16:11:26 +010080 struct snd_kcontrol *eld_ctl;
Wu Fengguangc6e84532011-11-18 16:59:32 -060081 int repoll_count;
Takashi Iwaib0540872013-09-02 12:33:02 +020082 bool setup; /* the stream has been set up by prepare callback */
83 int channels; /* current number of channels */
Takashi Iwai1a6003b2012-09-06 17:42:08 +020084 bool non_pcm;
Takashi Iwaid45e6882012-07-31 11:36:00 +020085 bool chmap_set; /* channel-map override by ALSA API? */
86 unsigned char chmap[8]; /* ALSA API channel-map */
Takashi Iwaibce0d2a2013-03-13 14:40:31 +010087 char pcm_name[8]; /* filled in build_pcm callbacks */
Takashi Iwaia4e9a382013-10-17 18:21:12 +020088#ifdef CONFIG_PROC_FS
89 struct snd_info_entry *proc_entry;
90#endif
Stephen Warren384a48d2011-06-01 11:14:21 -060091};
92
Anssi Hannula307229d2013-10-24 21:10:34 +030093struct cea_channel_speaker_allocation;
94
95/* operations used by generic code that can be overridden by patches */
96struct hdmi_ops {
97 int (*pin_get_eld)(struct hda_codec *codec, hda_nid_t pin_nid,
98 unsigned char *buf, int *eld_size);
99
100 /* get and set channel assigned to each HDMI ASP (audio sample packet) slot */
101 int (*pin_get_slot_channel)(struct hda_codec *codec, hda_nid_t pin_nid,
102 int asp_slot);
103 int (*pin_set_slot_channel)(struct hda_codec *codec, hda_nid_t pin_nid,
104 int asp_slot, int channel);
105
106 void (*pin_setup_infoframe)(struct hda_codec *codec, hda_nid_t pin_nid,
107 int ca, int active_channels, int conn_type);
108
109 /* enable/disable HBR (HD passthrough) */
110 int (*pin_hbr_setup)(struct hda_codec *codec, hda_nid_t pin_nid, bool hbr);
111
112 int (*setup_stream)(struct hda_codec *codec, hda_nid_t cvt_nid,
113 hda_nid_t pin_nid, u32 stream_tag, int format);
114
115 /* Helpers for producing the channel map TLVs. These can be overridden
116 * for devices that have non-standard mapping requirements. */
117 int (*chmap_cea_alloc_validate_get_type)(struct cea_channel_speaker_allocation *cap,
118 int channels);
119 void (*cea_alloc_to_tlv_chmap)(struct cea_channel_speaker_allocation *cap,
120 unsigned int *chmap, int channels);
121
122 /* check that the user-given chmap is supported */
123 int (*chmap_validate)(int ca, int channels, unsigned char *chmap);
124};
125
Wu Fengguang079d88c2010-03-08 10:44:23 +0800126struct hdmi_spec {
127 int num_cvts;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100128 struct snd_array cvts; /* struct hdmi_spec_per_cvt */
129 hda_nid_t cvt_nids[4]; /* only for haswell fix */
Stephen Warren384a48d2011-06-01 11:14:21 -0600130
Wu Fengguang079d88c2010-03-08 10:44:23 +0800131 int num_pins;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100132 struct snd_array pins; /* struct hdmi_spec_per_pin */
133 struct snd_array pcm_rec; /* struct hda_pcm */
Takashi Iwaid45e6882012-07-31 11:36:00 +0200134 unsigned int channels_max; /* max over all cvts */
Wu Fengguang079d88c2010-03-08 10:44:23 +0800135
David Henningsson4bd038f2013-02-19 16:11:25 +0100136 struct hdmi_eld temp_eld;
Anssi Hannula307229d2013-10-24 21:10:34 +0300137 struct hdmi_ops ops;
Stephen Warren75fae112014-01-30 11:52:16 -0700138
139 bool dyn_pin_out;
140
Wu Fengguang079d88c2010-03-08 10:44:23 +0800141 /*
Anssi Hannula5a6135842013-10-24 21:10:35 +0300142 * Non-generic VIA/NVIDIA specific
Wu Fengguang079d88c2010-03-08 10:44:23 +0800143 */
144 struct hda_multi_out multiout;
Takashi Iwaid0b12522012-06-15 14:34:42 +0200145 struct hda_pcm_stream pcm_playback;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800146};
147
148
149struct hdmi_audio_infoframe {
150 u8 type; /* 0x84 */
151 u8 ver; /* 0x01 */
152 u8 len; /* 0x0a */
153
Wu Fengguang53d7d692010-09-21 14:25:49 +0800154 u8 checksum;
155
Wu Fengguang079d88c2010-03-08 10:44:23 +0800156 u8 CC02_CT47; /* CC in bits 0:2, CT in 4:7 */
157 u8 SS01_SF24;
158 u8 CXT04;
159 u8 CA;
160 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800161};
162
163struct dp_audio_infoframe {
164 u8 type; /* 0x84 */
165 u8 len; /* 0x1b */
166 u8 ver; /* 0x11 << 2 */
167
168 u8 CC02_CT47; /* match with HDMI infoframe from this on */
169 u8 SS01_SF24;
170 u8 CXT04;
171 u8 CA;
172 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800173};
174
Takashi Iwai2b203dbb2011-02-11 12:17:30 +0100175union audio_infoframe {
176 struct hdmi_audio_infoframe hdmi;
177 struct dp_audio_infoframe dp;
178 u8 bytes[0];
179};
180
Wu Fengguang079d88c2010-03-08 10:44:23 +0800181/*
182 * CEA speaker placement:
183 *
184 * FLH FCH FRH
185 * FLW FL FLC FC FRC FR FRW
186 *
187 * LFE
188 * TC
189 *
190 * RL RLC RC RRC RR
191 *
192 * The Left/Right Surround channel _notions_ LS/RS in SMPTE 320M corresponds to
193 * CEA RL/RR; The SMPTE channel _assignment_ C/LFE is swapped to CEA LFE/FC.
194 */
195enum cea_speaker_placement {
196 FL = (1 << 0), /* Front Left */
197 FC = (1 << 1), /* Front Center */
198 FR = (1 << 2), /* Front Right */
199 FLC = (1 << 3), /* Front Left Center */
200 FRC = (1 << 4), /* Front Right Center */
201 RL = (1 << 5), /* Rear Left */
202 RC = (1 << 6), /* Rear Center */
203 RR = (1 << 7), /* Rear Right */
204 RLC = (1 << 8), /* Rear Left Center */
205 RRC = (1 << 9), /* Rear Right Center */
206 LFE = (1 << 10), /* Low Frequency Effect */
207 FLW = (1 << 11), /* Front Left Wide */
208 FRW = (1 << 12), /* Front Right Wide */
209 FLH = (1 << 13), /* Front Left High */
210 FCH = (1 << 14), /* Front Center High */
211 FRH = (1 << 15), /* Front Right High */
212 TC = (1 << 16), /* Top Center */
213};
214
215/*
216 * ELD SA bits in the CEA Speaker Allocation data block
217 */
218static int eld_speaker_allocation_bits[] = {
219 [0] = FL | FR,
220 [1] = LFE,
221 [2] = FC,
222 [3] = RL | RR,
223 [4] = RC,
224 [5] = FLC | FRC,
225 [6] = RLC | RRC,
226 /* the following are not defined in ELD yet */
227 [7] = FLW | FRW,
228 [8] = FLH | FRH,
229 [9] = TC,
230 [10] = FCH,
231};
232
233struct cea_channel_speaker_allocation {
234 int ca_index;
235 int speakers[8];
236
237 /* derived values, just for convenience */
238 int channels;
239 int spk_mask;
240};
241
242/*
243 * ALSA sequence is:
244 *
245 * surround40 surround41 surround50 surround51 surround71
246 * ch0 front left = = = =
247 * ch1 front right = = = =
248 * ch2 rear left = = = =
249 * ch3 rear right = = = =
250 * ch4 LFE center center center
251 * ch5 LFE LFE
252 * ch6 side left
253 * ch7 side right
254 *
255 * surround71 = {FL, FR, RLC, RRC, FC, LFE, RL, RR}
256 */
257static int hdmi_channel_mapping[0x32][8] = {
258 /* stereo */
259 [0x00] = { 0x00, 0x11, 0xf2, 0xf3, 0xf4, 0xf5, 0xf6, 0xf7 },
260 /* 2.1 */
261 [0x01] = { 0x00, 0x11, 0x22, 0xf3, 0xf4, 0xf5, 0xf6, 0xf7 },
262 /* Dolby Surround */
263 [0x02] = { 0x00, 0x11, 0x23, 0xf2, 0xf4, 0xf5, 0xf6, 0xf7 },
264 /* surround40 */
265 [0x08] = { 0x00, 0x11, 0x24, 0x35, 0xf3, 0xf2, 0xf6, 0xf7 },
266 /* 4ch */
267 [0x03] = { 0x00, 0x11, 0x23, 0x32, 0x44, 0xf5, 0xf6, 0xf7 },
268 /* surround41 */
Jerry Zhou9396d312010-09-21 14:44:51 +0800269 [0x09] = { 0x00, 0x11, 0x24, 0x35, 0x42, 0xf3, 0xf6, 0xf7 },
Wu Fengguang079d88c2010-03-08 10:44:23 +0800270 /* surround50 */
271 [0x0a] = { 0x00, 0x11, 0x24, 0x35, 0x43, 0xf2, 0xf6, 0xf7 },
272 /* surround51 */
273 [0x0b] = { 0x00, 0x11, 0x24, 0x35, 0x43, 0x52, 0xf6, 0xf7 },
274 /* 7.1 */
275 [0x13] = { 0x00, 0x11, 0x26, 0x37, 0x43, 0x52, 0x64, 0x75 },
276};
277
278/*
279 * This is an ordered list!
280 *
281 * The preceding ones have better chances to be selected by
Wu Fengguang53d7d692010-09-21 14:25:49 +0800282 * hdmi_channel_allocation().
Wu Fengguang079d88c2010-03-08 10:44:23 +0800283 */
284static struct cea_channel_speaker_allocation channel_allocations[] = {
285/* channel: 7 6 5 4 3 2 1 0 */
286{ .ca_index = 0x00, .speakers = { 0, 0, 0, 0, 0, 0, FR, FL } },
287 /* 2.1 */
288{ .ca_index = 0x01, .speakers = { 0, 0, 0, 0, 0, LFE, FR, FL } },
289 /* Dolby Surround */
290{ .ca_index = 0x02, .speakers = { 0, 0, 0, 0, FC, 0, FR, FL } },
291 /* surround40 */
292{ .ca_index = 0x08, .speakers = { 0, 0, RR, RL, 0, 0, FR, FL } },
293 /* surround41 */
294{ .ca_index = 0x09, .speakers = { 0, 0, RR, RL, 0, LFE, FR, FL } },
295 /* surround50 */
296{ .ca_index = 0x0a, .speakers = { 0, 0, RR, RL, FC, 0, FR, FL } },
297 /* surround51 */
298{ .ca_index = 0x0b, .speakers = { 0, 0, RR, RL, FC, LFE, FR, FL } },
299 /* 6.1 */
300{ .ca_index = 0x0f, .speakers = { 0, RC, RR, RL, FC, LFE, FR, FL } },
301 /* surround71 */
302{ .ca_index = 0x13, .speakers = { RRC, RLC, RR, RL, FC, LFE, FR, FL } },
303
304{ .ca_index = 0x03, .speakers = { 0, 0, 0, 0, FC, LFE, FR, FL } },
305{ .ca_index = 0x04, .speakers = { 0, 0, 0, RC, 0, 0, FR, FL } },
306{ .ca_index = 0x05, .speakers = { 0, 0, 0, RC, 0, LFE, FR, FL } },
307{ .ca_index = 0x06, .speakers = { 0, 0, 0, RC, FC, 0, FR, FL } },
308{ .ca_index = 0x07, .speakers = { 0, 0, 0, RC, FC, LFE, FR, FL } },
309{ .ca_index = 0x0c, .speakers = { 0, RC, RR, RL, 0, 0, FR, FL } },
310{ .ca_index = 0x0d, .speakers = { 0, RC, RR, RL, 0, LFE, FR, FL } },
311{ .ca_index = 0x0e, .speakers = { 0, RC, RR, RL, FC, 0, FR, FL } },
312{ .ca_index = 0x10, .speakers = { RRC, RLC, RR, RL, 0, 0, FR, FL } },
313{ .ca_index = 0x11, .speakers = { RRC, RLC, RR, RL, 0, LFE, FR, FL } },
314{ .ca_index = 0x12, .speakers = { RRC, RLC, RR, RL, FC, 0, FR, FL } },
315{ .ca_index = 0x14, .speakers = { FRC, FLC, 0, 0, 0, 0, FR, FL } },
316{ .ca_index = 0x15, .speakers = { FRC, FLC, 0, 0, 0, LFE, FR, FL } },
317{ .ca_index = 0x16, .speakers = { FRC, FLC, 0, 0, FC, 0, FR, FL } },
318{ .ca_index = 0x17, .speakers = { FRC, FLC, 0, 0, FC, LFE, FR, FL } },
319{ .ca_index = 0x18, .speakers = { FRC, FLC, 0, RC, 0, 0, FR, FL } },
320{ .ca_index = 0x19, .speakers = { FRC, FLC, 0, RC, 0, LFE, FR, FL } },
321{ .ca_index = 0x1a, .speakers = { FRC, FLC, 0, RC, FC, 0, FR, FL } },
322{ .ca_index = 0x1b, .speakers = { FRC, FLC, 0, RC, FC, LFE, FR, FL } },
323{ .ca_index = 0x1c, .speakers = { FRC, FLC, RR, RL, 0, 0, FR, FL } },
324{ .ca_index = 0x1d, .speakers = { FRC, FLC, RR, RL, 0, LFE, FR, FL } },
325{ .ca_index = 0x1e, .speakers = { FRC, FLC, RR, RL, FC, 0, FR, FL } },
326{ .ca_index = 0x1f, .speakers = { FRC, FLC, RR, RL, FC, LFE, FR, FL } },
327{ .ca_index = 0x20, .speakers = { 0, FCH, RR, RL, FC, 0, FR, FL } },
328{ .ca_index = 0x21, .speakers = { 0, FCH, RR, RL, FC, LFE, FR, FL } },
329{ .ca_index = 0x22, .speakers = { TC, 0, RR, RL, FC, 0, FR, FL } },
330{ .ca_index = 0x23, .speakers = { TC, 0, RR, RL, FC, LFE, FR, FL } },
331{ .ca_index = 0x24, .speakers = { FRH, FLH, RR, RL, 0, 0, FR, FL } },
332{ .ca_index = 0x25, .speakers = { FRH, FLH, RR, RL, 0, LFE, FR, FL } },
333{ .ca_index = 0x26, .speakers = { FRW, FLW, RR, RL, 0, 0, FR, FL } },
334{ .ca_index = 0x27, .speakers = { FRW, FLW, RR, RL, 0, LFE, FR, FL } },
335{ .ca_index = 0x28, .speakers = { TC, RC, RR, RL, FC, 0, FR, FL } },
336{ .ca_index = 0x29, .speakers = { TC, RC, RR, RL, FC, LFE, FR, FL } },
337{ .ca_index = 0x2a, .speakers = { FCH, RC, RR, RL, FC, 0, FR, FL } },
338{ .ca_index = 0x2b, .speakers = { FCH, RC, RR, RL, FC, LFE, FR, FL } },
339{ .ca_index = 0x2c, .speakers = { TC, FCH, RR, RL, FC, 0, FR, FL } },
340{ .ca_index = 0x2d, .speakers = { TC, FCH, RR, RL, FC, LFE, FR, FL } },
341{ .ca_index = 0x2e, .speakers = { FRH, FLH, RR, RL, FC, 0, FR, FL } },
342{ .ca_index = 0x2f, .speakers = { FRH, FLH, RR, RL, FC, LFE, FR, FL } },
343{ .ca_index = 0x30, .speakers = { FRW, FLW, RR, RL, FC, 0, FR, FL } },
344{ .ca_index = 0x31, .speakers = { FRW, FLW, RR, RL, FC, LFE, FR, FL } },
345};
346
347
348/*
349 * HDMI routines
350 */
351
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100352#define get_pin(spec, idx) \
353 ((struct hdmi_spec_per_pin *)snd_array_elem(&spec->pins, idx))
354#define get_cvt(spec, idx) \
355 ((struct hdmi_spec_per_cvt *)snd_array_elem(&spec->cvts, idx))
356#define get_pcm_rec(spec, idx) \
357 ((struct hda_pcm *)snd_array_elem(&spec->pcm_rec, idx))
358
Takashi Iwai4e76a882014-02-25 12:21:03 +0100359static int pin_nid_to_pin_index(struct hda_codec *codec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800360{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100361 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600362 int pin_idx;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800363
Stephen Warren384a48d2011-06-01 11:14:21 -0600364 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100365 if (get_pin(spec, pin_idx)->pin_nid == pin_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600366 return pin_idx;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800367
Takashi Iwai4e76a882014-02-25 12:21:03 +0100368 codec_warn(codec, "HDMI: pin nid %d not registered\n", pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -0600369 return -EINVAL;
370}
371
Takashi Iwai4e76a882014-02-25 12:21:03 +0100372static int hinfo_to_pin_index(struct hda_codec *codec,
Stephen Warren384a48d2011-06-01 11:14:21 -0600373 struct hda_pcm_stream *hinfo)
374{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100375 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600376 int pin_idx;
377
378 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100379 if (get_pcm_rec(spec, pin_idx)->stream == hinfo)
Stephen Warren384a48d2011-06-01 11:14:21 -0600380 return pin_idx;
381
Takashi Iwai4e76a882014-02-25 12:21:03 +0100382 codec_warn(codec, "HDMI: hinfo %p not registered\n", hinfo);
Stephen Warren384a48d2011-06-01 11:14:21 -0600383 return -EINVAL;
384}
385
Takashi Iwai4e76a882014-02-25 12:21:03 +0100386static int cvt_nid_to_cvt_index(struct hda_codec *codec, hda_nid_t cvt_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600387{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100388 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600389 int cvt_idx;
390
391 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100392 if (get_cvt(spec, cvt_idx)->cvt_nid == cvt_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600393 return cvt_idx;
394
Takashi Iwai4e76a882014-02-25 12:21:03 +0100395 codec_warn(codec, "HDMI: cvt nid %d not registered\n", cvt_nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800396 return -EINVAL;
397}
398
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500399static int hdmi_eld_ctl_info(struct snd_kcontrol *kcontrol,
400 struct snd_ctl_elem_info *uinfo)
401{
402 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
David Henningsson68e03de2013-02-19 16:11:23 +0100403 struct hdmi_spec *spec = codec->spec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200404 struct hdmi_spec_per_pin *per_pin;
David Henningsson68e03de2013-02-19 16:11:23 +0100405 struct hdmi_eld *eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500406 int pin_idx;
407
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500408 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
409
410 pin_idx = kcontrol->private_value;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200411 per_pin = get_pin(spec, pin_idx);
412 eld = &per_pin->sink_eld;
David Henningsson68e03de2013-02-19 16:11:23 +0100413
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200414 mutex_lock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100415 uinfo->count = eld->eld_valid ? eld->eld_size : 0;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200416 mutex_unlock(&per_pin->lock);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500417
418 return 0;
419}
420
421static int hdmi_eld_ctl_get(struct snd_kcontrol *kcontrol,
422 struct snd_ctl_elem_value *ucontrol)
423{
424 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
David Henningsson68e03de2013-02-19 16:11:23 +0100425 struct hdmi_spec *spec = codec->spec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200426 struct hdmi_spec_per_pin *per_pin;
David Henningsson68e03de2013-02-19 16:11:23 +0100427 struct hdmi_eld *eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500428 int pin_idx;
429
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500430 pin_idx = kcontrol->private_value;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200431 per_pin = get_pin(spec, pin_idx);
432 eld = &per_pin->sink_eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500433
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200434 mutex_lock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100435 if (eld->eld_size > ARRAY_SIZE(ucontrol->value.bytes.data)) {
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200436 mutex_unlock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100437 snd_BUG();
438 return -EINVAL;
439 }
440
441 memset(ucontrol->value.bytes.data, 0,
442 ARRAY_SIZE(ucontrol->value.bytes.data));
443 if (eld->eld_valid)
444 memcpy(ucontrol->value.bytes.data, eld->eld_buffer,
445 eld->eld_size);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200446 mutex_unlock(&per_pin->lock);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500447
448 return 0;
449}
450
451static struct snd_kcontrol_new eld_bytes_ctl = {
452 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
453 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
454 .name = "ELD",
455 .info = hdmi_eld_ctl_info,
456 .get = hdmi_eld_ctl_get,
457};
458
459static int hdmi_create_eld_ctl(struct hda_codec *codec, int pin_idx,
460 int device)
461{
462 struct snd_kcontrol *kctl;
463 struct hdmi_spec *spec = codec->spec;
464 int err;
465
466 kctl = snd_ctl_new1(&eld_bytes_ctl, codec);
467 if (!kctl)
468 return -ENOMEM;
469 kctl->private_value = pin_idx;
470 kctl->id.device = device;
471
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100472 err = snd_hda_ctl_add(codec, get_pin(spec, pin_idx)->pin_nid, kctl);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500473 if (err < 0)
474 return err;
475
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100476 get_pin(spec, pin_idx)->eld_ctl = kctl;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500477 return 0;
478}
479
Wu Fengguang079d88c2010-03-08 10:44:23 +0800480#ifdef BE_PARANOID
481static void hdmi_get_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
482 int *packet_index, int *byte_index)
483{
484 int val;
485
486 val = snd_hda_codec_read(codec, pin_nid, 0,
487 AC_VERB_GET_HDMI_DIP_INDEX, 0);
488
489 *packet_index = val >> 5;
490 *byte_index = val & 0x1f;
491}
492#endif
493
494static void hdmi_set_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
495 int packet_index, int byte_index)
496{
497 int val;
498
499 val = (packet_index << 5) | (byte_index & 0x1f);
500
501 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_INDEX, val);
502}
503
504static void hdmi_write_dip_byte(struct hda_codec *codec, hda_nid_t pin_nid,
505 unsigned char val)
506{
507 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_DATA, val);
508}
509
Stephen Warren384a48d2011-06-01 11:14:21 -0600510static void hdmi_init_pin(struct hda_codec *codec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800511{
Stephen Warren75fae112014-01-30 11:52:16 -0700512 struct hdmi_spec *spec = codec->spec;
513 int pin_out;
514
Wu Fengguang079d88c2010-03-08 10:44:23 +0800515 /* Unmute */
516 if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
517 snd_hda_codec_write(codec, pin_nid, 0,
518 AC_VERB_SET_AMP_GAIN_MUTE, AMP_OUT_UNMUTE);
Stephen Warren75fae112014-01-30 11:52:16 -0700519
520 if (spec->dyn_pin_out)
521 /* Disable pin out until stream is active */
522 pin_out = 0;
523 else
524 /* Enable pin out: some machines with GM965 gets broken output
525 * when the pin is disabled or changed while using with HDMI
526 */
527 pin_out = PIN_OUT;
528
Wu Fengguang079d88c2010-03-08 10:44:23 +0800529 snd_hda_codec_write(codec, pin_nid, 0,
Stephen Warren75fae112014-01-30 11:52:16 -0700530 AC_VERB_SET_PIN_WIDGET_CONTROL, pin_out);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800531}
532
Stephen Warren384a48d2011-06-01 11:14:21 -0600533static int hdmi_get_channel_count(struct hda_codec *codec, hda_nid_t cvt_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800534{
Stephen Warren384a48d2011-06-01 11:14:21 -0600535 return 1 + snd_hda_codec_read(codec, cvt_nid, 0,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800536 AC_VERB_GET_CVT_CHAN_COUNT, 0);
537}
538
539static void hdmi_set_channel_count(struct hda_codec *codec,
Stephen Warren384a48d2011-06-01 11:14:21 -0600540 hda_nid_t cvt_nid, int chs)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800541{
Stephen Warren384a48d2011-06-01 11:14:21 -0600542 if (chs != hdmi_get_channel_count(codec, cvt_nid))
543 snd_hda_codec_write(codec, cvt_nid, 0,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800544 AC_VERB_SET_CVT_CHAN_COUNT, chs - 1);
545}
546
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200547/*
548 * ELD proc files
549 */
550
551#ifdef CONFIG_PROC_FS
552static void print_eld_info(struct snd_info_entry *entry,
553 struct snd_info_buffer *buffer)
554{
555 struct hdmi_spec_per_pin *per_pin = entry->private_data;
556
557 mutex_lock(&per_pin->lock);
558 snd_hdmi_print_eld_info(&per_pin->sink_eld, buffer);
559 mutex_unlock(&per_pin->lock);
560}
561
562static void write_eld_info(struct snd_info_entry *entry,
563 struct snd_info_buffer *buffer)
564{
565 struct hdmi_spec_per_pin *per_pin = entry->private_data;
566
567 mutex_lock(&per_pin->lock);
568 snd_hdmi_write_eld_info(&per_pin->sink_eld, buffer);
569 mutex_unlock(&per_pin->lock);
570}
571
572static int eld_proc_new(struct hdmi_spec_per_pin *per_pin, int index)
573{
574 char name[32];
575 struct hda_codec *codec = per_pin->codec;
576 struct snd_info_entry *entry;
577 int err;
578
579 snprintf(name, sizeof(name), "eld#%d.%d", codec->addr, index);
580 err = snd_card_proc_new(codec->bus->card, name, &entry);
581 if (err < 0)
582 return err;
583
584 snd_info_set_text_ops(entry, per_pin, print_eld_info);
585 entry->c.text.write = write_eld_info;
586 entry->mode |= S_IWUSR;
587 per_pin->proc_entry = entry;
588
589 return 0;
590}
591
592static void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
593{
594 if (!per_pin->codec->bus->shutdown && per_pin->proc_entry) {
595 snd_device_free(per_pin->codec->bus->card, per_pin->proc_entry);
596 per_pin->proc_entry = NULL;
597 }
598}
599#else
Takashi Iwaib55447a2013-10-21 16:31:45 +0200600static inline int eld_proc_new(struct hdmi_spec_per_pin *per_pin,
601 int index)
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200602{
603 return 0;
604}
Takashi Iwaib55447a2013-10-21 16:31:45 +0200605static inline void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200606{
607}
608#endif
Wu Fengguang079d88c2010-03-08 10:44:23 +0800609
610/*
611 * Channel mapping routines
612 */
613
614/*
615 * Compute derived values in channel_allocations[].
616 */
617static void init_channel_allocations(void)
618{
619 int i, j;
620 struct cea_channel_speaker_allocation *p;
621
622 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
623 p = channel_allocations + i;
624 p->channels = 0;
625 p->spk_mask = 0;
626 for (j = 0; j < ARRAY_SIZE(p->speakers); j++)
627 if (p->speakers[j]) {
628 p->channels++;
629 p->spk_mask |= p->speakers[j];
630 }
631 }
632}
633
Wang Xingchao72357c72012-09-06 10:02:36 +0800634static int get_channel_allocation_order(int ca)
635{
636 int i;
637
638 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
639 if (channel_allocations[i].ca_index == ca)
640 break;
641 }
642 return i;
643}
644
Wu Fengguang079d88c2010-03-08 10:44:23 +0800645/*
646 * The transformation takes two steps:
647 *
648 * eld->spk_alloc => (eld_speaker_allocation_bits[]) => spk_mask
649 * spk_mask => (channel_allocations[]) => ai->CA
650 *
651 * TODO: it could select the wrong CA from multiple candidates.
652*/
Takashi Iwai79514d42014-06-06 18:04:34 +0200653static int hdmi_channel_allocation(struct hda_codec *codec,
654 struct hdmi_eld *eld, int channels)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800655{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800656 int i;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800657 int ca = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800658 int spk_mask = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800659 char buf[SND_PRINT_CHANNEL_ALLOCATION_ADVISED_BUFSIZE];
660
661 /*
662 * CA defaults to 0 for basic stereo audio
663 */
664 if (channels <= 2)
665 return 0;
666
Wu Fengguang079d88c2010-03-08 10:44:23 +0800667 /*
668 * expand ELD's speaker allocation mask
669 *
670 * ELD tells the speaker mask in a compact(paired) form,
671 * expand ELD's notions to match the ones used by Audio InfoFrame.
672 */
673 for (i = 0; i < ARRAY_SIZE(eld_speaker_allocation_bits); i++) {
David Henningsson1613d6b2013-02-19 16:11:24 +0100674 if (eld->info.spk_alloc & (1 << i))
Wu Fengguang079d88c2010-03-08 10:44:23 +0800675 spk_mask |= eld_speaker_allocation_bits[i];
676 }
677
678 /* search for the first working match in the CA table */
679 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
680 if (channels == channel_allocations[i].channels &&
681 (spk_mask & channel_allocations[i].spk_mask) ==
682 channel_allocations[i].spk_mask) {
Wu Fengguang53d7d692010-09-21 14:25:49 +0800683 ca = channel_allocations[i].ca_index;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800684 break;
685 }
686 }
687
Anssi Hannula18e39182013-09-01 14:36:47 +0300688 if (!ca) {
689 /* if there was no match, select the regular ALSA channel
690 * allocation with the matching number of channels */
691 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
692 if (channels == channel_allocations[i].channels) {
693 ca = channel_allocations[i].ca_index;
694 break;
695 }
696 }
697 }
698
David Henningsson1613d6b2013-02-19 16:11:24 +0100699 snd_print_channel_allocation(eld->info.spk_alloc, buf, sizeof(buf));
Takashi Iwai79514d42014-06-06 18:04:34 +0200700 codec_dbg(codec, "HDMI: select CA 0x%x for %d-channel allocation: %s\n",
Wu Fengguang53d7d692010-09-21 14:25:49 +0800701 ca, channels, buf);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800702
Wu Fengguang53d7d692010-09-21 14:25:49 +0800703 return ca;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800704}
705
706static void hdmi_debug_channel_mapping(struct hda_codec *codec,
707 hda_nid_t pin_nid)
708{
709#ifdef CONFIG_SND_DEBUG_VERBOSE
Anssi Hannula307229d2013-10-24 21:10:34 +0300710 struct hdmi_spec *spec = codec->spec;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800711 int i;
Anssi Hannula307229d2013-10-24 21:10:34 +0300712 int channel;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800713
714 for (i = 0; i < 8; i++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300715 channel = spec->ops.pin_get_slot_channel(codec, pin_nid, i);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100716 codec_dbg(codec, "HDMI: ASP channel %d => slot %d\n",
Anssi Hannula307229d2013-10-24 21:10:34 +0300717 channel, i);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800718 }
719#endif
720}
721
Takashi Iwaid45e6882012-07-31 11:36:00 +0200722static void hdmi_std_setup_channel_mapping(struct hda_codec *codec,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800723 hda_nid_t pin_nid,
Wang Xingchao433968d2012-09-06 10:02:37 +0800724 bool non_pcm,
Wu Fengguang53d7d692010-09-21 14:25:49 +0800725 int ca)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800726{
Anssi Hannula307229d2013-10-24 21:10:34 +0300727 struct hdmi_spec *spec = codec->spec;
Anssi Hannula90f28002013-10-05 02:25:39 +0300728 struct cea_channel_speaker_allocation *ch_alloc;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800729 int i;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800730 int err;
Wang Xingchao72357c72012-09-06 10:02:36 +0800731 int order;
Wang Xingchao433968d2012-09-06 10:02:37 +0800732 int non_pcm_mapping[8];
Wu Fengguang079d88c2010-03-08 10:44:23 +0800733
Wang Xingchao72357c72012-09-06 10:02:36 +0800734 order = get_channel_allocation_order(ca);
Anssi Hannula90f28002013-10-05 02:25:39 +0300735 ch_alloc = &channel_allocations[order];
Wang Xingchao433968d2012-09-06 10:02:37 +0800736
Wu Fengguang079d88c2010-03-08 10:44:23 +0800737 if (hdmi_channel_mapping[ca][1] == 0) {
Anssi Hannula90f28002013-10-05 02:25:39 +0300738 int hdmi_slot = 0;
739 /* fill actual channel mappings in ALSA channel (i) order */
740 for (i = 0; i < ch_alloc->channels; i++) {
741 while (!ch_alloc->speakers[7 - hdmi_slot] && !WARN_ON(hdmi_slot >= 8))
742 hdmi_slot++; /* skip zero slots */
743
744 hdmi_channel_mapping[ca][i] = (i << 4) | hdmi_slot++;
745 }
746 /* fill the rest of the slots with ALSA channel 0xf */
747 for (hdmi_slot = 0; hdmi_slot < 8; hdmi_slot++)
748 if (!ch_alloc->speakers[7 - hdmi_slot])
749 hdmi_channel_mapping[ca][i++] = (0xf << 4) | hdmi_slot;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800750 }
751
Wang Xingchao433968d2012-09-06 10:02:37 +0800752 if (non_pcm) {
Anssi Hannula90f28002013-10-05 02:25:39 +0300753 for (i = 0; i < ch_alloc->channels; i++)
Anssi Hannula11f7c522013-10-05 02:25:41 +0300754 non_pcm_mapping[i] = (i << 4) | i;
Wang Xingchao433968d2012-09-06 10:02:37 +0800755 for (; i < 8; i++)
Anssi Hannula11f7c522013-10-05 02:25:41 +0300756 non_pcm_mapping[i] = (0xf << 4) | i;
Wang Xingchao433968d2012-09-06 10:02:37 +0800757 }
758
Wu Fengguang079d88c2010-03-08 10:44:23 +0800759 for (i = 0; i < 8; i++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300760 int slotsetup = non_pcm ? non_pcm_mapping[i] : hdmi_channel_mapping[ca][i];
761 int hdmi_slot = slotsetup & 0x0f;
762 int channel = (slotsetup & 0xf0) >> 4;
763 err = spec->ops.pin_set_slot_channel(codec, pin_nid, hdmi_slot, channel);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800764 if (err) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100765 codec_dbg(codec, "HDMI: channel mapping failed\n");
Wu Fengguang079d88c2010-03-08 10:44:23 +0800766 break;
767 }
768 }
Wu Fengguang079d88c2010-03-08 10:44:23 +0800769}
770
Takashi Iwaid45e6882012-07-31 11:36:00 +0200771struct channel_map_table {
772 unsigned char map; /* ALSA API channel map position */
Takashi Iwaid45e6882012-07-31 11:36:00 +0200773 int spk_mask; /* speaker position bit mask */
774};
775
776static struct channel_map_table map_tables[] = {
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300777 { SNDRV_CHMAP_FL, FL },
778 { SNDRV_CHMAP_FR, FR },
779 { SNDRV_CHMAP_RL, RL },
780 { SNDRV_CHMAP_RR, RR },
781 { SNDRV_CHMAP_LFE, LFE },
782 { SNDRV_CHMAP_FC, FC },
783 { SNDRV_CHMAP_RLC, RLC },
784 { SNDRV_CHMAP_RRC, RRC },
785 { SNDRV_CHMAP_RC, RC },
786 { SNDRV_CHMAP_FLC, FLC },
787 { SNDRV_CHMAP_FRC, FRC },
Anssi Hannula94908a32013-11-10 21:24:04 +0200788 { SNDRV_CHMAP_TFL, FLH },
789 { SNDRV_CHMAP_TFR, FRH },
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300790 { SNDRV_CHMAP_FLW, FLW },
791 { SNDRV_CHMAP_FRW, FRW },
792 { SNDRV_CHMAP_TC, TC },
Anssi Hannula94908a32013-11-10 21:24:04 +0200793 { SNDRV_CHMAP_TFC, FCH },
Takashi Iwaid45e6882012-07-31 11:36:00 +0200794 {} /* terminator */
795};
796
797/* from ALSA API channel position to speaker bit mask */
798static int to_spk_mask(unsigned char c)
799{
800 struct channel_map_table *t = map_tables;
801 for (; t->map; t++) {
802 if (t->map == c)
803 return t->spk_mask;
804 }
805 return 0;
806}
807
808/* from ALSA API channel position to CEA slot */
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300809static int to_cea_slot(int ordered_ca, unsigned char pos)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200810{
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300811 int mask = to_spk_mask(pos);
812 int i;
Takashi Iwaid45e6882012-07-31 11:36:00 +0200813
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300814 if (mask) {
815 for (i = 0; i < 8; i++) {
816 if (channel_allocations[ordered_ca].speakers[7 - i] == mask)
817 return i;
818 }
Takashi Iwaid45e6882012-07-31 11:36:00 +0200819 }
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300820
821 return -1;
Takashi Iwaid45e6882012-07-31 11:36:00 +0200822}
823
824/* from speaker bit mask to ALSA API channel position */
825static int spk_to_chmap(int spk)
826{
827 struct channel_map_table *t = map_tables;
828 for (; t->map; t++) {
829 if (t->spk_mask == spk)
830 return t->map;
831 }
832 return 0;
833}
834
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300835/* from CEA slot to ALSA API channel position */
836static int from_cea_slot(int ordered_ca, unsigned char slot)
837{
838 int mask = channel_allocations[ordered_ca].speakers[7 - slot];
839
840 return spk_to_chmap(mask);
841}
842
Takashi Iwaid45e6882012-07-31 11:36:00 +0200843/* get the CA index corresponding to the given ALSA API channel map */
844static int hdmi_manual_channel_allocation(int chs, unsigned char *map)
845{
846 int i, spks = 0, spk_mask = 0;
847
848 for (i = 0; i < chs; i++) {
849 int mask = to_spk_mask(map[i]);
850 if (mask) {
851 spk_mask |= mask;
852 spks++;
853 }
854 }
855
856 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
857 if ((chs == channel_allocations[i].channels ||
858 spks == channel_allocations[i].channels) &&
859 (spk_mask & channel_allocations[i].spk_mask) ==
860 channel_allocations[i].spk_mask)
861 return channel_allocations[i].ca_index;
862 }
863 return -1;
864}
865
866/* set up the channel slots for the given ALSA API channel map */
867static int hdmi_manual_setup_channel_mapping(struct hda_codec *codec,
868 hda_nid_t pin_nid,
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300869 int chs, unsigned char *map,
870 int ca)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200871{
Anssi Hannula307229d2013-10-24 21:10:34 +0300872 struct hdmi_spec *spec = codec->spec;
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300873 int ordered_ca = get_channel_allocation_order(ca);
Anssi Hannula11f7c522013-10-05 02:25:41 +0300874 int alsa_pos, hdmi_slot;
875 int assignments[8] = {[0 ... 7] = 0xf};
876
877 for (alsa_pos = 0; alsa_pos < chs; alsa_pos++) {
878
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300879 hdmi_slot = to_cea_slot(ordered_ca, map[alsa_pos]);
Anssi Hannula11f7c522013-10-05 02:25:41 +0300880
881 if (hdmi_slot < 0)
882 continue; /* unassigned channel */
883
884 assignments[hdmi_slot] = alsa_pos;
885 }
886
887 for (hdmi_slot = 0; hdmi_slot < 8; hdmi_slot++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300888 int err;
Anssi Hannula11f7c522013-10-05 02:25:41 +0300889
Anssi Hannula307229d2013-10-24 21:10:34 +0300890 err = spec->ops.pin_set_slot_channel(codec, pin_nid, hdmi_slot,
891 assignments[hdmi_slot]);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200892 if (err)
893 return -EINVAL;
894 }
895 return 0;
896}
897
898/* store ALSA API channel map from the current default map */
899static void hdmi_setup_fake_chmap(unsigned char *map, int ca)
900{
901 int i;
Anssi Hannula56cac412013-10-05 02:25:38 +0300902 int ordered_ca = get_channel_allocation_order(ca);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200903 for (i = 0; i < 8; i++) {
Anssi Hannula56cac412013-10-05 02:25:38 +0300904 if (i < channel_allocations[ordered_ca].channels)
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300905 map[i] = from_cea_slot(ordered_ca, hdmi_channel_mapping[ca][i] & 0x0f);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200906 else
907 map[i] = 0;
908 }
909}
910
911static void hdmi_setup_channel_mapping(struct hda_codec *codec,
912 hda_nid_t pin_nid, bool non_pcm, int ca,
Anssi Hannula20608732013-02-03 17:55:45 +0200913 int channels, unsigned char *map,
914 bool chmap_set)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200915{
Anssi Hannula20608732013-02-03 17:55:45 +0200916 if (!non_pcm && chmap_set) {
Takashi Iwaid45e6882012-07-31 11:36:00 +0200917 hdmi_manual_setup_channel_mapping(codec, pin_nid,
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300918 channels, map, ca);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200919 } else {
920 hdmi_std_setup_channel_mapping(codec, pin_nid, non_pcm, ca);
921 hdmi_setup_fake_chmap(map, ca);
922 }
Anssi Hannula980b2492013-10-05 02:25:44 +0300923
924 hdmi_debug_channel_mapping(codec, pin_nid);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200925}
Wu Fengguang079d88c2010-03-08 10:44:23 +0800926
Anssi Hannula307229d2013-10-24 21:10:34 +0300927static int hdmi_pin_set_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
928 int asp_slot, int channel)
929{
930 return snd_hda_codec_write(codec, pin_nid, 0,
931 AC_VERB_SET_HDMI_CHAN_SLOT,
932 (channel << 4) | asp_slot);
933}
934
935static int hdmi_pin_get_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
936 int asp_slot)
937{
938 return (snd_hda_codec_read(codec, pin_nid, 0,
939 AC_VERB_GET_HDMI_CHAN_SLOT,
940 asp_slot) & 0xf0) >> 4;
941}
942
Wu Fengguang079d88c2010-03-08 10:44:23 +0800943/*
944 * Audio InfoFrame routines
945 */
946
947/*
948 * Enable Audio InfoFrame Transmission
949 */
950static void hdmi_start_infoframe_trans(struct hda_codec *codec,
951 hda_nid_t pin_nid)
952{
953 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
954 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
955 AC_DIPXMIT_BEST);
956}
957
958/*
959 * Disable Audio InfoFrame Transmission
960 */
961static void hdmi_stop_infoframe_trans(struct hda_codec *codec,
962 hda_nid_t pin_nid)
963{
964 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
965 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
966 AC_DIPXMIT_DISABLE);
967}
968
969static void hdmi_debug_dip_size(struct hda_codec *codec, hda_nid_t pin_nid)
970{
971#ifdef CONFIG_SND_DEBUG_VERBOSE
972 int i;
973 int size;
974
975 size = snd_hdmi_get_eld_size(codec, pin_nid);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100976 codec_dbg(codec, "HDMI: ELD buf size is %d\n", size);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800977
978 for (i = 0; i < 8; i++) {
979 size = snd_hda_codec_read(codec, pin_nid, 0,
980 AC_VERB_GET_HDMI_DIP_SIZE, i);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100981 codec_dbg(codec, "HDMI: DIP GP[%d] buf size is %d\n", i, size);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800982 }
983#endif
984}
985
986static void hdmi_clear_dip_buffers(struct hda_codec *codec, hda_nid_t pin_nid)
987{
988#ifdef BE_PARANOID
989 int i, j;
990 int size;
991 int pi, bi;
992 for (i = 0; i < 8; i++) {
993 size = snd_hda_codec_read(codec, pin_nid, 0,
994 AC_VERB_GET_HDMI_DIP_SIZE, i);
995 if (size == 0)
996 continue;
997
998 hdmi_set_dip_index(codec, pin_nid, i, 0x0);
999 for (j = 1; j < 1000; j++) {
1000 hdmi_write_dip_byte(codec, pin_nid, 0x0);
1001 hdmi_get_dip_index(codec, pin_nid, &pi, &bi);
1002 if (pi != i)
Takashi Iwai4e76a882014-02-25 12:21:03 +01001003 codec_dbg(codec, "dip index %d: %d != %d\n",
Wu Fengguang079d88c2010-03-08 10:44:23 +08001004 bi, pi, i);
1005 if (bi == 0) /* byte index wrapped around */
1006 break;
1007 }
Takashi Iwai4e76a882014-02-25 12:21:03 +01001008 codec_dbg(codec,
Wu Fengguang079d88c2010-03-08 10:44:23 +08001009 "HDMI: DIP GP[%d] buf reported size=%d, written=%d\n",
1010 i, size, j);
1011 }
1012#endif
1013}
1014
Wu Fengguang53d7d692010-09-21 14:25:49 +08001015static void hdmi_checksum_audio_infoframe(struct hdmi_audio_infoframe *hdmi_ai)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001016{
Wu Fengguang53d7d692010-09-21 14:25:49 +08001017 u8 *bytes = (u8 *)hdmi_ai;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001018 u8 sum = 0;
1019 int i;
1020
Wu Fengguang53d7d692010-09-21 14:25:49 +08001021 hdmi_ai->checksum = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001022
Wu Fengguang53d7d692010-09-21 14:25:49 +08001023 for (i = 0; i < sizeof(*hdmi_ai); i++)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001024 sum += bytes[i];
1025
Wu Fengguang53d7d692010-09-21 14:25:49 +08001026 hdmi_ai->checksum = -sum;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001027}
1028
1029static void hdmi_fill_audio_infoframe(struct hda_codec *codec,
1030 hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +08001031 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001032{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001033 int i;
1034
1035 hdmi_debug_dip_size(codec, pin_nid);
1036 hdmi_clear_dip_buffers(codec, pin_nid); /* be paranoid */
1037
Wu Fengguang079d88c2010-03-08 10:44:23 +08001038 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001039 for (i = 0; i < size; i++)
1040 hdmi_write_dip_byte(codec, pin_nid, dip[i]);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001041}
1042
1043static bool hdmi_infoframe_uptodate(struct hda_codec *codec, hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +08001044 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001045{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001046 u8 val;
1047 int i;
1048
1049 if (snd_hda_codec_read(codec, pin_nid, 0, AC_VERB_GET_HDMI_DIP_XMIT, 0)
1050 != AC_DIPXMIT_BEST)
1051 return false;
1052
1053 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001054 for (i = 0; i < size; i++) {
Wu Fengguang079d88c2010-03-08 10:44:23 +08001055 val = snd_hda_codec_read(codec, pin_nid, 0,
1056 AC_VERB_GET_HDMI_DIP_DATA, 0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001057 if (val != dip[i])
Wu Fengguang079d88c2010-03-08 10:44:23 +08001058 return false;
1059 }
1060
1061 return true;
1062}
1063
Anssi Hannula307229d2013-10-24 21:10:34 +03001064static void hdmi_pin_setup_infoframe(struct hda_codec *codec,
1065 hda_nid_t pin_nid,
1066 int ca, int active_channels,
1067 int conn_type)
1068{
1069 union audio_infoframe ai;
1070
Mengdong Lincaaf5ef2014-03-11 17:12:52 -04001071 memset(&ai, 0, sizeof(ai));
Anssi Hannula307229d2013-10-24 21:10:34 +03001072 if (conn_type == 0) { /* HDMI */
1073 struct hdmi_audio_infoframe *hdmi_ai = &ai.hdmi;
1074
1075 hdmi_ai->type = 0x84;
1076 hdmi_ai->ver = 0x01;
1077 hdmi_ai->len = 0x0a;
1078 hdmi_ai->CC02_CT47 = active_channels - 1;
1079 hdmi_ai->CA = ca;
1080 hdmi_checksum_audio_infoframe(hdmi_ai);
1081 } else if (conn_type == 1) { /* DisplayPort */
1082 struct dp_audio_infoframe *dp_ai = &ai.dp;
1083
1084 dp_ai->type = 0x84;
1085 dp_ai->len = 0x1b;
1086 dp_ai->ver = 0x11 << 2;
1087 dp_ai->CC02_CT47 = active_channels - 1;
1088 dp_ai->CA = ca;
1089 } else {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001090 codec_dbg(codec, "HDMI: unknown connection type at pin %d\n",
Anssi Hannula307229d2013-10-24 21:10:34 +03001091 pin_nid);
1092 return;
1093 }
1094
1095 /*
1096 * sizeof(ai) is used instead of sizeof(*hdmi_ai) or
1097 * sizeof(*dp_ai) to avoid partial match/update problems when
1098 * the user switches between HDMI/DP monitors.
1099 */
1100 if (!hdmi_infoframe_uptodate(codec, pin_nid, ai.bytes,
1101 sizeof(ai))) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001102 codec_dbg(codec,
1103 "hdmi_pin_setup_infoframe: pin=%d channels=%d ca=0x%02x\n",
Anssi Hannula307229d2013-10-24 21:10:34 +03001104 pin_nid,
1105 active_channels, ca);
1106 hdmi_stop_infoframe_trans(codec, pin_nid);
1107 hdmi_fill_audio_infoframe(codec, pin_nid,
1108 ai.bytes, sizeof(ai));
1109 hdmi_start_infoframe_trans(codec, pin_nid);
1110 }
1111}
1112
Takashi Iwaib0540872013-09-02 12:33:02 +02001113static void hdmi_setup_audio_infoframe(struct hda_codec *codec,
1114 struct hdmi_spec_per_pin *per_pin,
1115 bool non_pcm)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001116{
Anssi Hannula307229d2013-10-24 21:10:34 +03001117 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001118 hda_nid_t pin_nid = per_pin->pin_nid;
Takashi Iwaib0540872013-09-02 12:33:02 +02001119 int channels = per_pin->channels;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001120 int active_channels;
Stephen Warren384a48d2011-06-01 11:14:21 -06001121 struct hdmi_eld *eld;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001122 int ca, ordered_ca;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001123
Takashi Iwaib0540872013-09-02 12:33:02 +02001124 if (!channels)
1125 return;
1126
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001127 if (is_haswell_plus(codec))
Mengdong Lin58f7d282013-09-04 16:37:12 -04001128 snd_hda_codec_write(codec, pin_nid, 0,
1129 AC_VERB_SET_AMP_GAIN_MUTE,
1130 AMP_OUT_UNMUTE);
1131
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001132 eld = &per_pin->sink_eld;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001133
Takashi Iwaid45e6882012-07-31 11:36:00 +02001134 if (!non_pcm && per_pin->chmap_set)
1135 ca = hdmi_manual_channel_allocation(channels, per_pin->chmap);
1136 else
Takashi Iwai79514d42014-06-06 18:04:34 +02001137 ca = hdmi_channel_allocation(codec, eld, channels);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001138 if (ca < 0)
1139 ca = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001140
Anssi Hannula1df5a062013-10-05 02:25:40 +03001141 ordered_ca = get_channel_allocation_order(ca);
1142 active_channels = channel_allocations[ordered_ca].channels;
1143
1144 hdmi_set_channel_count(codec, per_pin->cvt_nid, active_channels);
1145
Stephen Warren384a48d2011-06-01 11:14:21 -06001146 /*
Anssi Hannula39edac72013-10-07 19:24:52 +03001147 * always configure channel mapping, it may have been changed by the
1148 * user in the meantime
1149 */
1150 hdmi_setup_channel_mapping(codec, pin_nid, non_pcm, ca,
1151 channels, per_pin->chmap,
1152 per_pin->chmap_set);
1153
Anssi Hannula307229d2013-10-24 21:10:34 +03001154 spec->ops.pin_setup_infoframe(codec, pin_nid, ca, active_channels,
1155 eld->info.conn_type);
Wang Xingchao433968d2012-09-06 10:02:37 +08001156
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001157 per_pin->non_pcm = non_pcm;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001158}
1159
Wu Fengguang079d88c2010-03-08 10:44:23 +08001160/*
1161 * Unsolicited events
1162 */
1163
Takashi Iwaiefe47102013-11-07 13:38:23 +01001164static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll);
Takashi Iwai38faddb2010-07-28 14:21:55 +02001165
David Henningsson20ce9022013-12-04 10:19:41 +08001166static void jack_callback(struct hda_codec *codec, struct hda_jack_tbl *jack)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001167{
1168 struct hdmi_spec *spec = codec->spec;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001169 int pin_idx = pin_nid_to_pin_index(codec, jack->nid);
David Henningsson20ce9022013-12-04 10:19:41 +08001170 if (pin_idx < 0)
1171 return;
1172
1173 if (hdmi_present_sense(get_pin(spec, pin_idx), 1))
1174 snd_hda_jack_report_sync(codec);
1175}
1176
1177static void hdmi_intrinsic_event(struct hda_codec *codec, unsigned int res)
1178{
Takashi Iwai3a938972011-10-28 01:16:55 +02001179 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
Takashi Iwai3a938972011-10-28 01:16:55 +02001180 struct hda_jack_tbl *jack;
Mengdong Lin2e59e5a2013-08-26 21:35:49 -04001181 int dev_entry = (res & AC_UNSOL_RES_DE) >> AC_UNSOL_RES_DE_SHIFT;
Takashi Iwai3a938972011-10-28 01:16:55 +02001182
1183 jack = snd_hda_jack_tbl_get_from_tag(codec, tag);
1184 if (!jack)
1185 return;
Takashi Iwai3a938972011-10-28 01:16:55 +02001186 jack->jack_dirty = 1;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001187
Takashi Iwai4e76a882014-02-25 12:21:03 +01001188 codec_dbg(codec,
Mengdong Lin2e59e5a2013-08-26 21:35:49 -04001189 "HDMI hot plug event: Codec=%d Pin=%d Device=%d Inactive=%d Presence_Detect=%d ELD_Valid=%d\n",
David Henningsson20ce9022013-12-04 10:19:41 +08001190 codec->addr, jack->nid, dev_entry, !!(res & AC_UNSOL_RES_IA),
Fengguang Wufae3d882012-04-10 17:00:35 +08001191 !!(res & AC_UNSOL_RES_PD), !!(res & AC_UNSOL_RES_ELDV));
Wu Fengguang079d88c2010-03-08 10:44:23 +08001192
David Henningsson20ce9022013-12-04 10:19:41 +08001193 jack_callback(codec, jack);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001194}
1195
1196static void hdmi_non_intrinsic_event(struct hda_codec *codec, unsigned int res)
1197{
1198 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
1199 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
1200 int cp_state = !!(res & AC_UNSOL_RES_CP_STATE);
1201 int cp_ready = !!(res & AC_UNSOL_RES_CP_READY);
1202
Takashi Iwai4e76a882014-02-25 12:21:03 +01001203 codec_info(codec,
Takashi Iwaie9ea8e82012-06-21 11:41:05 +02001204 "HDMI CP event: CODEC=%d TAG=%d SUBTAG=0x%x CP_STATE=%d CP_READY=%d\n",
Stephen Warren384a48d2011-06-01 11:14:21 -06001205 codec->addr,
Wu Fengguang079d88c2010-03-08 10:44:23 +08001206 tag,
1207 subtag,
1208 cp_state,
1209 cp_ready);
1210
1211 /* TODO */
1212 if (cp_state)
1213 ;
1214 if (cp_ready)
1215 ;
1216}
1217
1218
1219static void hdmi_unsol_event(struct hda_codec *codec, unsigned int res)
1220{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001221 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
1222 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
1223
Takashi Iwai3a938972011-10-28 01:16:55 +02001224 if (!snd_hda_jack_tbl_get_from_tag(codec, tag)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001225 codec_dbg(codec, "Unexpected HDMI event tag 0x%x\n", tag);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001226 return;
1227 }
1228
1229 if (subtag == 0)
1230 hdmi_intrinsic_event(codec, res);
1231 else
1232 hdmi_non_intrinsic_event(codec, res);
1233}
1234
Mengdong Lin58f7d282013-09-04 16:37:12 -04001235static void haswell_verify_D0(struct hda_codec *codec,
Wang Xingchao53b434f2013-06-18 10:41:53 +08001236 hda_nid_t cvt_nid, hda_nid_t nid)
David Henningsson83f26ad2013-04-10 12:26:07 +02001237{
Mengdong Lin58f7d282013-09-04 16:37:12 -04001238 int pwr;
David Henningsson83f26ad2013-04-10 12:26:07 +02001239
Wang Xingchao53b434f2013-06-18 10:41:53 +08001240 /* For Haswell, the converter 1/2 may keep in D3 state after bootup,
1241 * thus pins could only choose converter 0 for use. Make sure the
1242 * converters are in correct power state */
Takashi Iwaifd678ca2013-06-18 16:28:36 +02001243 if (!snd_hda_check_power_state(codec, cvt_nid, AC_PWRST_D0))
Wang Xingchao53b434f2013-06-18 10:41:53 +08001244 snd_hda_codec_write(codec, cvt_nid, 0, AC_VERB_SET_POWER_STATE, AC_PWRST_D0);
1245
Takashi Iwaifd678ca2013-06-18 16:28:36 +02001246 if (!snd_hda_check_power_state(codec, nid, AC_PWRST_D0)) {
David Henningsson83f26ad2013-04-10 12:26:07 +02001247 snd_hda_codec_write(codec, nid, 0, AC_VERB_SET_POWER_STATE,
1248 AC_PWRST_D0);
1249 msleep(40);
1250 pwr = snd_hda_codec_read(codec, nid, 0, AC_VERB_GET_POWER_STATE, 0);
1251 pwr = (pwr & AC_PWRST_ACTUAL) >> AC_PWRST_ACTUAL_SHIFT;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001252 codec_dbg(codec, "Haswell HDMI audio: Power for pin 0x%x is now D%d\n", nid, pwr);
David Henningsson83f26ad2013-04-10 12:26:07 +02001253 }
David Henningsson83f26ad2013-04-10 12:26:07 +02001254}
1255
Wu Fengguang079d88c2010-03-08 10:44:23 +08001256/*
1257 * Callbacks
1258 */
1259
Takashi Iwai92f10b32010-08-03 14:21:00 +02001260/* HBR should be Non-PCM, 8 channels */
1261#define is_hbr_format(format) \
1262 ((format & AC_FMT_TYPE_NON_PCM) && (format & AC_FMT_CHAN_MASK) == 7)
1263
Anssi Hannula307229d2013-10-24 21:10:34 +03001264static int hdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
1265 bool hbr)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001266{
Anssi Hannula307229d2013-10-24 21:10:34 +03001267 int pinctl, new_pinctl;
David Henningsson83f26ad2013-04-10 12:26:07 +02001268
Stephen Warren384a48d2011-06-01 11:14:21 -06001269 if (snd_hda_query_pin_caps(codec, pin_nid) & AC_PINCAP_HBR) {
1270 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001271 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1272
Anssi Hannula13122e62013-11-10 20:56:10 +02001273 if (pinctl < 0)
1274 return hbr ? -EINVAL : 0;
1275
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001276 new_pinctl = pinctl & ~AC_PINCTL_EPT;
Anssi Hannula307229d2013-10-24 21:10:34 +03001277 if (hbr)
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001278 new_pinctl |= AC_PINCTL_EPT_HBR;
1279 else
1280 new_pinctl |= AC_PINCTL_EPT_NATIVE;
1281
Takashi Iwai4e76a882014-02-25 12:21:03 +01001282 codec_dbg(codec,
1283 "hdmi_pin_hbr_setup: NID=0x%x, %spinctl=0x%x\n",
Stephen Warren384a48d2011-06-01 11:14:21 -06001284 pin_nid,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001285 pinctl == new_pinctl ? "" : "new-",
1286 new_pinctl);
1287
1288 if (pinctl != new_pinctl)
Stephen Warren384a48d2011-06-01 11:14:21 -06001289 snd_hda_codec_write(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001290 AC_VERB_SET_PIN_WIDGET_CONTROL,
1291 new_pinctl);
Anssi Hannula307229d2013-10-24 21:10:34 +03001292 } else if (hbr)
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001293 return -EINVAL;
Anssi Hannula307229d2013-10-24 21:10:34 +03001294
1295 return 0;
1296}
1297
1298static int hdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
1299 hda_nid_t pin_nid, u32 stream_tag, int format)
1300{
1301 struct hdmi_spec *spec = codec->spec;
1302 int err;
1303
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001304 if (is_haswell_plus(codec))
Anssi Hannula307229d2013-10-24 21:10:34 +03001305 haswell_verify_D0(codec, cvt_nid, pin_nid);
1306
1307 err = spec->ops.pin_hbr_setup(codec, pin_nid, is_hbr_format(format));
1308
1309 if (err) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001310 codec_dbg(codec, "hdmi_setup_stream: HBR is not supported\n");
Anssi Hannula307229d2013-10-24 21:10:34 +03001311 return err;
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001312 }
Wu Fengguang079d88c2010-03-08 10:44:23 +08001313
Stephen Warren384a48d2011-06-01 11:14:21 -06001314 snd_hda_codec_setup_stream(codec, cvt_nid, stream_tag, 0, format);
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001315 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001316}
1317
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001318static int hdmi_choose_cvt(struct hda_codec *codec,
1319 int pin_idx, int *cvt_id, int *mux_id)
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001320{
1321 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001322 struct hdmi_spec_per_pin *per_pin;
Stephen Warren384a48d2011-06-01 11:14:21 -06001323 struct hdmi_spec_per_cvt *per_cvt = NULL;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001324 int cvt_idx, mux_idx = 0;
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001325
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001326 per_pin = get_pin(spec, pin_idx);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001327
Stephen Warren384a48d2011-06-01 11:14:21 -06001328 /* Dynamically assign converter to stream */
1329 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001330 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001331
1332 /* Must not already be assigned */
1333 if (per_cvt->assigned)
1334 continue;
1335 /* Must be in pin's mux's list of converters */
1336 for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
1337 if (per_pin->mux_nids[mux_idx] == per_cvt->cvt_nid)
1338 break;
1339 /* Not in mux list */
1340 if (mux_idx == per_pin->num_mux_nids)
1341 continue;
1342 break;
1343 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001344
Stephen Warren384a48d2011-06-01 11:14:21 -06001345 /* No free converters */
1346 if (cvt_idx == spec->num_cvts)
1347 return -ENODEV;
1348
Mengdong Lin2df67422014-03-20 13:01:06 +08001349 per_pin->mux_idx = mux_idx;
1350
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001351 if (cvt_id)
1352 *cvt_id = cvt_idx;
1353 if (mux_id)
1354 *mux_id = mux_idx;
1355
1356 return 0;
1357}
1358
Mengdong Lin2df67422014-03-20 13:01:06 +08001359/* Assure the pin select the right convetor */
1360static void intel_verify_pin_cvt_connect(struct hda_codec *codec,
1361 struct hdmi_spec_per_pin *per_pin)
1362{
1363 hda_nid_t pin_nid = per_pin->pin_nid;
1364 int mux_idx, curr;
1365
1366 mux_idx = per_pin->mux_idx;
1367 curr = snd_hda_codec_read(codec, pin_nid, 0,
1368 AC_VERB_GET_CONNECT_SEL, 0);
1369 if (curr != mux_idx)
1370 snd_hda_codec_write_cache(codec, pin_nid, 0,
1371 AC_VERB_SET_CONNECT_SEL,
1372 mux_idx);
1373}
1374
Mengdong Lin300016b2013-11-04 01:13:13 -05001375/* Intel HDMI workaround to fix audio routing issue:
1376 * For some Intel display codecs, pins share the same connection list.
1377 * So a conveter can be selected by multiple pins and playback on any of these
1378 * pins will generate sound on the external display, because audio flows from
1379 * the same converter to the display pipeline. Also muting one pin may make
1380 * other pins have no sound output.
1381 * So this function assures that an assigned converter for a pin is not selected
1382 * by any other pins.
1383 */
1384static void intel_not_share_assigned_cvt(struct hda_codec *codec,
Mengdong Linf82d7d12013-09-21 20:34:45 -04001385 hda_nid_t pin_nid, int mux_idx)
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001386{
1387 struct hdmi_spec *spec = codec->spec;
Mengdong Linf82d7d12013-09-21 20:34:45 -04001388 hda_nid_t nid, end_nid;
1389 int cvt_idx, curr;
1390 struct hdmi_spec_per_cvt *per_cvt;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001391
Mengdong Linf82d7d12013-09-21 20:34:45 -04001392 /* configure all pins, including "no physical connection" ones */
1393 end_nid = codec->start_nid + codec->num_nodes;
1394 for (nid = codec->start_nid; nid < end_nid; nid++) {
1395 unsigned int wid_caps = get_wcaps(codec, nid);
1396 unsigned int wid_type = get_wcaps_type(wid_caps);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001397
Mengdong Linf82d7d12013-09-21 20:34:45 -04001398 if (wid_type != AC_WID_PIN)
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001399 continue;
1400
Mengdong Linf82d7d12013-09-21 20:34:45 -04001401 if (nid == pin_nid)
1402 continue;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001403
Mengdong Linf82d7d12013-09-21 20:34:45 -04001404 curr = snd_hda_codec_read(codec, nid, 0,
1405 AC_VERB_GET_CONNECT_SEL, 0);
1406 if (curr != mux_idx)
1407 continue;
1408
1409 /* choose an unassigned converter. The conveters in the
1410 * connection list are in the same order as in the codec.
1411 */
1412 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
1413 per_cvt = get_cvt(spec, cvt_idx);
1414 if (!per_cvt->assigned) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001415 codec_dbg(codec,
1416 "choose cvt %d for pin nid %d\n",
Mengdong Linf82d7d12013-09-21 20:34:45 -04001417 cvt_idx, nid);
1418 snd_hda_codec_write_cache(codec, nid, 0,
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001419 AC_VERB_SET_CONNECT_SEL,
Mengdong Linf82d7d12013-09-21 20:34:45 -04001420 cvt_idx);
1421 break;
1422 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001423 }
1424 }
1425}
1426
1427/*
1428 * HDA PCM callbacks
1429 */
1430static int hdmi_pcm_open(struct hda_pcm_stream *hinfo,
1431 struct hda_codec *codec,
1432 struct snd_pcm_substream *substream)
1433{
1434 struct hdmi_spec *spec = codec->spec;
1435 struct snd_pcm_runtime *runtime = substream->runtime;
1436 int pin_idx, cvt_idx, mux_idx = 0;
1437 struct hdmi_spec_per_pin *per_pin;
1438 struct hdmi_eld *eld;
1439 struct hdmi_spec_per_cvt *per_cvt = NULL;
1440 int err;
1441
1442 /* Validate hinfo */
Takashi Iwai4e76a882014-02-25 12:21:03 +01001443 pin_idx = hinfo_to_pin_index(codec, hinfo);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001444 if (snd_BUG_ON(pin_idx < 0))
1445 return -EINVAL;
1446 per_pin = get_pin(spec, pin_idx);
1447 eld = &per_pin->sink_eld;
1448
1449 err = hdmi_choose_cvt(codec, pin_idx, &cvt_idx, &mux_idx);
1450 if (err < 0)
1451 return err;
1452
1453 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001454 /* Claim converter */
1455 per_cvt->assigned = 1;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001456 per_pin->cvt_nid = per_cvt->cvt_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -06001457 hinfo->nid = per_cvt->cvt_nid;
1458
Takashi Iwaibddee962013-06-18 16:14:22 +02001459 snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
Stephen Warren384a48d2011-06-01 11:14:21 -06001460 AC_VERB_SET_CONNECT_SEL,
1461 mux_idx);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001462
1463 /* configure unused pins to choose other converters */
Libin Yangca2e7222014-08-19 16:20:12 +08001464 if (is_haswell_plus(codec) || is_valleyview_plus(codec))
Mengdong Lin300016b2013-11-04 01:13:13 -05001465 intel_not_share_assigned_cvt(codec, per_pin->pin_nid, mux_idx);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001466
Stephen Warren384a48d2011-06-01 11:14:21 -06001467 snd_hda_spdif_ctls_assign(codec, pin_idx, per_cvt->cvt_nid);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001468
Stephen Warren2def8172011-06-01 11:14:20 -06001469 /* Initially set the converter's capabilities */
Stephen Warren384a48d2011-06-01 11:14:21 -06001470 hinfo->channels_min = per_cvt->channels_min;
1471 hinfo->channels_max = per_cvt->channels_max;
1472 hinfo->rates = per_cvt->rates;
1473 hinfo->formats = per_cvt->formats;
1474 hinfo->maxbps = per_cvt->maxbps;
Stephen Warren2def8172011-06-01 11:14:20 -06001475
Stephen Warren384a48d2011-06-01 11:14:21 -06001476 /* Restrict capabilities by ELD if this isn't disabled */
Stephen Warrenc3d52102011-06-01 11:14:16 -06001477 if (!static_hdmi_pcm && eld->eld_valid) {
David Henningsson1613d6b2013-02-19 16:11:24 +01001478 snd_hdmi_eld_update_pcm_info(&eld->info, hinfo);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001479 if (hinfo->channels_min > hinfo->channels_max ||
Takashi Iwai2ad779b2013-02-01 14:01:27 +01001480 !hinfo->rates || !hinfo->formats) {
1481 per_cvt->assigned = 0;
1482 hinfo->nid = 0;
1483 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001484 return -ENODEV;
Takashi Iwai2ad779b2013-02-01 14:01:27 +01001485 }
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001486 }
Stephen Warren2def8172011-06-01 11:14:20 -06001487
1488 /* Store the updated parameters */
Takashi Iwai639cef02011-01-14 10:30:46 +01001489 runtime->hw.channels_min = hinfo->channels_min;
1490 runtime->hw.channels_max = hinfo->channels_max;
1491 runtime->hw.formats = hinfo->formats;
1492 runtime->hw.rates = hinfo->rates;
Takashi Iwai4fe2ca12011-01-14 10:33:26 +01001493
1494 snd_pcm_hw_constraint_step(substream->runtime, 0,
1495 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001496 return 0;
1497}
1498
1499/*
Wu Fengguang079d88c2010-03-08 10:44:23 +08001500 * HDA/HDMI auto parsing
1501 */
Stephen Warren384a48d2011-06-01 11:14:21 -06001502static int hdmi_read_pin_conn(struct hda_codec *codec, int pin_idx)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001503{
1504 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001505 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001506 hda_nid_t pin_nid = per_pin->pin_nid;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001507
1508 if (!(get_wcaps(codec, pin_nid) & AC_WCAP_CONN_LIST)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001509 codec_warn(codec,
1510 "HDMI: pin %d wcaps %#x does not support connection list\n",
Wu Fengguang079d88c2010-03-08 10:44:23 +08001511 pin_nid, get_wcaps(codec, pin_nid));
1512 return -EINVAL;
1513 }
1514
Stephen Warren384a48d2011-06-01 11:14:21 -06001515 per_pin->num_mux_nids = snd_hda_get_connections(codec, pin_nid,
1516 per_pin->mux_nids,
1517 HDA_MAX_CONNECTIONS);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001518
1519 return 0;
1520}
1521
Takashi Iwaiefe47102013-11-07 13:38:23 +01001522static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001523{
David Henningsson464837a2013-11-07 13:38:25 +01001524 struct hda_jack_tbl *jack;
Wu Fengguang744626d2011-11-16 16:29:47 +08001525 struct hda_codec *codec = per_pin->codec;
David Henningsson4bd038f2013-02-19 16:11:25 +01001526 struct hdmi_spec *spec = codec->spec;
1527 struct hdmi_eld *eld = &spec->temp_eld;
1528 struct hdmi_eld *pin_eld = &per_pin->sink_eld;
Wu Fengguang744626d2011-11-16 16:29:47 +08001529 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren5d44f922011-05-24 17:11:17 -06001530 /*
1531 * Always execute a GetPinSense verb here, even when called from
1532 * hdmi_intrinsic_event; for some NVIDIA HW, the unsolicited
1533 * response's PD bit is not the real PD value, but indicates that
1534 * the real PD value changed. An older version of the HD-audio
1535 * specification worked this way. Hence, we just ignore the data in
1536 * the unsolicited response to avoid custom WARs.
1537 */
David Henningssonda4a7a32013-12-18 10:46:04 +01001538 int present;
David Henningsson4bd038f2013-02-19 16:11:25 +01001539 bool update_eld = false;
1540 bool eld_changed = false;
Takashi Iwaiefe47102013-11-07 13:38:23 +01001541 bool ret;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001542
David Henningssonda4a7a32013-12-18 10:46:04 +01001543 snd_hda_power_up(codec);
1544 present = snd_hda_pin_sense(codec, pin_nid);
1545
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001546 mutex_lock(&per_pin->lock);
David Henningsson4bd038f2013-02-19 16:11:25 +01001547 pin_eld->monitor_present = !!(present & AC_PINSENSE_PRESENCE);
1548 if (pin_eld->monitor_present)
1549 eld->eld_valid = !!(present & AC_PINSENSE_ELDV);
1550 else
1551 eld->eld_valid = false;
Stephen Warren5d44f922011-05-24 17:11:17 -06001552
Takashi Iwai4e76a882014-02-25 12:21:03 +01001553 codec_dbg(codec,
Stephen Warren384a48d2011-06-01 11:14:21 -06001554 "HDMI status: Codec=%d Pin=%d Presence_Detect=%d ELD_Valid=%d\n",
Mengdong Lin10250912013-03-28 05:21:28 -04001555 codec->addr, pin_nid, pin_eld->monitor_present, eld->eld_valid);
Stephen Warren5d44f922011-05-24 17:11:17 -06001556
David Henningsson4bd038f2013-02-19 16:11:25 +01001557 if (eld->eld_valid) {
Anssi Hannula307229d2013-10-24 21:10:34 +03001558 if (spec->ops.pin_get_eld(codec, pin_nid, eld->eld_buffer,
David Henningsson1613d6b2013-02-19 16:11:24 +01001559 &eld->eld_size) < 0)
David Henningsson4bd038f2013-02-19 16:11:25 +01001560 eld->eld_valid = false;
David Henningsson1613d6b2013-02-19 16:11:24 +01001561 else {
1562 memset(&eld->info, 0, sizeof(struct parsed_hdmi_eld));
Takashi Iwai79514d42014-06-06 18:04:34 +02001563 if (snd_hdmi_parse_eld(codec, &eld->info, eld->eld_buffer,
David Henningsson1613d6b2013-02-19 16:11:24 +01001564 eld->eld_size) < 0)
David Henningsson4bd038f2013-02-19 16:11:25 +01001565 eld->eld_valid = false;
David Henningsson1613d6b2013-02-19 16:11:24 +01001566 }
1567
David Henningsson4bd038f2013-02-19 16:11:25 +01001568 if (eld->eld_valid) {
Takashi Iwai79514d42014-06-06 18:04:34 +02001569 snd_hdmi_show_eld(codec, &eld->info);
David Henningsson4bd038f2013-02-19 16:11:25 +01001570 update_eld = true;
David Henningsson1613d6b2013-02-19 16:11:24 +01001571 }
Wu Fengguangc6e84532011-11-18 16:59:32 -06001572 else if (repoll) {
Wu Fengguang744626d2011-11-16 16:29:47 +08001573 queue_delayed_work(codec->bus->workq,
1574 &per_pin->work,
1575 msecs_to_jiffies(300));
Takashi Iwaicbbaa602013-10-17 18:03:24 +02001576 goto unlock;
Wu Fengguang744626d2011-11-16 16:29:47 +08001577 }
1578 }
David Henningsson4bd038f2013-02-19 16:11:25 +01001579
David Henningsson92c69e72013-02-19 16:11:26 +01001580 if (pin_eld->eld_valid && !eld->eld_valid) {
David Henningsson4bd038f2013-02-19 16:11:25 +01001581 update_eld = true;
David Henningsson92c69e72013-02-19 16:11:26 +01001582 eld_changed = true;
1583 }
David Henningsson4bd038f2013-02-19 16:11:25 +01001584 if (update_eld) {
Takashi Iwaib0540872013-09-02 12:33:02 +02001585 bool old_eld_valid = pin_eld->eld_valid;
David Henningsson4bd038f2013-02-19 16:11:25 +01001586 pin_eld->eld_valid = eld->eld_valid;
David Henningsson92c69e72013-02-19 16:11:26 +01001587 eld_changed = pin_eld->eld_size != eld->eld_size ||
1588 memcmp(pin_eld->eld_buffer, eld->eld_buffer,
David Henningsson4bd038f2013-02-19 16:11:25 +01001589 eld->eld_size) != 0;
1590 if (eld_changed)
1591 memcpy(pin_eld->eld_buffer, eld->eld_buffer,
1592 eld->eld_size);
1593 pin_eld->eld_size = eld->eld_size;
1594 pin_eld->info = eld->info;
Takashi Iwaib0540872013-09-02 12:33:02 +02001595
Anssi Hannula73420172013-10-25 01:45:18 +03001596 /*
1597 * Re-setup pin and infoframe. This is needed e.g. when
1598 * - sink is first plugged-in (infoframe is not set up if !monitor_present)
1599 * - transcoder can change during stream playback on Haswell
Mengdong Linb4f75ae2014-06-12 14:42:25 +08001600 * and this can make HW reset converter selection on a pin.
Takashi Iwaib0540872013-09-02 12:33:02 +02001601 */
Mengdong Linb4f75ae2014-06-12 14:42:25 +08001602 if (eld->eld_valid && !old_eld_valid && per_pin->setup) {
Libin Yangca2e7222014-08-19 16:20:12 +08001603 if (is_haswell_plus(codec) ||
1604 is_valleyview_plus(codec)) {
Mengdong Linb4f75ae2014-06-12 14:42:25 +08001605 intel_verify_pin_cvt_connect(codec, per_pin);
1606 intel_not_share_assigned_cvt(codec, pin_nid,
1607 per_pin->mux_idx);
1608 }
1609
Takashi Iwaib0540872013-09-02 12:33:02 +02001610 hdmi_setup_audio_infoframe(codec, per_pin,
1611 per_pin->non_pcm);
Mengdong Linb4f75ae2014-06-12 14:42:25 +08001612 }
David Henningsson4bd038f2013-02-19 16:11:25 +01001613 }
David Henningsson92c69e72013-02-19 16:11:26 +01001614
1615 if (eld_changed)
1616 snd_ctl_notify(codec->bus->card,
1617 SNDRV_CTL_EVENT_MASK_VALUE | SNDRV_CTL_EVENT_MASK_INFO,
1618 &per_pin->eld_ctl->id);
Takashi Iwaicbbaa602013-10-17 18:03:24 +02001619 unlock:
Takashi Iwaiaff747eb2013-11-07 16:39:37 +01001620 ret = !repoll || !pin_eld->monitor_present || pin_eld->eld_valid;
David Henningsson464837a2013-11-07 13:38:25 +01001621
1622 jack = snd_hda_jack_tbl_get(codec, pin_nid);
1623 if (jack)
1624 jack->block_report = !ret;
1625
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001626 mutex_unlock(&per_pin->lock);
David Henningssonda4a7a32013-12-18 10:46:04 +01001627 snd_hda_power_down(codec);
Takashi Iwaiefe47102013-11-07 13:38:23 +01001628 return ret;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001629}
1630
Wu Fengguang744626d2011-11-16 16:29:47 +08001631static void hdmi_repoll_eld(struct work_struct *work)
1632{
1633 struct hdmi_spec_per_pin *per_pin =
1634 container_of(to_delayed_work(work), struct hdmi_spec_per_pin, work);
1635
Wu Fengguangc6e84532011-11-18 16:59:32 -06001636 if (per_pin->repoll_count++ > 6)
1637 per_pin->repoll_count = 0;
1638
Takashi Iwaiefe47102013-11-07 13:38:23 +01001639 if (hdmi_present_sense(per_pin, per_pin->repoll_count))
1640 snd_hda_jack_report_sync(per_pin->codec);
Wu Fengguang744626d2011-11-16 16:29:47 +08001641}
1642
Takashi Iwaic88d4e82013-02-08 17:10:04 -05001643static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
1644 hda_nid_t nid);
1645
Wu Fengguang079d88c2010-03-08 10:44:23 +08001646static int hdmi_add_pin(struct hda_codec *codec, hda_nid_t pin_nid)
1647{
1648 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001649 unsigned int caps, config;
1650 int pin_idx;
1651 struct hdmi_spec_per_pin *per_pin;
David Henningsson07acecc2011-05-19 11:46:03 +02001652 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001653
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001654 caps = snd_hda_query_pin_caps(codec, pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001655 if (!(caps & (AC_PINCAP_HDMI | AC_PINCAP_DP)))
1656 return 0;
1657
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001658 config = snd_hda_codec_get_pincfg(codec, pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001659 if (get_defcfg_connect(config) == AC_JACK_PORT_NONE)
1660 return 0;
1661
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001662 if (is_haswell_plus(codec))
Takashi Iwaic88d4e82013-02-08 17:10:04 -05001663 intel_haswell_fixup_connect_list(codec, pin_nid);
1664
Stephen Warren384a48d2011-06-01 11:14:21 -06001665 pin_idx = spec->num_pins;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001666 per_pin = snd_array_new(&spec->pins);
1667 if (!per_pin)
1668 return -ENOMEM;
Stephen Warren384a48d2011-06-01 11:14:21 -06001669
1670 per_pin->pin_nid = pin_nid;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001671 per_pin->non_pcm = false;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001672
Stephen Warren384a48d2011-06-01 11:14:21 -06001673 err = hdmi_read_pin_conn(codec, pin_idx);
1674 if (err < 0)
1675 return err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001676
Wu Fengguang079d88c2010-03-08 10:44:23 +08001677 spec->num_pins++;
1678
Stephen Warren384a48d2011-06-01 11:14:21 -06001679 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001680}
1681
Stephen Warren384a48d2011-06-01 11:14:21 -06001682static int hdmi_add_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001683{
1684 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001685 struct hdmi_spec_per_cvt *per_cvt;
1686 unsigned int chans;
1687 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001688
Stephen Warren384a48d2011-06-01 11:14:21 -06001689 chans = get_wcaps(codec, cvt_nid);
1690 chans = get_wcaps_channels(chans);
1691
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001692 per_cvt = snd_array_new(&spec->cvts);
1693 if (!per_cvt)
1694 return -ENOMEM;
Stephen Warren384a48d2011-06-01 11:14:21 -06001695
1696 per_cvt->cvt_nid = cvt_nid;
1697 per_cvt->channels_min = 2;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001698 if (chans <= 16) {
Stephen Warren384a48d2011-06-01 11:14:21 -06001699 per_cvt->channels_max = chans;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001700 if (chans > spec->channels_max)
1701 spec->channels_max = chans;
1702 }
Stephen Warren384a48d2011-06-01 11:14:21 -06001703
1704 err = snd_hda_query_supported_pcm(codec, cvt_nid,
1705 &per_cvt->rates,
1706 &per_cvt->formats,
1707 &per_cvt->maxbps);
1708 if (err < 0)
1709 return err;
1710
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001711 if (spec->num_cvts < ARRAY_SIZE(spec->cvt_nids))
1712 spec->cvt_nids[spec->num_cvts] = cvt_nid;
1713 spec->num_cvts++;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001714
1715 return 0;
1716}
1717
1718static int hdmi_parse_codec(struct hda_codec *codec)
1719{
1720 hda_nid_t nid;
1721 int i, nodes;
1722
1723 nodes = snd_hda_get_sub_nodes(codec, codec->afg, &nid);
1724 if (!nid || nodes < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001725 codec_warn(codec, "HDMI: failed to get afg sub nodes\n");
Wu Fengguang079d88c2010-03-08 10:44:23 +08001726 return -EINVAL;
1727 }
1728
1729 for (i = 0; i < nodes; i++, nid++) {
1730 unsigned int caps;
1731 unsigned int type;
1732
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001733 caps = get_wcaps(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001734 type = get_wcaps_type(caps);
1735
1736 if (!(caps & AC_WCAP_DIGITAL))
1737 continue;
1738
1739 switch (type) {
1740 case AC_WID_AUD_OUT:
Stephen Warren384a48d2011-06-01 11:14:21 -06001741 hdmi_add_cvt(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001742 break;
1743 case AC_WID_PIN:
Wu Fengguang3eaead52010-05-14 16:36:15 +08001744 hdmi_add_pin(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001745 break;
1746 }
1747 }
1748
Wu Fengguang079d88c2010-03-08 10:44:23 +08001749 return 0;
1750}
1751
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001752/*
1753 */
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001754static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
1755{
1756 struct hda_spdif_out *spdif;
1757 bool non_pcm;
1758
1759 mutex_lock(&codec->spdif_mutex);
1760 spdif = snd_hda_spdif_out_of_nid(codec, cvt_nid);
1761 non_pcm = !!(spdif->status & IEC958_AES0_NONAUDIO);
1762 mutex_unlock(&codec->spdif_mutex);
1763 return non_pcm;
1764}
1765
1766
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001767/*
1768 * HDMI callbacks
1769 */
1770
1771static int generic_hdmi_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
1772 struct hda_codec *codec,
1773 unsigned int stream_tag,
1774 unsigned int format,
1775 struct snd_pcm_substream *substream)
1776{
Stephen Warren384a48d2011-06-01 11:14:21 -06001777 hda_nid_t cvt_nid = hinfo->nid;
1778 struct hdmi_spec *spec = codec->spec;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001779 int pin_idx = hinfo_to_pin_index(codec, hinfo);
Takashi Iwaib0540872013-09-02 12:33:02 +02001780 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
1781 hda_nid_t pin_nid = per_pin->pin_nid;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001782 bool non_pcm;
Stephen Warren75fae112014-01-30 11:52:16 -07001783 int pinctl;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001784
Libin Yangca2e7222014-08-19 16:20:12 +08001785 if (is_haswell_plus(codec) || is_valleyview_plus(codec)) {
Mengdong Lin2df67422014-03-20 13:01:06 +08001786 /* Verify pin:cvt selections to avoid silent audio after S3.
1787 * After S3, the audio driver restores pin:cvt selections
1788 * but this can happen before gfx is ready and such selection
1789 * is overlooked by HW. Thus multiple pins can share a same
1790 * default convertor and mute control will affect each other,
1791 * which can cause a resumed audio playback become silent
1792 * after S3.
1793 */
1794 intel_verify_pin_cvt_connect(codec, per_pin);
1795 intel_not_share_assigned_cvt(codec, pin_nid, per_pin->mux_idx);
1796 }
1797
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001798 non_pcm = check_non_pcm_per_cvt(codec, cvt_nid);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001799 mutex_lock(&per_pin->lock);
Takashi Iwaib0540872013-09-02 12:33:02 +02001800 per_pin->channels = substream->runtime->channels;
1801 per_pin->setup = true;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001802
Takashi Iwaib0540872013-09-02 12:33:02 +02001803 hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001804 mutex_unlock(&per_pin->lock);
Stephen Warren384a48d2011-06-01 11:14:21 -06001805
Stephen Warren75fae112014-01-30 11:52:16 -07001806 if (spec->dyn_pin_out) {
1807 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
1808 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1809 snd_hda_codec_write(codec, pin_nid, 0,
1810 AC_VERB_SET_PIN_WIDGET_CONTROL,
1811 pinctl | PIN_OUT);
1812 }
1813
Anssi Hannula307229d2013-10-24 21:10:34 +03001814 return spec->ops.setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001815}
1816
Takashi Iwai8dfaa572012-08-06 14:49:36 +02001817static int generic_hdmi_playback_pcm_cleanup(struct hda_pcm_stream *hinfo,
1818 struct hda_codec *codec,
1819 struct snd_pcm_substream *substream)
1820{
1821 snd_hda_codec_cleanup_stream(codec, hinfo->nid);
1822 return 0;
1823}
1824
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001825static int hdmi_pcm_close(struct hda_pcm_stream *hinfo,
1826 struct hda_codec *codec,
1827 struct snd_pcm_substream *substream)
Stephen Warren384a48d2011-06-01 11:14:21 -06001828{
1829 struct hdmi_spec *spec = codec->spec;
1830 int cvt_idx, pin_idx;
1831 struct hdmi_spec_per_cvt *per_cvt;
1832 struct hdmi_spec_per_pin *per_pin;
Stephen Warren75fae112014-01-30 11:52:16 -07001833 int pinctl;
Stephen Warren384a48d2011-06-01 11:14:21 -06001834
Stephen Warren384a48d2011-06-01 11:14:21 -06001835 if (hinfo->nid) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001836 cvt_idx = cvt_nid_to_cvt_index(codec, hinfo->nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001837 if (snd_BUG_ON(cvt_idx < 0))
1838 return -EINVAL;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001839 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001840
1841 snd_BUG_ON(!per_cvt->assigned);
1842 per_cvt->assigned = 0;
1843 hinfo->nid = 0;
1844
Takashi Iwai4e76a882014-02-25 12:21:03 +01001845 pin_idx = hinfo_to_pin_index(codec, hinfo);
Stephen Warren384a48d2011-06-01 11:14:21 -06001846 if (snd_BUG_ON(pin_idx < 0))
1847 return -EINVAL;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001848 per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001849
Stephen Warren75fae112014-01-30 11:52:16 -07001850 if (spec->dyn_pin_out) {
1851 pinctl = snd_hda_codec_read(codec, per_pin->pin_nid, 0,
1852 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1853 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
1854 AC_VERB_SET_PIN_WIDGET_CONTROL,
1855 pinctl & ~PIN_OUT);
1856 }
1857
Stephen Warren384a48d2011-06-01 11:14:21 -06001858 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Takashi Iwaicbbaa602013-10-17 18:03:24 +02001859
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001860 mutex_lock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001861 per_pin->chmap_set = false;
1862 memset(per_pin->chmap, 0, sizeof(per_pin->chmap));
Takashi Iwaib0540872013-09-02 12:33:02 +02001863
1864 per_pin->setup = false;
1865 per_pin->channels = 0;
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001866 mutex_unlock(&per_pin->lock);
Stephen Warren384a48d2011-06-01 11:14:21 -06001867 }
Takashi Iwaid45e6882012-07-31 11:36:00 +02001868
Stephen Warren384a48d2011-06-01 11:14:21 -06001869 return 0;
1870}
1871
1872static const struct hda_pcm_ops generic_ops = {
1873 .open = hdmi_pcm_open,
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001874 .close = hdmi_pcm_close,
Stephen Warren384a48d2011-06-01 11:14:21 -06001875 .prepare = generic_hdmi_playback_pcm_prepare,
Takashi Iwai8dfaa572012-08-06 14:49:36 +02001876 .cleanup = generic_hdmi_playback_pcm_cleanup,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001877};
1878
Takashi Iwaid45e6882012-07-31 11:36:00 +02001879/*
1880 * ALSA API channel-map control callbacks
1881 */
1882static int hdmi_chmap_ctl_info(struct snd_kcontrol *kcontrol,
1883 struct snd_ctl_elem_info *uinfo)
1884{
1885 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1886 struct hda_codec *codec = info->private_data;
1887 struct hdmi_spec *spec = codec->spec;
1888 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
1889 uinfo->count = spec->channels_max;
1890 uinfo->value.integer.min = 0;
1891 uinfo->value.integer.max = SNDRV_CHMAP_LAST;
1892 return 0;
1893}
1894
Anssi Hannula307229d2013-10-24 21:10:34 +03001895static int hdmi_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
1896 int channels)
1897{
1898 /* If the speaker allocation matches the channel count, it is OK.*/
1899 if (cap->channels != channels)
1900 return -1;
1901
1902 /* all channels are remappable freely */
1903 return SNDRV_CTL_TLVT_CHMAP_VAR;
1904}
1905
1906static void hdmi_cea_alloc_to_tlv_chmap(struct cea_channel_speaker_allocation *cap,
1907 unsigned int *chmap, int channels)
1908{
1909 int count = 0;
1910 int c;
1911
1912 for (c = 7; c >= 0; c--) {
1913 int spk = cap->speakers[c];
1914 if (!spk)
1915 continue;
1916
1917 chmap[count++] = spk_to_chmap(spk);
1918 }
1919
1920 WARN_ON(count != channels);
1921}
1922
Takashi Iwaid45e6882012-07-31 11:36:00 +02001923static int hdmi_chmap_ctl_tlv(struct snd_kcontrol *kcontrol, int op_flag,
1924 unsigned int size, unsigned int __user *tlv)
1925{
1926 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1927 struct hda_codec *codec = info->private_data;
1928 struct hdmi_spec *spec = codec->spec;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001929 unsigned int __user *dst;
1930 int chs, count = 0;
1931
1932 if (size < 8)
1933 return -ENOMEM;
1934 if (put_user(SNDRV_CTL_TLVT_CONTAINER, tlv))
1935 return -EFAULT;
1936 size -= 8;
1937 dst = tlv + 2;
Takashi Iwai498dab32012-09-10 16:08:40 +02001938 for (chs = 2; chs <= spec->channels_max; chs++) {
Anssi Hannula307229d2013-10-24 21:10:34 +03001939 int i;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001940 struct cea_channel_speaker_allocation *cap;
1941 cap = channel_allocations;
1942 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++, cap++) {
1943 int chs_bytes = chs * 4;
Anssi Hannula307229d2013-10-24 21:10:34 +03001944 int type = spec->ops.chmap_cea_alloc_validate_get_type(cap, chs);
1945 unsigned int tlv_chmap[8];
1946
1947 if (type < 0)
Takashi Iwaid45e6882012-07-31 11:36:00 +02001948 continue;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001949 if (size < 8)
1950 return -ENOMEM;
Anssi Hannula307229d2013-10-24 21:10:34 +03001951 if (put_user(type, dst) ||
Takashi Iwaid45e6882012-07-31 11:36:00 +02001952 put_user(chs_bytes, dst + 1))
1953 return -EFAULT;
1954 dst += 2;
1955 size -= 8;
1956 count += 8;
1957 if (size < chs_bytes)
1958 return -ENOMEM;
1959 size -= chs_bytes;
1960 count += chs_bytes;
Anssi Hannula307229d2013-10-24 21:10:34 +03001961 spec->ops.cea_alloc_to_tlv_chmap(cap, tlv_chmap, chs);
1962 if (copy_to_user(dst, tlv_chmap, chs_bytes))
1963 return -EFAULT;
1964 dst += chs;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001965 }
1966 }
1967 if (put_user(count, tlv + 1))
1968 return -EFAULT;
1969 return 0;
1970}
1971
1972static int hdmi_chmap_ctl_get(struct snd_kcontrol *kcontrol,
1973 struct snd_ctl_elem_value *ucontrol)
1974{
1975 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1976 struct hda_codec *codec = info->private_data;
1977 struct hdmi_spec *spec = codec->spec;
1978 int pin_idx = kcontrol->private_value;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001979 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001980 int i;
1981
1982 for (i = 0; i < ARRAY_SIZE(per_pin->chmap); i++)
1983 ucontrol->value.integer.value[i] = per_pin->chmap[i];
1984 return 0;
1985}
1986
1987static int hdmi_chmap_ctl_put(struct snd_kcontrol *kcontrol,
1988 struct snd_ctl_elem_value *ucontrol)
1989{
1990 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1991 struct hda_codec *codec = info->private_data;
1992 struct hdmi_spec *spec = codec->spec;
1993 int pin_idx = kcontrol->private_value;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001994 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001995 unsigned int ctl_idx;
1996 struct snd_pcm_substream *substream;
1997 unsigned char chmap[8];
Anssi Hannula307229d2013-10-24 21:10:34 +03001998 int i, err, ca, prepared = 0;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001999
2000 ctl_idx = snd_ctl_get_ioffidx(kcontrol, &ucontrol->id);
2001 substream = snd_pcm_chmap_substream(info, ctl_idx);
2002 if (!substream || !substream->runtime)
Takashi Iwai6f54c362013-01-15 14:44:41 +01002003 return 0; /* just for avoiding error from alsactl restore */
Takashi Iwaid45e6882012-07-31 11:36:00 +02002004 switch (substream->runtime->status->state) {
2005 case SNDRV_PCM_STATE_OPEN:
2006 case SNDRV_PCM_STATE_SETUP:
2007 break;
2008 case SNDRV_PCM_STATE_PREPARED:
2009 prepared = 1;
2010 break;
2011 default:
2012 return -EBUSY;
2013 }
2014 memset(chmap, 0, sizeof(chmap));
2015 for (i = 0; i < ARRAY_SIZE(chmap); i++)
2016 chmap[i] = ucontrol->value.integer.value[i];
2017 if (!memcmp(chmap, per_pin->chmap, sizeof(chmap)))
2018 return 0;
2019 ca = hdmi_manual_channel_allocation(ARRAY_SIZE(chmap), chmap);
2020 if (ca < 0)
2021 return -EINVAL;
Anssi Hannula307229d2013-10-24 21:10:34 +03002022 if (spec->ops.chmap_validate) {
2023 err = spec->ops.chmap_validate(ca, ARRAY_SIZE(chmap), chmap);
2024 if (err)
2025 return err;
2026 }
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002027 mutex_lock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002028 per_pin->chmap_set = true;
2029 memcpy(per_pin->chmap, chmap, sizeof(chmap));
2030 if (prepared)
Takashi Iwaib0540872013-09-02 12:33:02 +02002031 hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002032 mutex_unlock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002033
2034 return 0;
2035}
2036
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002037static int generic_hdmi_build_pcms(struct hda_codec *codec)
2038{
2039 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002040 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002041
Stephen Warren384a48d2011-06-01 11:14:21 -06002042 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2043 struct hda_pcm *info;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002044 struct hda_pcm_stream *pstr;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002045 struct hdmi_spec_per_pin *per_pin;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002046
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002047 per_pin = get_pin(spec, pin_idx);
2048 sprintf(per_pin->pcm_name, "HDMI %d", pin_idx);
2049 info = snd_array_new(&spec->pcm_rec);
2050 if (!info)
2051 return -ENOMEM;
2052 info->name = per_pin->pcm_name;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002053 info->pcm_type = HDA_PCM_TYPE_HDMI;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002054 info->own_chmap = true;
Stephen Warren384a48d2011-06-01 11:14:21 -06002055
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002056 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
Stephen Warren384a48d2011-06-01 11:14:21 -06002057 pstr->substreams = 1;
2058 pstr->ops = generic_ops;
2059 /* other pstr fields are set in open */
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002060 }
2061
Stephen Warren384a48d2011-06-01 11:14:21 -06002062 codec->num_pcms = spec->num_pins;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002063 codec->pcm_info = spec->pcm_rec.list;
Stephen Warren384a48d2011-06-01 11:14:21 -06002064
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002065 return 0;
2066}
2067
David Henningsson0b6c49b2011-08-23 16:56:03 +02002068static int generic_hdmi_build_jack(struct hda_codec *codec, int pin_idx)
2069{
Takashi Iwai31ef2252011-12-01 17:41:36 +01002070 char hdmi_str[32] = "HDMI/DP";
David Henningsson0b6c49b2011-08-23 16:56:03 +02002071 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002072 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2073 int pcmdev = get_pcm_rec(spec, pin_idx)->device;
David Henningsson0b6c49b2011-08-23 16:56:03 +02002074
Takashi Iwai31ef2252011-12-01 17:41:36 +01002075 if (pcmdev > 0)
2076 sprintf(hdmi_str + strlen(hdmi_str), ",pcm=%d", pcmdev);
David Henningsson30efd8d2013-02-22 10:16:28 +01002077 if (!is_jack_detectable(codec, per_pin->pin_nid))
2078 strncat(hdmi_str, " Phantom",
2079 sizeof(hdmi_str) - strlen(hdmi_str) - 1);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002080
Takashi Iwai31ef2252011-12-01 17:41:36 +01002081 return snd_hda_jack_add_kctl(codec, per_pin->pin_nid, hdmi_str, 0);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002082}
2083
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002084static int generic_hdmi_build_controls(struct hda_codec *codec)
2085{
2086 struct hdmi_spec *spec = codec->spec;
2087 int err;
Stephen Warren384a48d2011-06-01 11:14:21 -06002088 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002089
Stephen Warren384a48d2011-06-01 11:14:21 -06002090 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002091 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002092
2093 err = generic_hdmi_build_jack(codec, pin_idx);
2094 if (err < 0)
2095 return err;
2096
Takashi Iwaidcda5802012-10-12 17:24:51 +02002097 err = snd_hda_create_dig_out_ctls(codec,
2098 per_pin->pin_nid,
2099 per_pin->mux_nids[0],
2100 HDA_PCM_TYPE_HDMI);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002101 if (err < 0)
2102 return err;
Stephen Warren384a48d2011-06-01 11:14:21 -06002103 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -05002104
2105 /* add control for ELD Bytes */
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002106 err = hdmi_create_eld_ctl(codec, pin_idx,
2107 get_pcm_rec(spec, pin_idx)->device);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -05002108
2109 if (err < 0)
2110 return err;
Takashi Iwai31ef2252011-12-01 17:41:36 +01002111
Takashi Iwai82b1d732011-12-20 15:53:07 +01002112 hdmi_present_sense(per_pin, 0);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002113 }
2114
Takashi Iwaid45e6882012-07-31 11:36:00 +02002115 /* add channel maps */
2116 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2117 struct snd_pcm_chmap *chmap;
2118 struct snd_kcontrol *kctl;
2119 int i;
Takashi Iwai2ca320e2013-08-22 09:55:36 +02002120
2121 if (!codec->pcm_info[pin_idx].pcm)
2122 break;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002123 err = snd_pcm_add_chmap_ctls(codec->pcm_info[pin_idx].pcm,
2124 SNDRV_PCM_STREAM_PLAYBACK,
2125 NULL, 0, pin_idx, &chmap);
2126 if (err < 0)
2127 return err;
2128 /* override handlers */
2129 chmap->private_data = codec;
2130 kctl = chmap->kctl;
2131 for (i = 0; i < kctl->count; i++)
2132 kctl->vd[i].access |= SNDRV_CTL_ELEM_ACCESS_WRITE;
2133 kctl->info = hdmi_chmap_ctl_info;
2134 kctl->get = hdmi_chmap_ctl_get;
2135 kctl->put = hdmi_chmap_ctl_put;
2136 kctl->tlv.c = hdmi_chmap_ctl_tlv;
2137 }
2138
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002139 return 0;
2140}
2141
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002142static int generic_hdmi_init_per_pins(struct hda_codec *codec)
2143{
2144 struct hdmi_spec *spec = codec->spec;
2145 int pin_idx;
2146
2147 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002148 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002149
2150 per_pin->codec = codec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002151 mutex_init(&per_pin->lock);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002152 INIT_DELAYED_WORK(&per_pin->work, hdmi_repoll_eld);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002153 eld_proc_new(per_pin, pin_idx);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002154 }
2155 return 0;
2156}
2157
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002158static int generic_hdmi_init(struct hda_codec *codec)
2159{
2160 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002161 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002162
Stephen Warren384a48d2011-06-01 11:14:21 -06002163 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002164 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06002165 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -06002166
2167 hdmi_init_pin(codec, pin_nid);
Takashi Iwai62f949b2014-09-11 14:06:53 +02002168 snd_hda_jack_detect_enable_callback(codec, pin_nid,
David Henningsson20ce9022013-12-04 10:19:41 +08002169 codec->jackpoll_interval > 0 ? jack_callback : NULL);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002170 }
2171 return 0;
2172}
2173
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002174static void hdmi_array_init(struct hdmi_spec *spec, int nums)
2175{
2176 snd_array_init(&spec->pins, sizeof(struct hdmi_spec_per_pin), nums);
2177 snd_array_init(&spec->cvts, sizeof(struct hdmi_spec_per_cvt), nums);
2178 snd_array_init(&spec->pcm_rec, sizeof(struct hda_pcm), nums);
2179}
2180
2181static void hdmi_array_free(struct hdmi_spec *spec)
2182{
2183 snd_array_free(&spec->pins);
2184 snd_array_free(&spec->cvts);
2185 snd_array_free(&spec->pcm_rec);
2186}
2187
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002188static void generic_hdmi_free(struct hda_codec *codec)
2189{
2190 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002191 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002192
Stephen Warren384a48d2011-06-01 11:14:21 -06002193 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002194 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06002195
Wu Fengguang744626d2011-11-16 16:29:47 +08002196 cancel_delayed_work(&per_pin->work);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002197 eld_proc_free(per_pin);
Stephen Warren384a48d2011-06-01 11:14:21 -06002198 }
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002199
Wu Fengguang744626d2011-11-16 16:29:47 +08002200 flush_workqueue(codec->bus->workq);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002201 hdmi_array_free(spec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002202 kfree(spec);
2203}
2204
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002205#ifdef CONFIG_PM
2206static int generic_hdmi_resume(struct hda_codec *codec)
2207{
2208 struct hdmi_spec *spec = codec->spec;
2209 int pin_idx;
2210
Pierre Ossmana2833682014-06-18 21:48:09 +02002211 codec->patch_ops.init(codec);
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002212 snd_hda_codec_resume_amp(codec);
2213 snd_hda_codec_resume_cache(codec);
2214
2215 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2216 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2217 hdmi_present_sense(per_pin, 1);
2218 }
2219 return 0;
2220}
2221#endif
2222
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002223static const struct hda_codec_ops generic_hdmi_patch_ops = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002224 .init = generic_hdmi_init,
2225 .free = generic_hdmi_free,
2226 .build_pcms = generic_hdmi_build_pcms,
2227 .build_controls = generic_hdmi_build_controls,
2228 .unsol_event = hdmi_unsol_event,
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002229#ifdef CONFIG_PM
2230 .resume = generic_hdmi_resume,
2231#endif
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002232};
2233
Anssi Hannula307229d2013-10-24 21:10:34 +03002234static const struct hdmi_ops generic_standard_hdmi_ops = {
2235 .pin_get_eld = snd_hdmi_get_eld,
2236 .pin_get_slot_channel = hdmi_pin_get_slot_channel,
2237 .pin_set_slot_channel = hdmi_pin_set_slot_channel,
2238 .pin_setup_infoframe = hdmi_pin_setup_infoframe,
2239 .pin_hbr_setup = hdmi_pin_hbr_setup,
2240 .setup_stream = hdmi_setup_stream,
2241 .chmap_cea_alloc_validate_get_type = hdmi_chmap_cea_alloc_validate_get_type,
2242 .cea_alloc_to_tlv_chmap = hdmi_cea_alloc_to_tlv_chmap,
2243};
2244
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002245
2246static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
2247 hda_nid_t nid)
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002248{
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002249 struct hdmi_spec *spec = codec->spec;
2250 hda_nid_t conns[4];
2251 int nconns;
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002252
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002253 nconns = snd_hda_get_connections(codec, nid, conns, ARRAY_SIZE(conns));
2254 if (nconns == spec->num_cvts &&
2255 !memcmp(conns, spec->cvt_nids, spec->num_cvts * sizeof(hda_nid_t)))
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002256 return;
2257
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002258 /* override pins connection list */
Takashi Iwai4e76a882014-02-25 12:21:03 +01002259 codec_dbg(codec, "hdmi: haswell: override pin connection 0x%x\n", nid);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002260 snd_hda_override_conn_list(codec, nid, spec->num_cvts, spec->cvt_nids);
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002261}
2262
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002263#define INTEL_VENDOR_NID 0x08
2264#define INTEL_GET_VENDOR_VERB 0xf81
2265#define INTEL_SET_VENDOR_VERB 0x781
2266#define INTEL_EN_DP12 0x02 /* enable DP 1.2 features */
2267#define INTEL_EN_ALL_PIN_CVTS 0x01 /* enable 2nd & 3rd pins and convertors */
2268
2269static void intel_haswell_enable_all_pins(struct hda_codec *codec,
Takashi Iwai17df3f52013-05-08 08:09:34 +02002270 bool update_tree)
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002271{
2272 unsigned int vendor_param;
2273
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002274 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2275 INTEL_GET_VENDOR_VERB, 0);
2276 if (vendor_param == -1 || vendor_param & INTEL_EN_ALL_PIN_CVTS)
2277 return;
2278
2279 vendor_param |= INTEL_EN_ALL_PIN_CVTS;
2280 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2281 INTEL_SET_VENDOR_VERB, vendor_param);
2282 if (vendor_param == -1)
2283 return;
2284
Takashi Iwai17df3f52013-05-08 08:09:34 +02002285 if (update_tree)
2286 snd_hda_codec_update_widgets(codec);
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002287}
2288
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002289static void intel_haswell_fixup_enable_dp12(struct hda_codec *codec)
2290{
2291 unsigned int vendor_param;
2292
2293 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2294 INTEL_GET_VENDOR_VERB, 0);
2295 if (vendor_param == -1 || vendor_param & INTEL_EN_DP12)
2296 return;
2297
2298 /* enable DP1.2 mode */
2299 vendor_param |= INTEL_EN_DP12;
2300 snd_hda_codec_write_cache(codec, INTEL_VENDOR_NID, 0,
2301 INTEL_SET_VENDOR_VERB, vendor_param);
2302}
2303
Takashi Iwai17df3f52013-05-08 08:09:34 +02002304/* Haswell needs to re-issue the vendor-specific verbs before turning to D0.
2305 * Otherwise you may get severe h/w communication errors.
2306 */
2307static void haswell_set_power_state(struct hda_codec *codec, hda_nid_t fg,
2308 unsigned int power_state)
2309{
2310 if (power_state == AC_PWRST_D0) {
2311 intel_haswell_enable_all_pins(codec, false);
2312 intel_haswell_fixup_enable_dp12(codec);
2313 }
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002314
Takashi Iwai17df3f52013-05-08 08:09:34 +02002315 snd_hda_codec_read(codec, fg, 0, AC_VERB_SET_POWER_STATE, power_state);
2316 snd_hda_codec_set_power_to_all(codec, fg, power_state);
2317}
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002318
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002319static int patch_generic_hdmi(struct hda_codec *codec)
2320{
2321 struct hdmi_spec *spec;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002322
2323 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2324 if (spec == NULL)
2325 return -ENOMEM;
2326
Anssi Hannula307229d2013-10-24 21:10:34 +03002327 spec->ops = generic_standard_hdmi_ops;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002328 codec->spec = spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002329 hdmi_array_init(spec, 4);
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002330
Mengdong Lin75dcbe42014-01-08 15:55:32 -05002331 if (is_haswell_plus(codec)) {
Takashi Iwai17df3f52013-05-08 08:09:34 +02002332 intel_haswell_enable_all_pins(codec, true);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002333 intel_haswell_fixup_enable_dp12(codec);
Takashi Iwai17df3f52013-05-08 08:09:34 +02002334 }
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002335
Libin Yangca2e7222014-08-19 16:20:12 +08002336 if (is_haswell_plus(codec) || is_valleyview_plus(codec))
Mengdong Lin5b8620b2013-12-05 18:35:48 -05002337 codec->depop_delay = 0;
Mengdong Lin5b8620b2013-12-05 18:35:48 -05002338
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002339 if (hdmi_parse_codec(codec) < 0) {
2340 codec->spec = NULL;
2341 kfree(spec);
2342 return -EINVAL;
2343 }
2344 codec->patch_ops = generic_hdmi_patch_ops;
Mengdong Lin75dcbe42014-01-08 15:55:32 -05002345 if (is_haswell_plus(codec)) {
Takashi Iwai17df3f52013-05-08 08:09:34 +02002346 codec->patch_ops.set_power_state = haswell_set_power_state;
Mengdong Lin5dc989b2013-08-26 21:35:41 -04002347 codec->dp_mst = true;
2348 }
Takashi Iwai17df3f52013-05-08 08:09:34 +02002349
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002350 generic_hdmi_init_per_pins(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002351
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002352 init_channel_allocations();
2353
2354 return 0;
2355}
2356
2357/*
Stephen Warren3aaf8982011-06-01 11:14:19 -06002358 * Shared non-generic implementations
2359 */
2360
2361static int simple_playback_build_pcms(struct hda_codec *codec)
2362{
2363 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002364 struct hda_pcm *info;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002365 unsigned int chans;
2366 struct hda_pcm_stream *pstr;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002367 struct hdmi_spec_per_cvt *per_cvt;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002368
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002369 per_cvt = get_cvt(spec, 0);
2370 chans = get_wcaps(codec, per_cvt->cvt_nid);
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002371 chans = get_wcaps_channels(chans);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002372
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002373 info = snd_array_new(&spec->pcm_rec);
2374 if (!info)
2375 return -ENOMEM;
2376 info->name = get_pin(spec, 0)->pcm_name;
2377 sprintf(info->name, "HDMI 0");
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002378 info->pcm_type = HDA_PCM_TYPE_HDMI;
2379 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
2380 *pstr = spec->pcm_playback;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002381 pstr->nid = per_cvt->cvt_nid;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002382 if (pstr->channels_max <= 2 && chans && chans <= 16)
2383 pstr->channels_max = chans;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002384
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002385 codec->num_pcms = 1;
2386 codec->pcm_info = info;
2387
Stephen Warren3aaf8982011-06-01 11:14:19 -06002388 return 0;
2389}
2390
Takashi Iwai4b6ace92012-06-15 11:53:32 +02002391/* unsolicited event for jack sensing */
2392static void simple_hdmi_unsol_event(struct hda_codec *codec,
2393 unsigned int res)
2394{
Takashi Iwai9dd8cf12012-06-21 10:43:15 +02002395 snd_hda_jack_set_dirty_all(codec);
Takashi Iwai4b6ace92012-06-15 11:53:32 +02002396 snd_hda_jack_report_sync(codec);
2397}
2398
2399/* generic_hdmi_build_jack can be used for simple_hdmi, too,
2400 * as long as spec->pins[] is set correctly
2401 */
2402#define simple_hdmi_build_jack generic_hdmi_build_jack
2403
Stephen Warren3aaf8982011-06-01 11:14:19 -06002404static int simple_playback_build_controls(struct hda_codec *codec)
2405{
2406 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002407 struct hdmi_spec_per_cvt *per_cvt;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002408 int err;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002409
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002410 per_cvt = get_cvt(spec, 0);
Anssi Hannulac9a63382013-12-10 22:46:34 +02002411 err = snd_hda_create_dig_out_ctls(codec, per_cvt->cvt_nid,
2412 per_cvt->cvt_nid,
2413 HDA_PCM_TYPE_HDMI);
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002414 if (err < 0)
2415 return err;
2416 return simple_hdmi_build_jack(codec, 0);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002417}
2418
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002419static int simple_playback_init(struct hda_codec *codec)
2420{
2421 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002422 struct hdmi_spec_per_pin *per_pin = get_pin(spec, 0);
2423 hda_nid_t pin = per_pin->pin_nid;
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002424
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002425 snd_hda_codec_write(codec, pin, 0,
2426 AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT);
2427 /* some codecs require to unmute the pin */
2428 if (get_wcaps(codec, pin) & AC_WCAP_OUT_AMP)
2429 snd_hda_codec_write(codec, pin, 0, AC_VERB_SET_AMP_GAIN_MUTE,
2430 AMP_OUT_UNMUTE);
Takashi Iwai62f949b2014-09-11 14:06:53 +02002431 snd_hda_jack_detect_enable(codec, pin);
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002432 return 0;
2433}
2434
Stephen Warren3aaf8982011-06-01 11:14:19 -06002435static void simple_playback_free(struct hda_codec *codec)
2436{
2437 struct hdmi_spec *spec = codec->spec;
2438
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002439 hdmi_array_free(spec);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002440 kfree(spec);
2441}
2442
2443/*
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002444 * Nvidia specific implementations
2445 */
2446
2447#define Nv_VERB_SET_Channel_Allocation 0xF79
2448#define Nv_VERB_SET_Info_Frame_Checksum 0xF7A
2449#define Nv_VERB_SET_Audio_Protection_On 0xF98
2450#define Nv_VERB_SET_Audio_Protection_Off 0xF99
2451
2452#define nvhdmi_master_con_nid_7x 0x04
2453#define nvhdmi_master_pin_nid_7x 0x05
2454
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002455static const hda_nid_t nvhdmi_con_nids_7x[4] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002456 /*front, rear, clfe, rear_surr */
2457 0x6, 0x8, 0xa, 0xc,
2458};
2459
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002460static const struct hda_verb nvhdmi_basic_init_7x_2ch[] = {
2461 /* set audio protect on */
2462 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
2463 /* enable digital output on pin widget */
2464 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2465 {} /* terminator */
2466};
2467
2468static const struct hda_verb nvhdmi_basic_init_7x_8ch[] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002469 /* set audio protect on */
2470 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
2471 /* enable digital output on pin widget */
2472 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2473 { 0x7, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2474 { 0x9, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2475 { 0xb, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2476 { 0xd, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2477 {} /* terminator */
2478};
2479
2480#ifdef LIMITED_RATE_FMT_SUPPORT
2481/* support only the safe format and rate */
2482#define SUPPORTED_RATES SNDRV_PCM_RATE_48000
2483#define SUPPORTED_MAXBPS 16
2484#define SUPPORTED_FORMATS SNDRV_PCM_FMTBIT_S16_LE
2485#else
2486/* support all rates and formats */
2487#define SUPPORTED_RATES \
2488 (SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |\
2489 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |\
2490 SNDRV_PCM_RATE_192000)
2491#define SUPPORTED_MAXBPS 24
2492#define SUPPORTED_FORMATS \
2493 (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
2494#endif
2495
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002496static int nvhdmi_7x_init_2ch(struct hda_codec *codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002497{
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002498 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_2ch);
2499 return 0;
2500}
2501
2502static int nvhdmi_7x_init_8ch(struct hda_codec *codec)
2503{
2504 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_8ch);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002505 return 0;
2506}
2507
Nitin Daga393004b2011-01-10 21:49:31 +05302508static unsigned int channels_2_6_8[] = {
2509 2, 6, 8
2510};
2511
2512static unsigned int channels_2_8[] = {
2513 2, 8
2514};
2515
2516static struct snd_pcm_hw_constraint_list hw_constraints_2_6_8_channels = {
2517 .count = ARRAY_SIZE(channels_2_6_8),
2518 .list = channels_2_6_8,
2519 .mask = 0,
2520};
2521
2522static struct snd_pcm_hw_constraint_list hw_constraints_2_8_channels = {
2523 .count = ARRAY_SIZE(channels_2_8),
2524 .list = channels_2_8,
2525 .mask = 0,
2526};
2527
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002528static int simple_playback_pcm_open(struct hda_pcm_stream *hinfo,
2529 struct hda_codec *codec,
2530 struct snd_pcm_substream *substream)
2531{
2532 struct hdmi_spec *spec = codec->spec;
Nitin Daga393004b2011-01-10 21:49:31 +05302533 struct snd_pcm_hw_constraint_list *hw_constraints_channels = NULL;
2534
2535 switch (codec->preset->id) {
2536 case 0x10de0002:
2537 case 0x10de0003:
2538 case 0x10de0005:
2539 case 0x10de0006:
2540 hw_constraints_channels = &hw_constraints_2_8_channels;
2541 break;
2542 case 0x10de0007:
2543 hw_constraints_channels = &hw_constraints_2_6_8_channels;
2544 break;
2545 default:
2546 break;
2547 }
2548
2549 if (hw_constraints_channels != NULL) {
2550 snd_pcm_hw_constraint_list(substream->runtime, 0,
2551 SNDRV_PCM_HW_PARAM_CHANNELS,
2552 hw_constraints_channels);
Takashi Iwaiad09fc92011-01-14 09:42:27 +01002553 } else {
2554 snd_pcm_hw_constraint_step(substream->runtime, 0,
2555 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Nitin Daga393004b2011-01-10 21:49:31 +05302556 }
2557
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002558 return snd_hda_multi_out_dig_open(codec, &spec->multiout);
2559}
2560
2561static int simple_playback_pcm_close(struct hda_pcm_stream *hinfo,
2562 struct hda_codec *codec,
2563 struct snd_pcm_substream *substream)
2564{
2565 struct hdmi_spec *spec = codec->spec;
2566 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
2567}
2568
2569static int simple_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
2570 struct hda_codec *codec,
2571 unsigned int stream_tag,
2572 unsigned int format,
2573 struct snd_pcm_substream *substream)
2574{
2575 struct hdmi_spec *spec = codec->spec;
2576 return snd_hda_multi_out_dig_prepare(codec, &spec->multiout,
2577 stream_tag, format, substream);
2578}
2579
Takashi Iwaid0b12522012-06-15 14:34:42 +02002580static const struct hda_pcm_stream simple_pcm_playback = {
2581 .substreams = 1,
2582 .channels_min = 2,
2583 .channels_max = 2,
2584 .ops = {
2585 .open = simple_playback_pcm_open,
2586 .close = simple_playback_pcm_close,
2587 .prepare = simple_playback_pcm_prepare
2588 },
2589};
2590
2591static const struct hda_codec_ops simple_hdmi_patch_ops = {
2592 .build_controls = simple_playback_build_controls,
2593 .build_pcms = simple_playback_build_pcms,
2594 .init = simple_playback_init,
2595 .free = simple_playback_free,
Takashi Iwai250e41a2012-06-15 14:40:21 +02002596 .unsol_event = simple_hdmi_unsol_event,
Takashi Iwaid0b12522012-06-15 14:34:42 +02002597};
2598
2599static int patch_simple_hdmi(struct hda_codec *codec,
2600 hda_nid_t cvt_nid, hda_nid_t pin_nid)
2601{
2602 struct hdmi_spec *spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002603 struct hdmi_spec_per_cvt *per_cvt;
2604 struct hdmi_spec_per_pin *per_pin;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002605
2606 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2607 if (!spec)
2608 return -ENOMEM;
2609
2610 codec->spec = spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002611 hdmi_array_init(spec, 1);
Takashi Iwaid0b12522012-06-15 14:34:42 +02002612
2613 spec->multiout.num_dacs = 0; /* no analog */
2614 spec->multiout.max_channels = 2;
2615 spec->multiout.dig_out_nid = cvt_nid;
2616 spec->num_cvts = 1;
2617 spec->num_pins = 1;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002618 per_pin = snd_array_new(&spec->pins);
2619 per_cvt = snd_array_new(&spec->cvts);
2620 if (!per_pin || !per_cvt) {
2621 simple_playback_free(codec);
2622 return -ENOMEM;
2623 }
2624 per_cvt->cvt_nid = cvt_nid;
2625 per_pin->pin_nid = pin_nid;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002626 spec->pcm_playback = simple_pcm_playback;
2627
2628 codec->patch_ops = simple_hdmi_patch_ops;
2629
2630 return 0;
2631}
2632
Aaron Plattner1f348522011-04-06 17:19:04 -07002633static void nvhdmi_8ch_7x_set_info_frame_parameters(struct hda_codec *codec,
2634 int channels)
2635{
2636 unsigned int chanmask;
2637 int chan = channels ? (channels - 1) : 1;
2638
2639 switch (channels) {
2640 default:
2641 case 0:
2642 case 2:
2643 chanmask = 0x00;
2644 break;
2645 case 4:
2646 chanmask = 0x08;
2647 break;
2648 case 6:
2649 chanmask = 0x0b;
2650 break;
2651 case 8:
2652 chanmask = 0x13;
2653 break;
2654 }
2655
2656 /* Set the audio infoframe channel allocation and checksum fields. The
2657 * channel count is computed implicitly by the hardware. */
2658 snd_hda_codec_write(codec, 0x1, 0,
2659 Nv_VERB_SET_Channel_Allocation, chanmask);
2660
2661 snd_hda_codec_write(codec, 0x1, 0,
2662 Nv_VERB_SET_Info_Frame_Checksum,
2663 (0x71 - chan - chanmask));
2664}
2665
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002666static int nvhdmi_8ch_7x_pcm_close(struct hda_pcm_stream *hinfo,
2667 struct hda_codec *codec,
2668 struct snd_pcm_substream *substream)
2669{
2670 struct hdmi_spec *spec = codec->spec;
2671 int i;
2672
2673 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x,
2674 0, AC_VERB_SET_CHANNEL_STREAMID, 0);
2675 for (i = 0; i < 4; i++) {
2676 /* set the stream id */
2677 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
2678 AC_VERB_SET_CHANNEL_STREAMID, 0);
2679 /* set the stream format */
2680 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
2681 AC_VERB_SET_STREAM_FORMAT, 0);
2682 }
2683
Aaron Plattner1f348522011-04-06 17:19:04 -07002684 /* The audio hardware sends a channel count of 0x7 (8ch) when all the
2685 * streams are disabled. */
2686 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
2687
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002688 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
2689}
2690
2691static int nvhdmi_8ch_7x_pcm_prepare(struct hda_pcm_stream *hinfo,
2692 struct hda_codec *codec,
2693 unsigned int stream_tag,
2694 unsigned int format,
2695 struct snd_pcm_substream *substream)
2696{
2697 int chs;
Takashi Iwai112daa72011-11-02 21:40:06 +01002698 unsigned int dataDCC2, channel_id;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002699 int i;
Stephen Warren7c935972011-06-01 11:14:17 -06002700 struct hdmi_spec *spec = codec->spec;
Takashi Iwaie3245cd2012-05-10 10:21:29 +02002701 struct hda_spdif_out *spdif;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002702 struct hdmi_spec_per_cvt *per_cvt;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002703
2704 mutex_lock(&codec->spdif_mutex);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002705 per_cvt = get_cvt(spec, 0);
2706 spdif = snd_hda_spdif_out_of_nid(codec, per_cvt->cvt_nid);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002707
2708 chs = substream->runtime->channels;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002709
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002710 dataDCC2 = 0x2;
2711
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002712 /* turn off SPDIF once; otherwise the IEC958 bits won't be updated */
Stephen Warren7c935972011-06-01 11:14:17 -06002713 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002714 snd_hda_codec_write(codec,
2715 nvhdmi_master_con_nid_7x,
2716 0,
2717 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002718 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002719
2720 /* set the stream id */
2721 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
2722 AC_VERB_SET_CHANNEL_STREAMID, (stream_tag << 4) | 0x0);
2723
2724 /* set the stream format */
2725 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
2726 AC_VERB_SET_STREAM_FORMAT, format);
2727
2728 /* turn on again (if needed) */
2729 /* enable and set the channel status audio/data flag */
Stephen Warren7c935972011-06-01 11:14:17 -06002730 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002731 snd_hda_codec_write(codec,
2732 nvhdmi_master_con_nid_7x,
2733 0,
2734 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002735 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002736 snd_hda_codec_write(codec,
2737 nvhdmi_master_con_nid_7x,
2738 0,
2739 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
2740 }
2741
2742 for (i = 0; i < 4; i++) {
2743 if (chs == 2)
2744 channel_id = 0;
2745 else
2746 channel_id = i * 2;
2747
2748 /* turn off SPDIF once;
2749 *otherwise the IEC958 bits won't be updated
2750 */
2751 if (codec->spdif_status_reset &&
Stephen Warren7c935972011-06-01 11:14:17 -06002752 (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002753 snd_hda_codec_write(codec,
2754 nvhdmi_con_nids_7x[i],
2755 0,
2756 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002757 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002758 /* set the stream id */
2759 snd_hda_codec_write(codec,
2760 nvhdmi_con_nids_7x[i],
2761 0,
2762 AC_VERB_SET_CHANNEL_STREAMID,
2763 (stream_tag << 4) | channel_id);
2764 /* set the stream format */
2765 snd_hda_codec_write(codec,
2766 nvhdmi_con_nids_7x[i],
2767 0,
2768 AC_VERB_SET_STREAM_FORMAT,
2769 format);
2770 /* turn on again (if needed) */
2771 /* enable and set the channel status audio/data flag */
2772 if (codec->spdif_status_reset &&
Stephen Warren7c935972011-06-01 11:14:17 -06002773 (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002774 snd_hda_codec_write(codec,
2775 nvhdmi_con_nids_7x[i],
2776 0,
2777 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002778 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002779 snd_hda_codec_write(codec,
2780 nvhdmi_con_nids_7x[i],
2781 0,
2782 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
2783 }
2784 }
2785
Aaron Plattner1f348522011-04-06 17:19:04 -07002786 nvhdmi_8ch_7x_set_info_frame_parameters(codec, chs);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002787
2788 mutex_unlock(&codec->spdif_mutex);
2789 return 0;
2790}
2791
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002792static const struct hda_pcm_stream nvhdmi_pcm_playback_8ch_7x = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002793 .substreams = 1,
2794 .channels_min = 2,
2795 .channels_max = 8,
2796 .nid = nvhdmi_master_con_nid_7x,
2797 .rates = SUPPORTED_RATES,
2798 .maxbps = SUPPORTED_MAXBPS,
2799 .formats = SUPPORTED_FORMATS,
2800 .ops = {
2801 .open = simple_playback_pcm_open,
2802 .close = nvhdmi_8ch_7x_pcm_close,
2803 .prepare = nvhdmi_8ch_7x_pcm_prepare
2804 },
2805};
2806
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002807static int patch_nvhdmi_2ch(struct hda_codec *codec)
2808{
2809 struct hdmi_spec *spec;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002810 int err = patch_simple_hdmi(codec, nvhdmi_master_con_nid_7x,
2811 nvhdmi_master_pin_nid_7x);
2812 if (err < 0)
2813 return err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002814
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002815 codec->patch_ops.init = nvhdmi_7x_init_2ch;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002816 /* override the PCM rates, etc, as the codec doesn't give full list */
2817 spec = codec->spec;
2818 spec->pcm_playback.rates = SUPPORTED_RATES;
2819 spec->pcm_playback.maxbps = SUPPORTED_MAXBPS;
2820 spec->pcm_playback.formats = SUPPORTED_FORMATS;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002821 return 0;
2822}
2823
Takashi Iwai53775b02012-08-01 12:17:41 +02002824static int nvhdmi_7x_8ch_build_pcms(struct hda_codec *codec)
2825{
2826 struct hdmi_spec *spec = codec->spec;
2827 int err = simple_playback_build_pcms(codec);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002828 if (!err) {
2829 struct hda_pcm *info = get_pcm_rec(spec, 0);
2830 info->own_chmap = true;
2831 }
Takashi Iwai53775b02012-08-01 12:17:41 +02002832 return err;
2833}
2834
2835static int nvhdmi_7x_8ch_build_controls(struct hda_codec *codec)
2836{
2837 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002838 struct hda_pcm *info;
Takashi Iwai53775b02012-08-01 12:17:41 +02002839 struct snd_pcm_chmap *chmap;
2840 int err;
2841
2842 err = simple_playback_build_controls(codec);
2843 if (err < 0)
2844 return err;
2845
2846 /* add channel maps */
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002847 info = get_pcm_rec(spec, 0);
2848 err = snd_pcm_add_chmap_ctls(info->pcm,
Takashi Iwai53775b02012-08-01 12:17:41 +02002849 SNDRV_PCM_STREAM_PLAYBACK,
2850 snd_pcm_alt_chmaps, 8, 0, &chmap);
2851 if (err < 0)
2852 return err;
2853 switch (codec->preset->id) {
2854 case 0x10de0002:
2855 case 0x10de0003:
2856 case 0x10de0005:
2857 case 0x10de0006:
2858 chmap->channel_mask = (1U << 2) | (1U << 8);
2859 break;
2860 case 0x10de0007:
2861 chmap->channel_mask = (1U << 2) | (1U << 6) | (1U << 8);
2862 }
2863 return 0;
2864}
2865
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002866static int patch_nvhdmi_8ch_7x(struct hda_codec *codec)
2867{
2868 struct hdmi_spec *spec;
2869 int err = patch_nvhdmi_2ch(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002870 if (err < 0)
2871 return err;
2872 spec = codec->spec;
2873 spec->multiout.max_channels = 8;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002874 spec->pcm_playback = nvhdmi_pcm_playback_8ch_7x;
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002875 codec->patch_ops.init = nvhdmi_7x_init_8ch;
Takashi Iwai53775b02012-08-01 12:17:41 +02002876 codec->patch_ops.build_pcms = nvhdmi_7x_8ch_build_pcms;
2877 codec->patch_ops.build_controls = nvhdmi_7x_8ch_build_controls;
Aaron Plattner1f348522011-04-06 17:19:04 -07002878
2879 /* Initialize the audio infoframe channel mask and checksum to something
2880 * valid */
2881 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
2882
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002883 return 0;
2884}
2885
2886/*
Anssi Hannula611885b2013-11-03 17:15:00 +02002887 * NVIDIA codecs ignore ASP mapping for 2ch - confirmed on:
2888 * - 0x10de0015
2889 * - 0x10de0040
2890 */
2891static int nvhdmi_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
2892 int channels)
2893{
2894 if (cap->ca_index == 0x00 && channels == 2)
2895 return SNDRV_CTL_TLVT_CHMAP_FIXED;
2896
2897 return hdmi_chmap_cea_alloc_validate_get_type(cap, channels);
2898}
2899
2900static int nvhdmi_chmap_validate(int ca, int chs, unsigned char *map)
2901{
2902 if (ca == 0x00 && (map[0] != SNDRV_CHMAP_FL || map[1] != SNDRV_CHMAP_FR))
2903 return -EINVAL;
2904
2905 return 0;
2906}
2907
2908static int patch_nvhdmi(struct hda_codec *codec)
2909{
2910 struct hdmi_spec *spec;
2911 int err;
2912
2913 err = patch_generic_hdmi(codec);
2914 if (err)
2915 return err;
2916
2917 spec = codec->spec;
Stephen Warren75fae112014-01-30 11:52:16 -07002918 spec->dyn_pin_out = true;
Anssi Hannula611885b2013-11-03 17:15:00 +02002919
2920 spec->ops.chmap_cea_alloc_validate_get_type =
2921 nvhdmi_chmap_cea_alloc_validate_get_type;
2922 spec->ops.chmap_validate = nvhdmi_chmap_validate;
2923
2924 return 0;
2925}
2926
2927/*
Anssi Hannula5a6135842013-10-24 21:10:35 +03002928 * ATI/AMD-specific implementations
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002929 */
2930
Anssi Hannula5a6135842013-10-24 21:10:35 +03002931#define is_amdhdmi_rev3_or_later(codec) \
2932 ((codec)->vendor_id == 0x1002aa01 && ((codec)->revision_id & 0xff00) >= 0x0300)
2933#define has_amd_full_remap_support(codec) is_amdhdmi_rev3_or_later(codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002934
Anssi Hannula5a6135842013-10-24 21:10:35 +03002935/* ATI/AMD specific HDA pin verbs, see the AMD HDA Verbs specification */
2936#define ATI_VERB_SET_CHANNEL_ALLOCATION 0x771
2937#define ATI_VERB_SET_DOWNMIX_INFO 0x772
2938#define ATI_VERB_SET_MULTICHANNEL_01 0x777
2939#define ATI_VERB_SET_MULTICHANNEL_23 0x778
2940#define ATI_VERB_SET_MULTICHANNEL_45 0x779
2941#define ATI_VERB_SET_MULTICHANNEL_67 0x77a
Anssi Hannula461cf6b2013-10-24 21:10:37 +03002942#define ATI_VERB_SET_HBR_CONTROL 0x77c
Anssi Hannula5a6135842013-10-24 21:10:35 +03002943#define ATI_VERB_SET_MULTICHANNEL_1 0x785
2944#define ATI_VERB_SET_MULTICHANNEL_3 0x786
2945#define ATI_VERB_SET_MULTICHANNEL_5 0x787
2946#define ATI_VERB_SET_MULTICHANNEL_7 0x788
2947#define ATI_VERB_SET_MULTICHANNEL_MODE 0x789
2948#define ATI_VERB_GET_CHANNEL_ALLOCATION 0xf71
2949#define ATI_VERB_GET_DOWNMIX_INFO 0xf72
2950#define ATI_VERB_GET_MULTICHANNEL_01 0xf77
2951#define ATI_VERB_GET_MULTICHANNEL_23 0xf78
2952#define ATI_VERB_GET_MULTICHANNEL_45 0xf79
2953#define ATI_VERB_GET_MULTICHANNEL_67 0xf7a
Anssi Hannula461cf6b2013-10-24 21:10:37 +03002954#define ATI_VERB_GET_HBR_CONTROL 0xf7c
Anssi Hannula5a6135842013-10-24 21:10:35 +03002955#define ATI_VERB_GET_MULTICHANNEL_1 0xf85
2956#define ATI_VERB_GET_MULTICHANNEL_3 0xf86
2957#define ATI_VERB_GET_MULTICHANNEL_5 0xf87
2958#define ATI_VERB_GET_MULTICHANNEL_7 0xf88
2959#define ATI_VERB_GET_MULTICHANNEL_MODE 0xf89
2960
Anssi Hannula84d69e72013-10-24 21:10:38 +03002961/* AMD specific HDA cvt verbs */
2962#define ATI_VERB_SET_RAMP_RATE 0x770
2963#define ATI_VERB_GET_RAMP_RATE 0xf70
2964
Anssi Hannula5a6135842013-10-24 21:10:35 +03002965#define ATI_OUT_ENABLE 0x1
2966
2967#define ATI_MULTICHANNEL_MODE_PAIRED 0
2968#define ATI_MULTICHANNEL_MODE_SINGLE 1
2969
Anssi Hannula461cf6b2013-10-24 21:10:37 +03002970#define ATI_HBR_CAPABLE 0x01
2971#define ATI_HBR_ENABLE 0x10
2972
Anssi Hannula89250f82013-10-24 21:10:36 +03002973static int atihdmi_pin_get_eld(struct hda_codec *codec, hda_nid_t nid,
2974 unsigned char *buf, int *eld_size)
2975{
2976 /* call hda_eld.c ATI/AMD-specific function */
2977 return snd_hdmi_get_eld_ati(codec, nid, buf, eld_size,
2978 is_amdhdmi_rev3_or_later(codec));
2979}
2980
Anssi Hannula5a6135842013-10-24 21:10:35 +03002981static void atihdmi_pin_setup_infoframe(struct hda_codec *codec, hda_nid_t pin_nid, int ca,
2982 int active_channels, int conn_type)
2983{
2984 snd_hda_codec_write(codec, pin_nid, 0, ATI_VERB_SET_CHANNEL_ALLOCATION, ca);
2985}
2986
2987static int atihdmi_paired_swap_fc_lfe(int pos)
2988{
2989 /*
2990 * ATI/AMD have automatic FC/LFE swap built-in
2991 * when in pairwise mapping mode.
2992 */
2993
2994 switch (pos) {
2995 /* see channel_allocations[].speakers[] */
2996 case 2: return 3;
2997 case 3: return 2;
2998 default: break;
2999 }
3000
3001 return pos;
3002}
3003
3004static int atihdmi_paired_chmap_validate(int ca, int chs, unsigned char *map)
3005{
3006 struct cea_channel_speaker_allocation *cap;
3007 int i, j;
3008
3009 /* check that only channel pairs need to be remapped on old pre-rev3 ATI/AMD */
3010
3011 cap = &channel_allocations[get_channel_allocation_order(ca)];
3012 for (i = 0; i < chs; ++i) {
3013 int mask = to_spk_mask(map[i]);
3014 bool ok = false;
3015 bool companion_ok = false;
3016
3017 if (!mask)
3018 continue;
3019
3020 for (j = 0 + i % 2; j < 8; j += 2) {
3021 int chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j);
3022 if (cap->speakers[chan_idx] == mask) {
3023 /* channel is in a supported position */
3024 ok = true;
3025
3026 if (i % 2 == 0 && i + 1 < chs) {
3027 /* even channel, check the odd companion */
3028 int comp_chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j + 1);
3029 int comp_mask_req = to_spk_mask(map[i+1]);
3030 int comp_mask_act = cap->speakers[comp_chan_idx];
3031
3032 if (comp_mask_req == comp_mask_act)
3033 companion_ok = true;
3034 else
3035 return -EINVAL;
3036 }
3037 break;
3038 }
3039 }
3040
3041 if (!ok)
3042 return -EINVAL;
3043
3044 if (companion_ok)
3045 i++; /* companion channel already checked */
3046 }
3047
3048 return 0;
3049}
3050
3051static int atihdmi_pin_set_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
3052 int hdmi_slot, int stream_channel)
3053{
3054 int verb;
3055 int ati_channel_setup = 0;
3056
3057 if (hdmi_slot > 7)
3058 return -EINVAL;
3059
3060 if (!has_amd_full_remap_support(codec)) {
3061 hdmi_slot = atihdmi_paired_swap_fc_lfe(hdmi_slot);
3062
3063 /* In case this is an odd slot but without stream channel, do not
3064 * disable the slot since the corresponding even slot could have a
3065 * channel. In case neither have a channel, the slot pair will be
3066 * disabled when this function is called for the even slot. */
3067 if (hdmi_slot % 2 != 0 && stream_channel == 0xf)
3068 return 0;
3069
3070 hdmi_slot -= hdmi_slot % 2;
3071
3072 if (stream_channel != 0xf)
3073 stream_channel -= stream_channel % 2;
3074 }
3075
3076 verb = ATI_VERB_SET_MULTICHANNEL_01 + hdmi_slot/2 + (hdmi_slot % 2) * 0x00e;
3077
3078 /* ati_channel_setup format: [7..4] = stream_channel_id, [1] = mute, [0] = enable */
3079
3080 if (stream_channel != 0xf)
3081 ati_channel_setup = (stream_channel << 4) | ATI_OUT_ENABLE;
3082
3083 return snd_hda_codec_write(codec, pin_nid, 0, verb, ati_channel_setup);
3084}
3085
3086static int atihdmi_pin_get_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
3087 int asp_slot)
3088{
3089 bool was_odd = false;
3090 int ati_asp_slot = asp_slot;
3091 int verb;
3092 int ati_channel_setup;
3093
3094 if (asp_slot > 7)
3095 return -EINVAL;
3096
3097 if (!has_amd_full_remap_support(codec)) {
3098 ati_asp_slot = atihdmi_paired_swap_fc_lfe(asp_slot);
3099 if (ati_asp_slot % 2 != 0) {
3100 ati_asp_slot -= 1;
3101 was_odd = true;
3102 }
3103 }
3104
3105 verb = ATI_VERB_GET_MULTICHANNEL_01 + ati_asp_slot/2 + (ati_asp_slot % 2) * 0x00e;
3106
3107 ati_channel_setup = snd_hda_codec_read(codec, pin_nid, 0, verb, 0);
3108
3109 if (!(ati_channel_setup & ATI_OUT_ENABLE))
3110 return 0xf;
3111
3112 return ((ati_channel_setup & 0xf0) >> 4) + !!was_odd;
3113}
3114
3115static int atihdmi_paired_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
3116 int channels)
3117{
3118 int c;
3119
3120 /*
3121 * Pre-rev3 ATI/AMD codecs operate in a paired channel mode, so
3122 * we need to take that into account (a single channel may take 2
3123 * channel slots if we need to carry a silent channel next to it).
3124 * On Rev3+ AMD codecs this function is not used.
3125 */
3126 int chanpairs = 0;
3127
3128 /* We only produce even-numbered channel count TLVs */
3129 if ((channels % 2) != 0)
3130 return -1;
3131
3132 for (c = 0; c < 7; c += 2) {
3133 if (cap->speakers[c] || cap->speakers[c+1])
3134 chanpairs++;
3135 }
3136
3137 if (chanpairs * 2 != channels)
3138 return -1;
3139
3140 return SNDRV_CTL_TLVT_CHMAP_PAIRED;
3141}
3142
3143static void atihdmi_paired_cea_alloc_to_tlv_chmap(struct cea_channel_speaker_allocation *cap,
3144 unsigned int *chmap, int channels)
3145{
3146 /* produce paired maps for pre-rev3 ATI/AMD codecs */
3147 int count = 0;
3148 int c;
3149
3150 for (c = 7; c >= 0; c--) {
3151 int chan = 7 - atihdmi_paired_swap_fc_lfe(7 - c);
3152 int spk = cap->speakers[chan];
3153 if (!spk) {
3154 /* add N/A channel if the companion channel is occupied */
3155 if (cap->speakers[chan + (chan % 2 ? -1 : 1)])
3156 chmap[count++] = SNDRV_CHMAP_NA;
3157
3158 continue;
3159 }
3160
3161 chmap[count++] = spk_to_chmap(spk);
3162 }
3163
3164 WARN_ON(count != channels);
3165}
3166
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003167static int atihdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
3168 bool hbr)
3169{
3170 int hbr_ctl, hbr_ctl_new;
3171
3172 hbr_ctl = snd_hda_codec_read(codec, pin_nid, 0, ATI_VERB_GET_HBR_CONTROL, 0);
Anssi Hannula13122e62013-11-10 20:56:10 +02003173 if (hbr_ctl >= 0 && (hbr_ctl & ATI_HBR_CAPABLE)) {
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003174 if (hbr)
3175 hbr_ctl_new = hbr_ctl | ATI_HBR_ENABLE;
3176 else
3177 hbr_ctl_new = hbr_ctl & ~ATI_HBR_ENABLE;
3178
Takashi Iwai4e76a882014-02-25 12:21:03 +01003179 codec_dbg(codec,
3180 "atihdmi_pin_hbr_setup: NID=0x%x, %shbr-ctl=0x%x\n",
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003181 pin_nid,
3182 hbr_ctl == hbr_ctl_new ? "" : "new-",
3183 hbr_ctl_new);
3184
3185 if (hbr_ctl != hbr_ctl_new)
3186 snd_hda_codec_write(codec, pin_nid, 0,
3187 ATI_VERB_SET_HBR_CONTROL,
3188 hbr_ctl_new);
3189
3190 } else if (hbr)
3191 return -EINVAL;
3192
3193 return 0;
3194}
3195
Anssi Hannula84d69e72013-10-24 21:10:38 +03003196static int atihdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
3197 hda_nid_t pin_nid, u32 stream_tag, int format)
3198{
3199
3200 if (is_amdhdmi_rev3_or_later(codec)) {
3201 int ramp_rate = 180; /* default as per AMD spec */
3202 /* disable ramp-up/down for non-pcm as per AMD spec */
3203 if (format & AC_FMT_TYPE_NON_PCM)
3204 ramp_rate = 0;
3205
3206 snd_hda_codec_write(codec, cvt_nid, 0, ATI_VERB_SET_RAMP_RATE, ramp_rate);
3207 }
3208
3209 return hdmi_setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
3210}
3211
3212
Anssi Hannula5a6135842013-10-24 21:10:35 +03003213static int atihdmi_init(struct hda_codec *codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003214{
3215 struct hdmi_spec *spec = codec->spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003216 int pin_idx, err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003217
Anssi Hannula5a6135842013-10-24 21:10:35 +03003218 err = generic_hdmi_init(codec);
3219
3220 if (err)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003221 return err;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003222
3223 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
3224 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
3225
3226 /* make sure downmix information in infoframe is zero */
3227 snd_hda_codec_write(codec, per_pin->pin_nid, 0, ATI_VERB_SET_DOWNMIX_INFO, 0);
3228
3229 /* enable channel-wise remap mode if supported */
3230 if (has_amd_full_remap_support(codec))
3231 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
3232 ATI_VERB_SET_MULTICHANNEL_MODE,
3233 ATI_MULTICHANNEL_MODE_SINGLE);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003234 }
Anssi Hannula5a6135842013-10-24 21:10:35 +03003235
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003236 return 0;
3237}
3238
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003239static int patch_atihdmi(struct hda_codec *codec)
3240{
3241 struct hdmi_spec *spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003242 struct hdmi_spec_per_cvt *per_cvt;
3243 int err, cvt_idx;
3244
3245 err = patch_generic_hdmi(codec);
3246
3247 if (err)
Takashi Iwaid0b12522012-06-15 14:34:42 +02003248 return err;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003249
3250 codec->patch_ops.init = atihdmi_init;
3251
Takashi Iwaid0b12522012-06-15 14:34:42 +02003252 spec = codec->spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003253
Anssi Hannula89250f82013-10-24 21:10:36 +03003254 spec->ops.pin_get_eld = atihdmi_pin_get_eld;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003255 spec->ops.pin_get_slot_channel = atihdmi_pin_get_slot_channel;
3256 spec->ops.pin_set_slot_channel = atihdmi_pin_set_slot_channel;
3257 spec->ops.pin_setup_infoframe = atihdmi_pin_setup_infoframe;
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003258 spec->ops.pin_hbr_setup = atihdmi_pin_hbr_setup;
Anssi Hannula84d69e72013-10-24 21:10:38 +03003259 spec->ops.setup_stream = atihdmi_setup_stream;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003260
3261 if (!has_amd_full_remap_support(codec)) {
3262 /* override to ATI/AMD-specific versions with pairwise mapping */
3263 spec->ops.chmap_cea_alloc_validate_get_type =
3264 atihdmi_paired_chmap_cea_alloc_validate_get_type;
3265 spec->ops.cea_alloc_to_tlv_chmap = atihdmi_paired_cea_alloc_to_tlv_chmap;
3266 spec->ops.chmap_validate = atihdmi_paired_chmap_validate;
3267 }
3268
3269 /* ATI/AMD converters do not advertise all of their capabilities */
3270 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
3271 per_cvt = get_cvt(spec, cvt_idx);
3272 per_cvt->channels_max = max(per_cvt->channels_max, 8u);
3273 per_cvt->rates |= SUPPORTED_RATES;
3274 per_cvt->formats |= SUPPORTED_FORMATS;
3275 per_cvt->maxbps = max(per_cvt->maxbps, 24u);
3276 }
3277
3278 spec->channels_max = max(spec->channels_max, 8u);
3279
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003280 return 0;
3281}
3282
Annie Liu3de5ff82012-06-08 19:18:42 +08003283/* VIA HDMI Implementation */
3284#define VIAHDMI_CVT_NID 0x02 /* audio converter1 */
3285#define VIAHDMI_PIN_NID 0x03 /* HDMI output pin1 */
3286
Annie Liu3de5ff82012-06-08 19:18:42 +08003287static int patch_via_hdmi(struct hda_codec *codec)
3288{
Takashi Iwai250e41a2012-06-15 14:40:21 +02003289 return patch_simple_hdmi(codec, VIAHDMI_CVT_NID, VIAHDMI_PIN_NID);
Annie Liu3de5ff82012-06-08 19:18:42 +08003290}
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003291
3292/*
Takashi Iwaif0639272013-11-18 12:07:29 +01003293 * called from hda_codec.c for generic HDMI support
3294 */
3295int snd_hda_parse_hdmi_codec(struct hda_codec *codec)
3296{
3297 return patch_generic_hdmi(codec);
3298}
Takashi Iwai2698ea92013-12-18 07:45:52 +01003299EXPORT_SYMBOL_GPL(snd_hda_parse_hdmi_codec);
Takashi Iwaif0639272013-11-18 12:07:29 +01003300
3301/*
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003302 * patch entries
3303 */
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02003304static const struct hda_codec_preset snd_hda_preset_hdmi[] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003305{ .id = 0x1002793c, .name = "RS600 HDMI", .patch = patch_atihdmi },
3306{ .id = 0x10027919, .name = "RS600 HDMI", .patch = patch_atihdmi },
3307{ .id = 0x1002791a, .name = "RS690/780 HDMI", .patch = patch_atihdmi },
Anssi Hannula5a6135842013-10-24 21:10:35 +03003308{ .id = 0x1002aa01, .name = "R6xx HDMI", .patch = patch_atihdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003309{ .id = 0x10951390, .name = "SiI1390 HDMI", .patch = patch_generic_hdmi },
3310{ .id = 0x10951392, .name = "SiI1392 HDMI", .patch = patch_generic_hdmi },
3311{ .id = 0x17e80047, .name = "Chrontel HDMI", .patch = patch_generic_hdmi },
3312{ .id = 0x10de0002, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
3313{ .id = 0x10de0003, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
3314{ .id = 0x10de0005, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
3315{ .id = 0x10de0006, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
3316{ .id = 0x10de0007, .name = "MCP79/7A HDMI", .patch = patch_nvhdmi_8ch_7x },
Anssi Hannula611885b2013-11-03 17:15:00 +02003317{ .id = 0x10de000a, .name = "GPU 0a HDMI/DP", .patch = patch_nvhdmi },
3318{ .id = 0x10de000b, .name = "GPU 0b HDMI/DP", .patch = patch_nvhdmi },
3319{ .id = 0x10de000c, .name = "MCP89 HDMI", .patch = patch_nvhdmi },
3320{ .id = 0x10de000d, .name = "GPU 0d HDMI/DP", .patch = patch_nvhdmi },
3321{ .id = 0x10de0010, .name = "GPU 10 HDMI/DP", .patch = patch_nvhdmi },
3322{ .id = 0x10de0011, .name = "GPU 11 HDMI/DP", .patch = patch_nvhdmi },
3323{ .id = 0x10de0012, .name = "GPU 12 HDMI/DP", .patch = patch_nvhdmi },
3324{ .id = 0x10de0013, .name = "GPU 13 HDMI/DP", .patch = patch_nvhdmi },
3325{ .id = 0x10de0014, .name = "GPU 14 HDMI/DP", .patch = patch_nvhdmi },
3326{ .id = 0x10de0015, .name = "GPU 15 HDMI/DP", .patch = patch_nvhdmi },
3327{ .id = 0x10de0016, .name = "GPU 16 HDMI/DP", .patch = patch_nvhdmi },
Richard Samsonc8900a02011-03-03 12:46:13 +01003328/* 17 is known to be absent */
Anssi Hannula611885b2013-11-03 17:15:00 +02003329{ .id = 0x10de0018, .name = "GPU 18 HDMI/DP", .patch = patch_nvhdmi },
3330{ .id = 0x10de0019, .name = "GPU 19 HDMI/DP", .patch = patch_nvhdmi },
3331{ .id = 0x10de001a, .name = "GPU 1a HDMI/DP", .patch = patch_nvhdmi },
3332{ .id = 0x10de001b, .name = "GPU 1b HDMI/DP", .patch = patch_nvhdmi },
3333{ .id = 0x10de001c, .name = "GPU 1c HDMI/DP", .patch = patch_nvhdmi },
Sumit Bhattacharya96746782014-05-19 19:17:39 -07003334{ .id = 0x10de0028, .name = "Tegra12x HDMI", .patch = patch_nvhdmi },
Anssi Hannula611885b2013-11-03 17:15:00 +02003335{ .id = 0x10de0040, .name = "GPU 40 HDMI/DP", .patch = patch_nvhdmi },
3336{ .id = 0x10de0041, .name = "GPU 41 HDMI/DP", .patch = patch_nvhdmi },
3337{ .id = 0x10de0042, .name = "GPU 42 HDMI/DP", .patch = patch_nvhdmi },
3338{ .id = 0x10de0043, .name = "GPU 43 HDMI/DP", .patch = patch_nvhdmi },
3339{ .id = 0x10de0044, .name = "GPU 44 HDMI/DP", .patch = patch_nvhdmi },
3340{ .id = 0x10de0051, .name = "GPU 51 HDMI/DP", .patch = patch_nvhdmi },
3341{ .id = 0x10de0060, .name = "GPU 60 HDMI/DP", .patch = patch_nvhdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003342{ .id = 0x10de0067, .name = "MCP67 HDMI", .patch = patch_nvhdmi_2ch },
Aaron Plattner91947d82014-07-08 00:21:38 -07003343{ .id = 0x10de0070, .name = "GPU 70 HDMI/DP", .patch = patch_nvhdmi },
Aaron Plattnerec5fe982014-05-12 20:05:02 -07003344{ .id = 0x10de0071, .name = "GPU 71 HDMI/DP", .patch = patch_nvhdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003345{ .id = 0x10de8001, .name = "MCP73 HDMI", .patch = patch_nvhdmi_2ch },
Annie Liu3de5ff82012-06-08 19:18:42 +08003346{ .id = 0x11069f80, .name = "VX900 HDMI/DP", .patch = patch_via_hdmi },
3347{ .id = 0x11069f81, .name = "VX900 HDMI/DP", .patch = patch_via_hdmi },
3348{ .id = 0x11069f84, .name = "VX11 HDMI/DP", .patch = patch_generic_hdmi },
3349{ .id = 0x11069f85, .name = "VX11 HDMI/DP", .patch = patch_generic_hdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003350{ .id = 0x80860054, .name = "IbexPeak HDMI", .patch = patch_generic_hdmi },
3351{ .id = 0x80862801, .name = "Bearlake HDMI", .patch = patch_generic_hdmi },
3352{ .id = 0x80862802, .name = "Cantiga HDMI", .patch = patch_generic_hdmi },
3353{ .id = 0x80862803, .name = "Eaglelake HDMI", .patch = patch_generic_hdmi },
3354{ .id = 0x80862804, .name = "IbexPeak HDMI", .patch = patch_generic_hdmi },
3355{ .id = 0x80862805, .name = "CougarPoint HDMI", .patch = patch_generic_hdmi },
Wu Fengguang591e6102011-05-20 15:35:43 +08003356{ .id = 0x80862806, .name = "PantherPoint HDMI", .patch = patch_generic_hdmi },
Wang Xingchao1c766842012-06-13 10:23:52 +08003357{ .id = 0x80862807, .name = "Haswell HDMI", .patch = patch_generic_hdmi },
Mengdong Lin3adadd22014-01-08 15:55:24 -05003358{ .id = 0x80862808, .name = "Broadwell HDMI", .patch = patch_generic_hdmi },
Wu Fengguang6edc59e2012-02-23 15:07:44 +08003359{ .id = 0x80862880, .name = "CedarTrail HDMI", .patch = patch_generic_hdmi },
Mengdong Lincc1a95d2013-10-20 23:03:31 -04003360{ .id = 0x80862882, .name = "Valleyview2 HDMI", .patch = patch_generic_hdmi },
Libin Yangd1585c82014-08-04 09:22:45 +08003361{ .id = 0x80862883, .name = "Braswell HDMI", .patch = patch_generic_hdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003362{ .id = 0x808629fb, .name = "Crestline HDMI", .patch = patch_generic_hdmi },
3363{} /* terminator */
3364};
3365
3366MODULE_ALIAS("snd-hda-codec-id:1002793c");
3367MODULE_ALIAS("snd-hda-codec-id:10027919");
3368MODULE_ALIAS("snd-hda-codec-id:1002791a");
3369MODULE_ALIAS("snd-hda-codec-id:1002aa01");
3370MODULE_ALIAS("snd-hda-codec-id:10951390");
3371MODULE_ALIAS("snd-hda-codec-id:10951392");
3372MODULE_ALIAS("snd-hda-codec-id:10de0002");
3373MODULE_ALIAS("snd-hda-codec-id:10de0003");
3374MODULE_ALIAS("snd-hda-codec-id:10de0005");
3375MODULE_ALIAS("snd-hda-codec-id:10de0006");
3376MODULE_ALIAS("snd-hda-codec-id:10de0007");
3377MODULE_ALIAS("snd-hda-codec-id:10de000a");
3378MODULE_ALIAS("snd-hda-codec-id:10de000b");
3379MODULE_ALIAS("snd-hda-codec-id:10de000c");
3380MODULE_ALIAS("snd-hda-codec-id:10de000d");
3381MODULE_ALIAS("snd-hda-codec-id:10de0010");
3382MODULE_ALIAS("snd-hda-codec-id:10de0011");
3383MODULE_ALIAS("snd-hda-codec-id:10de0012");
3384MODULE_ALIAS("snd-hda-codec-id:10de0013");
3385MODULE_ALIAS("snd-hda-codec-id:10de0014");
Richard Samsonc8900a02011-03-03 12:46:13 +01003386MODULE_ALIAS("snd-hda-codec-id:10de0015");
3387MODULE_ALIAS("snd-hda-codec-id:10de0016");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003388MODULE_ALIAS("snd-hda-codec-id:10de0018");
3389MODULE_ALIAS("snd-hda-codec-id:10de0019");
3390MODULE_ALIAS("snd-hda-codec-id:10de001a");
3391MODULE_ALIAS("snd-hda-codec-id:10de001b");
3392MODULE_ALIAS("snd-hda-codec-id:10de001c");
Sumit Bhattacharya96746782014-05-19 19:17:39 -07003393MODULE_ALIAS("snd-hda-codec-id:10de0028");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003394MODULE_ALIAS("snd-hda-codec-id:10de0040");
3395MODULE_ALIAS("snd-hda-codec-id:10de0041");
3396MODULE_ALIAS("snd-hda-codec-id:10de0042");
3397MODULE_ALIAS("snd-hda-codec-id:10de0043");
3398MODULE_ALIAS("snd-hda-codec-id:10de0044");
Aaron Plattner7ae48b52012-07-16 17:10:04 -07003399MODULE_ALIAS("snd-hda-codec-id:10de0051");
Aaron Plattnerd52392b2013-07-12 11:01:37 -07003400MODULE_ALIAS("snd-hda-codec-id:10de0060");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003401MODULE_ALIAS("snd-hda-codec-id:10de0067");
Aaron Plattner91947d82014-07-08 00:21:38 -07003402MODULE_ALIAS("snd-hda-codec-id:10de0070");
Aaron Plattnerec5fe982014-05-12 20:05:02 -07003403MODULE_ALIAS("snd-hda-codec-id:10de0071");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003404MODULE_ALIAS("snd-hda-codec-id:10de8001");
Annie Liu3de5ff82012-06-08 19:18:42 +08003405MODULE_ALIAS("snd-hda-codec-id:11069f80");
3406MODULE_ALIAS("snd-hda-codec-id:11069f81");
3407MODULE_ALIAS("snd-hda-codec-id:11069f84");
3408MODULE_ALIAS("snd-hda-codec-id:11069f85");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003409MODULE_ALIAS("snd-hda-codec-id:17e80047");
3410MODULE_ALIAS("snd-hda-codec-id:80860054");
3411MODULE_ALIAS("snd-hda-codec-id:80862801");
3412MODULE_ALIAS("snd-hda-codec-id:80862802");
3413MODULE_ALIAS("snd-hda-codec-id:80862803");
3414MODULE_ALIAS("snd-hda-codec-id:80862804");
3415MODULE_ALIAS("snd-hda-codec-id:80862805");
Wu Fengguang591e6102011-05-20 15:35:43 +08003416MODULE_ALIAS("snd-hda-codec-id:80862806");
Wang Xingchao1c766842012-06-13 10:23:52 +08003417MODULE_ALIAS("snd-hda-codec-id:80862807");
Mengdong Lin3adadd22014-01-08 15:55:24 -05003418MODULE_ALIAS("snd-hda-codec-id:80862808");
Wu Fengguang6edc59e2012-02-23 15:07:44 +08003419MODULE_ALIAS("snd-hda-codec-id:80862880");
Mengdong Lincc1a95d2013-10-20 23:03:31 -04003420MODULE_ALIAS("snd-hda-codec-id:80862882");
Libin Yangd1585c82014-08-04 09:22:45 +08003421MODULE_ALIAS("snd-hda-codec-id:80862883");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003422MODULE_ALIAS("snd-hda-codec-id:808629fb");
3423
3424MODULE_LICENSE("GPL");
3425MODULE_DESCRIPTION("HDMI HD-audio codec");
3426MODULE_ALIAS("snd-hda-codec-intelhdmi");
3427MODULE_ALIAS("snd-hda-codec-nvhdmi");
3428MODULE_ALIAS("snd-hda-codec-atihdmi");
3429
3430static struct hda_codec_preset_list intel_list = {
3431 .preset = snd_hda_preset_hdmi,
3432 .owner = THIS_MODULE,
3433};
3434
3435static int __init patch_hdmi_init(void)
3436{
3437 return snd_hda_add_codec_preset(&intel_list);
3438}
3439
3440static void __exit patch_hdmi_exit(void)
3441{
3442 snd_hda_delete_codec_preset(&intel_list);
3443}
3444
3445module_init(patch_hdmi_init)
3446module_exit(patch_hdmi_exit)