blob: 285f88dd9a8234c8b42ebae4b46d8b25468b455d [file] [log] [blame]
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001/*
2 * Copyright (C) 2015 Broadcom
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9/**
10 * DOC: VC4 CRTC module
11 *
12 * In VC4, the Pixel Valve is what most closely corresponds to the
13 * DRM's concept of a CRTC. The PV generates video timings from the
Eric Anholtf6c01532017-02-27 12:11:43 -080014 * encoder's clock plus its configuration. It pulls scaled pixels from
Eric Anholtc8b75bc2015-03-02 13:01:12 -080015 * the HVS at that timing, and feeds it to the encoder.
16 *
17 * However, the DRM CRTC also collects the configuration of all the
Eric Anholtf6c01532017-02-27 12:11:43 -080018 * DRM planes attached to it. As a result, the CRTC is also
19 * responsible for writing the display list for the HVS channel that
20 * the CRTC will use.
Eric Anholtc8b75bc2015-03-02 13:01:12 -080021 *
22 * The 2835 has 3 different pixel valves. pv0 in the audio power
23 * domain feeds DSI0 or DPI, while pv1 feeds DS1 or SMI. pv2 in the
24 * image domain can feed either HDMI or the SDTV controller. The
25 * pixel valve chooses from the CPRMAN clocks (HSM for HDMI, VEC for
26 * SDTV, etc.) according to which output type is chosen in the mux.
27 *
28 * For power management, the pixel valve's registers are all clocked
29 * by the AXI clock, while the timings and FIFOs make use of the
30 * output-specific clock. Since the encoders also directly consume
31 * the CPRMAN clocks, and know what timings they need, they are the
32 * ones that set the clock.
33 */
34
Masahiro Yamadab7e8e252017-05-18 13:29:38 +090035#include <drm/drm_atomic.h>
36#include <drm/drm_atomic_helper.h>
37#include <drm/drm_crtc_helper.h>
38#include <linux/clk.h>
39#include <drm/drm_fb_cma_helper.h>
40#include <linux/component.h>
41#include <linux/of_device.h>
Eric Anholtc8b75bc2015-03-02 13:01:12 -080042#include "vc4_drv.h"
43#include "vc4_regs.h"
44
45struct vc4_crtc {
46 struct drm_crtc base;
47 const struct vc4_crtc_data *data;
48 void __iomem *regs;
49
Mario Kleiner1bf59f12016-06-23 08:17:50 +020050 /* Timestamp at start of vblank irq - unaffected by lock delays. */
51 ktime_t t_vblank;
52
Eric Anholtc8b75bc2015-03-02 13:01:12 -080053 /* Which HVS channel we're using for our CRTC. */
54 int channel;
55
Eric Anholte582b6c2016-03-31 18:38:20 -070056 u8 lut_r[256];
57 u8 lut_g[256];
58 u8 lut_b[256];
Mario Kleiner1bf59f12016-06-23 08:17:50 +020059 /* Size in pixels of the COB memory allocated to this CRTC. */
60 u32 cob_size;
Eric Anholte582b6c2016-03-31 18:38:20 -070061
Eric Anholtc8b75bc2015-03-02 13:01:12 -080062 struct drm_pending_vblank_event *event;
63};
64
Eric Anholtd8dbf442015-12-28 13:25:41 -080065struct vc4_crtc_state {
66 struct drm_crtc_state base;
67 /* Dlist area for this CRTC configuration. */
68 struct drm_mm_node mm;
69};
70
Eric Anholtc8b75bc2015-03-02 13:01:12 -080071static inline struct vc4_crtc *
72to_vc4_crtc(struct drm_crtc *crtc)
73{
74 return (struct vc4_crtc *)crtc;
75}
76
Eric Anholtd8dbf442015-12-28 13:25:41 -080077static inline struct vc4_crtc_state *
78to_vc4_crtc_state(struct drm_crtc_state *crtc_state)
79{
80 return (struct vc4_crtc_state *)crtc_state;
81}
82
Eric Anholtc8b75bc2015-03-02 13:01:12 -080083struct vc4_crtc_data {
84 /* Which channel of the HVS this pixelvalve sources from. */
85 int hvs_channel;
86
Boris Brezillonab8df602016-12-02 14:48:07 +010087 enum vc4_encoder_type encoder_types[4];
Eric Anholtc8b75bc2015-03-02 13:01:12 -080088};
89
90#define CRTC_WRITE(offset, val) writel(val, vc4_crtc->regs + (offset))
91#define CRTC_READ(offset) readl(vc4_crtc->regs + (offset))
92
93#define CRTC_REG(reg) { reg, #reg }
94static const struct {
95 u32 reg;
96 const char *name;
97} crtc_regs[] = {
98 CRTC_REG(PV_CONTROL),
99 CRTC_REG(PV_V_CONTROL),
Eric Anholtc31806fb2016-02-15 17:06:02 -0800100 CRTC_REG(PV_VSYNCD_EVEN),
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800101 CRTC_REG(PV_HORZA),
102 CRTC_REG(PV_HORZB),
103 CRTC_REG(PV_VERTA),
104 CRTC_REG(PV_VERTB),
105 CRTC_REG(PV_VERTA_EVEN),
106 CRTC_REG(PV_VERTB_EVEN),
107 CRTC_REG(PV_INTEN),
108 CRTC_REG(PV_INTSTAT),
109 CRTC_REG(PV_STAT),
110 CRTC_REG(PV_HACT_ACT),
111};
112
113static void vc4_crtc_dump_regs(struct vc4_crtc *vc4_crtc)
114{
115 int i;
116
117 for (i = 0; i < ARRAY_SIZE(crtc_regs); i++) {
118 DRM_INFO("0x%04x (%s): 0x%08x\n",
119 crtc_regs[i].reg, crtc_regs[i].name,
120 CRTC_READ(crtc_regs[i].reg));
121 }
122}
123
124#ifdef CONFIG_DEBUG_FS
125int vc4_crtc_debugfs_regs(struct seq_file *m, void *unused)
126{
127 struct drm_info_node *node = (struct drm_info_node *)m->private;
128 struct drm_device *dev = node->minor->dev;
129 int crtc_index = (uintptr_t)node->info_ent->data;
130 struct drm_crtc *crtc;
131 struct vc4_crtc *vc4_crtc;
132 int i;
133
134 i = 0;
135 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
136 if (i == crtc_index)
137 break;
138 i++;
139 }
140 if (!crtc)
141 return 0;
142 vc4_crtc = to_vc4_crtc(crtc);
143
144 for (i = 0; i < ARRAY_SIZE(crtc_regs); i++) {
145 seq_printf(m, "%s (0x%04x): 0x%08x\n",
146 crtc_regs[i].name, crtc_regs[i].reg,
147 CRTC_READ(crtc_regs[i].reg));
148 }
149
150 return 0;
151}
152#endif
153
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200154bool vc4_crtc_get_scanoutpos(struct drm_device *dev, unsigned int crtc_id,
155 bool in_vblank_irq, int *vpos, int *hpos,
156 ktime_t *stime, ktime_t *etime,
157 const struct drm_display_mode *mode)
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200158{
159 struct vc4_dev *vc4 = to_vc4_dev(dev);
Shawn Guoc77b9ab2017-01-09 19:25:45 +0800160 struct drm_crtc *crtc = drm_crtc_from_index(dev, crtc_id);
161 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200162 u32 val;
163 int fifo_lines;
164 int vblank_lines;
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200165 bool ret = false;
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200166
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200167 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
168
169 /* Get optional system timestamp before query. */
170 if (stime)
171 *stime = ktime_get();
172
173 /*
174 * Read vertical scanline which is currently composed for our
175 * pixelvalve by the HVS, and also the scaler status.
176 */
177 val = HVS_READ(SCALER_DISPSTATX(vc4_crtc->channel));
178
179 /* Get optional system timestamp after query. */
180 if (etime)
181 *etime = ktime_get();
182
183 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
184
185 /* Vertical position of hvs composed scanline. */
186 *vpos = VC4_GET_FIELD(val, SCALER_DISPSTATX_LINE);
Mario Kleinere5380922016-07-19 20:59:00 +0200187 *hpos = 0;
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200188
Mario Kleinere5380922016-07-19 20:59:00 +0200189 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
190 *vpos /= 2;
191
192 /* Use hpos to correct for field offset in interlaced mode. */
193 if (VC4_GET_FIELD(val, SCALER_DISPSTATX_FRAME_COUNT) % 2)
194 *hpos += mode->crtc_htotal / 2;
195 }
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200196
197 /* This is the offset we need for translating hvs -> pv scanout pos. */
198 fifo_lines = vc4_crtc->cob_size / mode->crtc_hdisplay;
199
200 if (fifo_lines > 0)
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200201 ret = true;
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200202
203 /* HVS more than fifo_lines into frame for compositing? */
204 if (*vpos > fifo_lines) {
205 /*
206 * We are in active scanout and can get some meaningful results
207 * from HVS. The actual PV scanout can not trail behind more
208 * than fifo_lines as that is the fifo's capacity. Assume that
209 * in active scanout the HVS and PV work in lockstep wrt. HVS
210 * refilling the fifo and PV consuming from the fifo, ie.
211 * whenever the PV consumes and frees up a scanline in the
212 * fifo, the HVS will immediately refill it, therefore
213 * incrementing vpos. Therefore we choose HVS read position -
214 * fifo size in scanlines as a estimate of the real scanout
215 * position of the PV.
216 */
217 *vpos -= fifo_lines + 1;
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200218
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200219 return ret;
220 }
221
222 /*
223 * Less: This happens when we are in vblank and the HVS, after getting
224 * the VSTART restart signal from the PV, just started refilling its
225 * fifo with new lines from the top-most lines of the new framebuffers.
226 * The PV does not scan out in vblank, so does not remove lines from
227 * the fifo, so the fifo will be full quickly and the HVS has to pause.
228 * We can't get meaningful readings wrt. scanline position of the PV
229 * and need to make things up in a approximative but consistent way.
230 */
Eric Anholt682e62c2016-09-28 17:30:25 -0700231 vblank_lines = mode->vtotal - mode->vdisplay;
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200232
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200233 if (in_vblank_irq) {
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200234 /*
235 * Assume the irq handler got called close to first
236 * line of vblank, so PV has about a full vblank
237 * scanlines to go, and as a base timestamp use the
238 * one taken at entry into vblank irq handler, so it
239 * is not affected by random delays due to lock
240 * contention on event_lock or vblank_time lock in
241 * the core.
242 */
243 *vpos = -vblank_lines;
244
245 if (stime)
246 *stime = vc4_crtc->t_vblank;
247 if (etime)
248 *etime = vc4_crtc->t_vblank;
249
250 /*
251 * If the HVS fifo is not yet full then we know for certain
252 * we are at the very beginning of vblank, as the hvs just
253 * started refilling, and the stime and etime timestamps
254 * truly correspond to start of vblank.
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200255 *
256 * Unfortunately there's no way to report this to upper levels
257 * and make it more useful.
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200258 */
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200259 } else {
260 /*
261 * No clue where we are inside vblank. Return a vpos of zero,
262 * which will cause calling code to just return the etime
263 * timestamp uncorrected. At least this is no worse than the
264 * standard fallback.
265 */
266 *vpos = 0;
267 }
268
269 return ret;
270}
271
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800272static void vc4_crtc_destroy(struct drm_crtc *crtc)
273{
274 drm_crtc_cleanup(crtc);
275}
276
Eric Anholte582b6c2016-03-31 18:38:20 -0700277static void
278vc4_crtc_lut_load(struct drm_crtc *crtc)
279{
280 struct drm_device *dev = crtc->dev;
281 struct vc4_dev *vc4 = to_vc4_dev(dev);
282 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
283 u32 i;
284
285 /* The LUT memory is laid out with each HVS channel in order,
286 * each of which takes 256 writes for R, 256 for G, then 256
287 * for B.
288 */
289 HVS_WRITE(SCALER_GAMADDR,
290 SCALER_GAMADDR_AUTOINC |
291 (vc4_crtc->channel * 3 * crtc->gamma_size));
292
293 for (i = 0; i < crtc->gamma_size; i++)
294 HVS_WRITE(SCALER_GAMDATA, vc4_crtc->lut_r[i]);
295 for (i = 0; i < crtc->gamma_size; i++)
296 HVS_WRITE(SCALER_GAMDATA, vc4_crtc->lut_g[i]);
297 for (i = 0; i < crtc->gamma_size; i++)
298 HVS_WRITE(SCALER_GAMDATA, vc4_crtc->lut_b[i]);
299}
300
Stefan Schake640e0c72018-04-11 22:49:13 +0200301static void
302vc4_crtc_update_gamma_lut(struct drm_crtc *crtc)
Eric Anholte582b6c2016-03-31 18:38:20 -0700303{
304 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Stefan Schake640e0c72018-04-11 22:49:13 +0200305 struct drm_color_lut *lut = crtc->state->gamma_lut->data;
306 u32 length = drm_color_lut_size(crtc->state->gamma_lut);
Eric Anholte582b6c2016-03-31 18:38:20 -0700307 u32 i;
308
Stefan Schake640e0c72018-04-11 22:49:13 +0200309 for (i = 0; i < length; i++) {
310 vc4_crtc->lut_r[i] = drm_color_lut_extract(lut[i].red, 8);
311 vc4_crtc->lut_g[i] = drm_color_lut_extract(lut[i].green, 8);
312 vc4_crtc->lut_b[i] = drm_color_lut_extract(lut[i].blue, 8);
Eric Anholte582b6c2016-03-31 18:38:20 -0700313 }
314
315 vc4_crtc_lut_load(crtc);
316}
317
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800318static u32 vc4_get_fifo_full_level(u32 format)
319{
320 static const u32 fifo_len_bytes = 64;
321 static const u32 hvs_latency_pix = 6;
322
323 switch (format) {
324 case PV_CONTROL_FORMAT_DSIV_16:
325 case PV_CONTROL_FORMAT_DSIC_16:
326 return fifo_len_bytes - 2 * hvs_latency_pix;
327 case PV_CONTROL_FORMAT_DSIV_18:
328 return fifo_len_bytes - 14;
329 case PV_CONTROL_FORMAT_24:
330 case PV_CONTROL_FORMAT_DSIV_24:
331 default:
332 return fifo_len_bytes - 3 * hvs_latency_pix;
333 }
334}
335
336/*
Eric Anholta86773d2016-12-14 11:46:15 -0800337 * Returns the encoder attached to the CRTC.
338 *
339 * VC4 can only scan out to one encoder at a time, while the DRM core
340 * allows drivers to push pixels to more than one encoder from the
341 * same CRTC.
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800342 */
Eric Anholta86773d2016-12-14 11:46:15 -0800343static struct drm_encoder *vc4_get_crtc_encoder(struct drm_crtc *crtc)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800344{
345 struct drm_connector *connector;
Gustavo Padovan4894bf72017-05-12 13:41:00 -0300346 struct drm_connector_list_iter conn_iter;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800347
Gustavo Padovan4894bf72017-05-12 13:41:00 -0300348 drm_connector_list_iter_begin(crtc->dev, &conn_iter);
349 drm_for_each_connector_iter(connector, &conn_iter) {
Julia Lawall2fa8e902015-10-23 07:38:00 +0200350 if (connector->state->crtc == crtc) {
Gustavo Padovan4894bf72017-05-12 13:41:00 -0300351 drm_connector_list_iter_end(&conn_iter);
Eric Anholta86773d2016-12-14 11:46:15 -0800352 return connector->encoder;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800353 }
354 }
Gustavo Padovan4894bf72017-05-12 13:41:00 -0300355 drm_connector_list_iter_end(&conn_iter);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800356
Eric Anholta86773d2016-12-14 11:46:15 -0800357 return NULL;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800358}
359
360static void vc4_crtc_mode_set_nofb(struct drm_crtc *crtc)
361{
Eric Anholt6a609202016-02-16 10:24:08 -0800362 struct drm_device *dev = crtc->dev;
363 struct vc4_dev *vc4 = to_vc4_dev(dev);
Eric Anholta86773d2016-12-14 11:46:15 -0800364 struct drm_encoder *encoder = vc4_get_crtc_encoder(crtc);
365 struct vc4_encoder *vc4_encoder = to_vc4_encoder(encoder);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800366 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
367 struct drm_crtc_state *state = crtc->state;
368 struct drm_display_mode *mode = &state->adjusted_mode;
369 bool interlace = mode->flags & DRM_MODE_FLAG_INTERLACE;
Eric Anholtdfccd932016-09-29 15:34:44 -0700370 u32 pixel_rep = (mode->flags & DRM_MODE_FLAG_DBLCLK) ? 2 : 1;
Eric Anholta86773d2016-12-14 11:46:15 -0800371 bool is_dsi = (vc4_encoder->type == VC4_ENCODER_TYPE_DSI0 ||
372 vc4_encoder->type == VC4_ENCODER_TYPE_DSI1);
373 u32 format = is_dsi ? PV_CONTROL_FORMAT_DSIV_24 : PV_CONTROL_FORMAT_24;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800374 bool debug_dump_regs = false;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800375
376 if (debug_dump_regs) {
377 DRM_INFO("CRTC %d regs before:\n", drm_crtc_index(crtc));
378 vc4_crtc_dump_regs(vc4_crtc);
379 }
380
381 /* Reset the PV fifo. */
382 CRTC_WRITE(PV_CONTROL, 0);
383 CRTC_WRITE(PV_CONTROL, PV_CONTROL_FIFO_CLR | PV_CONTROL_EN);
384 CRTC_WRITE(PV_CONTROL, 0);
385
386 CRTC_WRITE(PV_HORZA,
Eric Anholtdfccd932016-09-29 15:34:44 -0700387 VC4_SET_FIELD((mode->htotal -
388 mode->hsync_end) * pixel_rep,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800389 PV_HORZA_HBP) |
Eric Anholtdfccd932016-09-29 15:34:44 -0700390 VC4_SET_FIELD((mode->hsync_end -
391 mode->hsync_start) * pixel_rep,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800392 PV_HORZA_HSYNC));
393 CRTC_WRITE(PV_HORZB,
Eric Anholtdfccd932016-09-29 15:34:44 -0700394 VC4_SET_FIELD((mode->hsync_start -
395 mode->hdisplay) * pixel_rep,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800396 PV_HORZB_HFP) |
Eric Anholtdfccd932016-09-29 15:34:44 -0700397 VC4_SET_FIELD(mode->hdisplay * pixel_rep, PV_HORZB_HACTIVE));
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800398
Eric Anholta7c50472016-02-15 17:31:41 -0800399 CRTC_WRITE(PV_VERTA,
Eric Anholt682e62c2016-09-28 17:30:25 -0700400 VC4_SET_FIELD(mode->crtc_vtotal - mode->crtc_vsync_end,
Eric Anholta7c50472016-02-15 17:31:41 -0800401 PV_VERTA_VBP) |
Eric Anholt682e62c2016-09-28 17:30:25 -0700402 VC4_SET_FIELD(mode->crtc_vsync_end - mode->crtc_vsync_start,
Eric Anholta7c50472016-02-15 17:31:41 -0800403 PV_VERTA_VSYNC));
404 CRTC_WRITE(PV_VERTB,
Eric Anholt682e62c2016-09-28 17:30:25 -0700405 VC4_SET_FIELD(mode->crtc_vsync_start - mode->crtc_vdisplay,
Eric Anholta7c50472016-02-15 17:31:41 -0800406 PV_VERTB_VFP) |
Eric Anholt682e62c2016-09-28 17:30:25 -0700407 VC4_SET_FIELD(mode->crtc_vdisplay, PV_VERTB_VACTIVE));
Eric Anholta7c50472016-02-15 17:31:41 -0800408
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800409 if (interlace) {
410 CRTC_WRITE(PV_VERTA_EVEN,
Eric Anholt682e62c2016-09-28 17:30:25 -0700411 VC4_SET_FIELD(mode->crtc_vtotal -
412 mode->crtc_vsync_end - 1,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800413 PV_VERTA_VBP) |
Eric Anholt682e62c2016-09-28 17:30:25 -0700414 VC4_SET_FIELD(mode->crtc_vsync_end -
415 mode->crtc_vsync_start,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800416 PV_VERTA_VSYNC));
417 CRTC_WRITE(PV_VERTB_EVEN,
Eric Anholt682e62c2016-09-28 17:30:25 -0700418 VC4_SET_FIELD(mode->crtc_vsync_start -
419 mode->crtc_vdisplay,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800420 PV_VERTB_VFP) |
Eric Anholt682e62c2016-09-28 17:30:25 -0700421 VC4_SET_FIELD(mode->crtc_vdisplay, PV_VERTB_VACTIVE));
422
423 /* We set up first field even mode for HDMI. VEC's
424 * NTSC mode would want first field odd instead, once
425 * we support it (to do so, set ODD_FIRST and put the
426 * delay in VSYNCD_EVEN instead).
427 */
428 CRTC_WRITE(PV_V_CONTROL,
429 PV_VCONTROL_CONTINUOUS |
Eric Anholta86773d2016-12-14 11:46:15 -0800430 (is_dsi ? PV_VCONTROL_DSI : 0) |
Eric Anholt682e62c2016-09-28 17:30:25 -0700431 PV_VCONTROL_INTERLACE |
Eric Anholtdfccd932016-09-29 15:34:44 -0700432 VC4_SET_FIELD(mode->htotal * pixel_rep / 2,
Eric Anholt682e62c2016-09-28 17:30:25 -0700433 PV_VCONTROL_ODD_DELAY));
434 CRTC_WRITE(PV_VSYNCD_EVEN, 0);
435 } else {
Eric Anholta86773d2016-12-14 11:46:15 -0800436 CRTC_WRITE(PV_V_CONTROL,
437 PV_VCONTROL_CONTINUOUS |
438 (is_dsi ? PV_VCONTROL_DSI : 0));
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800439 }
440
Eric Anholtdfccd932016-09-29 15:34:44 -0700441 CRTC_WRITE(PV_HACT_ACT, mode->hdisplay * pixel_rep);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800442
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800443 CRTC_WRITE(PV_CONTROL,
444 VC4_SET_FIELD(format, PV_CONTROL_FORMAT) |
445 VC4_SET_FIELD(vc4_get_fifo_full_level(format),
446 PV_CONTROL_FIFO_LEVEL) |
Eric Anholtdfccd932016-09-29 15:34:44 -0700447 VC4_SET_FIELD(pixel_rep - 1, PV_CONTROL_PIXEL_REP) |
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800448 PV_CONTROL_CLR_AT_START |
449 PV_CONTROL_TRIGGER_UNDERFLOW |
450 PV_CONTROL_WAIT_HSTART |
Eric Anholta86773d2016-12-14 11:46:15 -0800451 VC4_SET_FIELD(vc4_encoder->clock_select,
452 PV_CONTROL_CLK_SELECT) |
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800453 PV_CONTROL_FIFO_CLR |
454 PV_CONTROL_EN);
455
Eric Anholt6a609202016-02-16 10:24:08 -0800456 HVS_WRITE(SCALER_DISPBKGNDX(vc4_crtc->channel),
457 SCALER_DISPBKGND_AUTOHS |
Eric Anholte582b6c2016-03-31 18:38:20 -0700458 SCALER_DISPBKGND_GAMMA |
Eric Anholt6a609202016-02-16 10:24:08 -0800459 (interlace ? SCALER_DISPBKGND_INTERLACE : 0));
460
Eric Anholte582b6c2016-03-31 18:38:20 -0700461 /* Reload the LUT, since the SRAMs would have been disabled if
462 * all CRTCs had SCALER_DISPBKGND_GAMMA unset at once.
463 */
464 vc4_crtc_lut_load(crtc);
465
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800466 if (debug_dump_regs) {
467 DRM_INFO("CRTC %d regs after:\n", drm_crtc_index(crtc));
468 vc4_crtc_dump_regs(vc4_crtc);
469 }
470}
471
472static void require_hvs_enabled(struct drm_device *dev)
473{
474 struct vc4_dev *vc4 = to_vc4_dev(dev);
475
476 WARN_ON_ONCE((HVS_READ(SCALER_DISPCTRL) & SCALER_DISPCTRL_ENABLE) !=
477 SCALER_DISPCTRL_ENABLE);
478}
479
Laurent Pinchart64581712017-06-30 12:36:45 +0300480static void vc4_crtc_atomic_disable(struct drm_crtc *crtc,
481 struct drm_crtc_state *old_state)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800482{
483 struct drm_device *dev = crtc->dev;
484 struct vc4_dev *vc4 = to_vc4_dev(dev);
485 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
486 u32 chan = vc4_crtc->channel;
487 int ret;
488 require_hvs_enabled(dev);
489
Mario Kleinere941f052016-07-19 20:59:01 +0200490 /* Disable vblank irq handling before crtc is disabled. */
491 drm_crtc_vblank_off(crtc);
492
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800493 CRTC_WRITE(PV_V_CONTROL,
494 CRTC_READ(PV_V_CONTROL) & ~PV_VCONTROL_VIDEN);
495 ret = wait_for(!(CRTC_READ(PV_V_CONTROL) & PV_VCONTROL_VIDEN), 1);
496 WARN_ONCE(ret, "Timeout waiting for !PV_VCONTROL_VIDEN\n");
497
498 if (HVS_READ(SCALER_DISPCTRLX(chan)) &
499 SCALER_DISPCTRLX_ENABLE) {
500 HVS_WRITE(SCALER_DISPCTRLX(chan),
501 SCALER_DISPCTRLX_RESET);
502
503 /* While the docs say that reset is self-clearing, it
504 * seems it doesn't actually.
505 */
506 HVS_WRITE(SCALER_DISPCTRLX(chan), 0);
507 }
508
509 /* Once we leave, the scaler should be disabled and its fifo empty. */
510
511 WARN_ON_ONCE(HVS_READ(SCALER_DISPCTRLX(chan)) & SCALER_DISPCTRLX_RESET);
512
513 WARN_ON_ONCE(VC4_GET_FIELD(HVS_READ(SCALER_DISPSTATX(chan)),
514 SCALER_DISPSTATX_MODE) !=
515 SCALER_DISPSTATX_MODE_DISABLED);
516
517 WARN_ON_ONCE((HVS_READ(SCALER_DISPSTATX(chan)) &
518 (SCALER_DISPSTATX_FULL | SCALER_DISPSTATX_EMPTY)) !=
519 SCALER_DISPSTATX_EMPTY);
Boris Brezillonedeb729f2017-06-16 10:30:33 +0200520
521 /*
522 * Make sure we issue a vblank event after disabling the CRTC if
523 * someone was waiting it.
524 */
525 if (crtc->state->event) {
526 unsigned long flags;
527
528 spin_lock_irqsave(&dev->event_lock, flags);
529 drm_crtc_send_vblank_event(crtc, crtc->state->event);
530 crtc->state->event = NULL;
531 spin_unlock_irqrestore(&dev->event_lock, flags);
532 }
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800533}
534
Boris Brezillon1ed134e2017-06-22 22:25:26 +0200535static void vc4_crtc_update_dlist(struct drm_crtc *crtc)
536{
537 struct drm_device *dev = crtc->dev;
538 struct vc4_dev *vc4 = to_vc4_dev(dev);
539 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
540 struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(crtc->state);
541
542 if (crtc->state->event) {
543 unsigned long flags;
544
545 crtc->state->event->pipe = drm_crtc_index(crtc);
546
547 WARN_ON(drm_crtc_vblank_get(crtc) != 0);
548
549 spin_lock_irqsave(&dev->event_lock, flags);
550 vc4_crtc->event = crtc->state->event;
551 crtc->state->event = NULL;
552
553 HVS_WRITE(SCALER_DISPLISTX(vc4_crtc->channel),
554 vc4_state->mm.start);
555
556 spin_unlock_irqrestore(&dev->event_lock, flags);
557 } else {
558 HVS_WRITE(SCALER_DISPLISTX(vc4_crtc->channel),
559 vc4_state->mm.start);
560 }
561}
562
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +0300563static void vc4_crtc_atomic_enable(struct drm_crtc *crtc,
564 struct drm_crtc_state *old_state)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800565{
566 struct drm_device *dev = crtc->dev;
567 struct vc4_dev *vc4 = to_vc4_dev(dev);
568 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
569 struct drm_crtc_state *state = crtc->state;
570 struct drm_display_mode *mode = &state->adjusted_mode;
571
572 require_hvs_enabled(dev);
573
Boris Brezillon1ed134e2017-06-22 22:25:26 +0200574 /* Enable vblank irq handling before crtc is started otherwise
575 * drm_crtc_get_vblank() fails in vc4_crtc_update_dlist().
576 */
577 drm_crtc_vblank_on(crtc);
578 vc4_crtc_update_dlist(crtc);
579
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800580 /* Turn on the scaler, which will wait for vstart to start
581 * compositing.
582 */
583 HVS_WRITE(SCALER_DISPCTRLX(vc4_crtc->channel),
584 VC4_SET_FIELD(mode->hdisplay, SCALER_DISPCTRLX_WIDTH) |
585 VC4_SET_FIELD(mode->vdisplay, SCALER_DISPCTRLX_HEIGHT) |
586 SCALER_DISPCTRLX_ENABLE);
587
588 /* Turn on the pixel valve, which will emit the vstart signal. */
589 CRTC_WRITE(PV_V_CONTROL,
590 CRTC_READ(PV_V_CONTROL) | PV_VCONTROL_VIDEN);
591}
592
Jose Abreuc50a1152017-05-25 15:19:22 +0100593static enum drm_mode_status vc4_crtc_mode_valid(struct drm_crtc *crtc,
594 const struct drm_display_mode *mode)
Mario Kleineracc1be12016-07-19 20:58:58 +0200595{
Mario Kleiner36451462016-07-19 20:58:59 +0200596 /* Do not allow doublescan modes from user space */
Jose Abreuc50a1152017-05-25 15:19:22 +0100597 if (mode->flags & DRM_MODE_FLAG_DBLSCAN) {
Mario Kleiner36451462016-07-19 20:58:59 +0200598 DRM_DEBUG_KMS("[CRTC:%d] Doublescan mode rejected.\n",
599 crtc->base.id);
Jose Abreuc50a1152017-05-25 15:19:22 +0100600 return MODE_NO_DBLESCAN;
Mario Kleiner36451462016-07-19 20:58:59 +0200601 }
602
Jose Abreuc50a1152017-05-25 15:19:22 +0100603 return MODE_OK;
Mario Kleineracc1be12016-07-19 20:58:58 +0200604}
605
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800606static int vc4_crtc_atomic_check(struct drm_crtc *crtc,
607 struct drm_crtc_state *state)
608{
Eric Anholtd8dbf442015-12-28 13:25:41 -0800609 struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(state);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800610 struct drm_device *dev = crtc->dev;
611 struct vc4_dev *vc4 = to_vc4_dev(dev);
612 struct drm_plane *plane;
Eric Anholtd8dbf442015-12-28 13:25:41 -0800613 unsigned long flags;
Daniel Vetter2f196b72016-06-02 16:21:44 +0200614 const struct drm_plane_state *plane_state;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800615 u32 dlist_count = 0;
Eric Anholtd8dbf442015-12-28 13:25:41 -0800616 int ret;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800617
618 /* The pixelvalve can only feed one encoder (and encoders are
619 * 1:1 with connectors.)
620 */
Maarten Lankhorst14de6c42016-01-04 12:53:20 +0100621 if (hweight32(state->connector_mask) > 1)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800622 return -EINVAL;
623
Daniel Vetter2f196b72016-06-02 16:21:44 +0200624 drm_atomic_crtc_state_for_each_plane_state(plane, plane_state, state)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800625 dlist_count += vc4_plane_dlist_size(plane_state);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800626
627 dlist_count++; /* Account for SCALER_CTL0_END. */
628
Eric Anholtd8dbf442015-12-28 13:25:41 -0800629 spin_lock_irqsave(&vc4->hvs->mm_lock, flags);
630 ret = drm_mm_insert_node(&vc4->hvs->dlist_mm, &vc4_state->mm,
Chris Wilson4e64e552017-02-02 21:04:38 +0000631 dlist_count);
Eric Anholtd8dbf442015-12-28 13:25:41 -0800632 spin_unlock_irqrestore(&vc4->hvs->mm_lock, flags);
633 if (ret)
634 return ret;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800635
636 return 0;
637}
638
639static void vc4_crtc_atomic_flush(struct drm_crtc *crtc,
640 struct drm_crtc_state *old_state)
641{
642 struct drm_device *dev = crtc->dev;
643 struct vc4_dev *vc4 = to_vc4_dev(dev);
Stefan Schake1d49f2e2018-03-09 01:53:37 +0100644 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Eric Anholtd8dbf442015-12-28 13:25:41 -0800645 struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(crtc->state);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800646 struct drm_plane *plane;
Stefan Schake1d49f2e2018-03-09 01:53:37 +0100647 struct vc4_plane_state *vc4_plane_state;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800648 bool debug_dump_regs = false;
Stefan Schake1d49f2e2018-03-09 01:53:37 +0100649 bool enable_bg_fill = false;
Eric Anholtd8dbf442015-12-28 13:25:41 -0800650 u32 __iomem *dlist_start = vc4->hvs->dlist + vc4_state->mm.start;
651 u32 __iomem *dlist_next = dlist_start;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800652
653 if (debug_dump_regs) {
654 DRM_INFO("CRTC %d HVS before:\n", drm_crtc_index(crtc));
655 vc4_hvs_dump_state(dev);
656 }
657
Eric Anholtd8dbf442015-12-28 13:25:41 -0800658 /* Copy all the active planes' dlist contents to the hardware dlist. */
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800659 drm_atomic_crtc_for_each_plane(plane, crtc) {
Stefan Schake1d49f2e2018-03-09 01:53:37 +0100660 /* Is this the first active plane? */
661 if (dlist_next == dlist_start) {
662 /* We need to enable background fill when a plane
663 * could be alpha blending from the background, i.e.
664 * where no other plane is underneath. It suffices to
665 * consider the first active plane here since we set
666 * needs_bg_fill such that either the first plane
667 * already needs it or all planes on top blend from
668 * the first or a lower plane.
669 */
670 vc4_plane_state = to_vc4_plane_state(plane->state);
671 enable_bg_fill = vc4_plane_state->needs_bg_fill;
672 }
673
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800674 dlist_next += vc4_plane_write_dlist(plane, dlist_next);
675 }
676
Eric Anholtd8dbf442015-12-28 13:25:41 -0800677 writel(SCALER_CTL0_END, dlist_next);
678 dlist_next++;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800679
Eric Anholtd8dbf442015-12-28 13:25:41 -0800680 WARN_ON_ONCE(dlist_next - dlist_start != vc4_state->mm.size);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800681
Stefan Schake1d49f2e2018-03-09 01:53:37 +0100682 if (enable_bg_fill)
683 /* This sets a black background color fill, as is the case
684 * with other DRM drivers.
685 */
686 HVS_WRITE(SCALER_DISPBKGNDX(vc4_crtc->channel),
687 HVS_READ(SCALER_DISPBKGNDX(vc4_crtc->channel)) |
688 SCALER_DISPBKGND_FILL);
689
Boris Brezillon1ed134e2017-06-22 22:25:26 +0200690 /* Only update DISPLIST if the CRTC was already running and is not
691 * being disabled.
692 * vc4_crtc_enable() takes care of updating the dlist just after
693 * re-enabling VBLANK interrupts and before enabling the engine.
694 * If the CRTC is being disabled, there's no point in updating this
695 * information.
696 */
697 if (crtc->state->active && old_state->active)
698 vc4_crtc_update_dlist(crtc);
Mario Kleiner56d1fe02016-05-18 14:02:46 +0200699
Stefan Schake640e0c72018-04-11 22:49:13 +0200700 if (crtc->state->color_mgmt_changed) {
701 u32 dispbkgndx = HVS_READ(SCALER_DISPBKGNDX(vc4_crtc->channel));
702
703 if (crtc->state->gamma_lut) {
704 vc4_crtc_update_gamma_lut(crtc);
705 dispbkgndx |= SCALER_DISPBKGND_GAMMA;
706 } else {
707 /* Unsetting DISPBKGND_GAMMA skips the gamma lut step
708 * in hardware, which is the same as a linear lut that
709 * DRM expects us to use in absence of a user lut.
710 */
711 dispbkgndx &= ~SCALER_DISPBKGND_GAMMA;
712 }
713 HVS_WRITE(SCALER_DISPBKGNDX(vc4_crtc->channel), dispbkgndx);
714 }
715
Mario Kleiner56d1fe02016-05-18 14:02:46 +0200716 if (debug_dump_regs) {
717 DRM_INFO("CRTC %d HVS after:\n", drm_crtc_index(crtc));
718 vc4_hvs_dump_state(dev);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800719 }
720}
721
Shawn Guo0d5f46f2017-02-07 17:16:34 +0800722static int vc4_enable_vblank(struct drm_crtc *crtc)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800723{
Shawn Guoc77b9ab2017-01-09 19:25:45 +0800724 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800725
726 CRTC_WRITE(PV_INTEN, PV_INT_VFP_START);
727
728 return 0;
729}
730
Shawn Guo0d5f46f2017-02-07 17:16:34 +0800731static void vc4_disable_vblank(struct drm_crtc *crtc)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800732{
Shawn Guoc77b9ab2017-01-09 19:25:45 +0800733 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800734
735 CRTC_WRITE(PV_INTEN, 0);
736}
737
738static void vc4_crtc_handle_page_flip(struct vc4_crtc *vc4_crtc)
739{
740 struct drm_crtc *crtc = &vc4_crtc->base;
741 struct drm_device *dev = crtc->dev;
Mario Kleiner56d1fe02016-05-18 14:02:46 +0200742 struct vc4_dev *vc4 = to_vc4_dev(dev);
743 struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(crtc->state);
744 u32 chan = vc4_crtc->channel;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800745 unsigned long flags;
746
747 spin_lock_irqsave(&dev->event_lock, flags);
Mario Kleiner56d1fe02016-05-18 14:02:46 +0200748 if (vc4_crtc->event &&
749 (vc4_state->mm.start == HVS_READ(SCALER_DISPLACTX(chan)))) {
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800750 drm_crtc_send_vblank_event(crtc, vc4_crtc->event);
751 vc4_crtc->event = NULL;
Mario Kleineree7c10e2016-05-06 19:26:06 +0200752 drm_crtc_vblank_put(crtc);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800753 }
754 spin_unlock_irqrestore(&dev->event_lock, flags);
755}
756
757static irqreturn_t vc4_crtc_irq_handler(int irq, void *data)
758{
759 struct vc4_crtc *vc4_crtc = data;
760 u32 stat = CRTC_READ(PV_INTSTAT);
761 irqreturn_t ret = IRQ_NONE;
762
763 if (stat & PV_INT_VFP_START) {
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200764 vc4_crtc->t_vblank = ktime_get();
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800765 CRTC_WRITE(PV_INTSTAT, PV_INT_VFP_START);
766 drm_crtc_handle_vblank(&vc4_crtc->base);
767 vc4_crtc_handle_page_flip(vc4_crtc);
768 ret = IRQ_HANDLED;
769 }
770
771 return ret;
772}
773
Eric Anholtb501bac2015-11-30 12:34:01 -0800774struct vc4_async_flip_state {
775 struct drm_crtc *crtc;
776 struct drm_framebuffer *fb;
777 struct drm_pending_vblank_event *event;
778
779 struct vc4_seqno_cb cb;
780};
781
782/* Called when the V3D execution for the BO being flipped to is done, so that
783 * we can actually update the plane's address to point to it.
784 */
785static void
786vc4_async_page_flip_complete(struct vc4_seqno_cb *cb)
787{
788 struct vc4_async_flip_state *flip_state =
789 container_of(cb, struct vc4_async_flip_state, cb);
790 struct drm_crtc *crtc = flip_state->crtc;
791 struct drm_device *dev = crtc->dev;
792 struct vc4_dev *vc4 = to_vc4_dev(dev);
793 struct drm_plane *plane = crtc->primary;
794
795 vc4_plane_async_set_fb(plane, flip_state->fb);
796 if (flip_state->event) {
797 unsigned long flags;
798
799 spin_lock_irqsave(&dev->event_lock, flags);
800 drm_crtc_send_vblank_event(crtc, flip_state->event);
801 spin_unlock_irqrestore(&dev->event_lock, flags);
802 }
803
Mario Kleineree7c10e2016-05-06 19:26:06 +0200804 drm_crtc_vblank_put(crtc);
Cihangir Akturk1d5494e2017-08-03 14:58:40 +0300805 drm_framebuffer_put(flip_state->fb);
Eric Anholtb501bac2015-11-30 12:34:01 -0800806 kfree(flip_state);
807
808 up(&vc4->async_modeset);
809}
810
811/* Implements async (non-vblank-synced) page flips.
812 *
813 * The page flip ioctl needs to return immediately, so we grab the
814 * modeset semaphore on the pipe, and queue the address update for
815 * when V3D is done with the BO being flipped to.
816 */
817static int vc4_async_page_flip(struct drm_crtc *crtc,
818 struct drm_framebuffer *fb,
819 struct drm_pending_vblank_event *event,
820 uint32_t flags)
821{
822 struct drm_device *dev = crtc->dev;
823 struct vc4_dev *vc4 = to_vc4_dev(dev);
824 struct drm_plane *plane = crtc->primary;
825 int ret = 0;
826 struct vc4_async_flip_state *flip_state;
827 struct drm_gem_cma_object *cma_bo = drm_fb_cma_get_gem_obj(fb, 0);
828 struct vc4_bo *bo = to_vc4_bo(&cma_bo->base);
829
830 flip_state = kzalloc(sizeof(*flip_state), GFP_KERNEL);
831 if (!flip_state)
832 return -ENOMEM;
833
Cihangir Akturk1d5494e2017-08-03 14:58:40 +0300834 drm_framebuffer_get(fb);
Eric Anholtb501bac2015-11-30 12:34:01 -0800835 flip_state->fb = fb;
836 flip_state->crtc = crtc;
837 flip_state->event = event;
838
839 /* Make sure all other async modesetes have landed. */
840 ret = down_interruptible(&vc4->async_modeset);
841 if (ret) {
Cihangir Akturk1d5494e2017-08-03 14:58:40 +0300842 drm_framebuffer_put(fb);
Eric Anholtb501bac2015-11-30 12:34:01 -0800843 kfree(flip_state);
844 return ret;
845 }
846
Mario Kleineree7c10e2016-05-06 19:26:06 +0200847 WARN_ON(drm_crtc_vblank_get(crtc) != 0);
848
Eric Anholtb501bac2015-11-30 12:34:01 -0800849 /* Immediately update the plane's legacy fb pointer, so that later
850 * modeset prep sees the state that will be present when the semaphore
851 * is released.
852 */
853 drm_atomic_set_fb_for_plane(plane->state, fb);
854 plane->fb = fb;
855
856 vc4_queue_seqno_cb(dev, &flip_state->cb, bo->seqno,
857 vc4_async_page_flip_complete);
858
859 /* Driver takes ownership of state on successful async commit. */
860 return 0;
861}
862
863static int vc4_page_flip(struct drm_crtc *crtc,
864 struct drm_framebuffer *fb,
865 struct drm_pending_vblank_event *event,
Daniel Vetter41292b1f2017-03-22 22:50:50 +0100866 uint32_t flags,
867 struct drm_modeset_acquire_ctx *ctx)
Eric Anholtb501bac2015-11-30 12:34:01 -0800868{
869 if (flags & DRM_MODE_PAGE_FLIP_ASYNC)
870 return vc4_async_page_flip(crtc, fb, event, flags);
871 else
Daniel Vetter41292b1f2017-03-22 22:50:50 +0100872 return drm_atomic_helper_page_flip(crtc, fb, event, flags, ctx);
Eric Anholtb501bac2015-11-30 12:34:01 -0800873}
874
Eric Anholtd8dbf442015-12-28 13:25:41 -0800875static struct drm_crtc_state *vc4_crtc_duplicate_state(struct drm_crtc *crtc)
876{
877 struct vc4_crtc_state *vc4_state;
878
879 vc4_state = kzalloc(sizeof(*vc4_state), GFP_KERNEL);
880 if (!vc4_state)
881 return NULL;
882
883 __drm_atomic_helper_crtc_duplicate_state(crtc, &vc4_state->base);
884 return &vc4_state->base;
885}
886
887static void vc4_crtc_destroy_state(struct drm_crtc *crtc,
888 struct drm_crtc_state *state)
889{
890 struct vc4_dev *vc4 = to_vc4_dev(crtc->dev);
891 struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(state);
892
893 if (vc4_state->mm.allocated) {
894 unsigned long flags;
895
896 spin_lock_irqsave(&vc4->hvs->mm_lock, flags);
897 drm_mm_remove_node(&vc4_state->mm);
898 spin_unlock_irqrestore(&vc4->hvs->mm_lock, flags);
899
900 }
901
Eric Anholt7622b252016-10-10 09:44:06 -0700902 drm_atomic_helper_crtc_destroy_state(crtc, state);
Eric Anholtd8dbf442015-12-28 13:25:41 -0800903}
904
Eric Anholt6d6e5002017-03-28 13:13:43 -0700905static void
906vc4_crtc_reset(struct drm_crtc *crtc)
907{
908 if (crtc->state)
909 __drm_atomic_helper_crtc_destroy_state(crtc->state);
910
911 crtc->state = kzalloc(sizeof(struct vc4_crtc_state), GFP_KERNEL);
912 if (crtc->state)
913 crtc->state->crtc = crtc;
914}
915
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800916static const struct drm_crtc_funcs vc4_crtc_funcs = {
917 .set_config = drm_atomic_helper_set_config,
918 .destroy = vc4_crtc_destroy,
Eric Anholtb501bac2015-11-30 12:34:01 -0800919 .page_flip = vc4_page_flip,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800920 .set_property = NULL,
921 .cursor_set = NULL, /* handled by drm_mode_cursor_universal */
922 .cursor_move = NULL, /* handled by drm_mode_cursor_universal */
Eric Anholt6d6e5002017-03-28 13:13:43 -0700923 .reset = vc4_crtc_reset,
Eric Anholtd8dbf442015-12-28 13:25:41 -0800924 .atomic_duplicate_state = vc4_crtc_duplicate_state,
925 .atomic_destroy_state = vc4_crtc_destroy_state,
Stefan Schake640e0c72018-04-11 22:49:13 +0200926 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Shawn Guo0d5f46f2017-02-07 17:16:34 +0800927 .enable_vblank = vc4_enable_vblank,
928 .disable_vblank = vc4_disable_vblank,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800929};
930
931static const struct drm_crtc_helper_funcs vc4_crtc_helper_funcs = {
932 .mode_set_nofb = vc4_crtc_mode_set_nofb,
Jose Abreuc50a1152017-05-25 15:19:22 +0100933 .mode_valid = vc4_crtc_mode_valid,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800934 .atomic_check = vc4_crtc_atomic_check,
935 .atomic_flush = vc4_crtc_atomic_flush,
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +0300936 .atomic_enable = vc4_crtc_atomic_enable,
Laurent Pinchart64581712017-06-30 12:36:45 +0300937 .atomic_disable = vc4_crtc_atomic_disable,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800938};
939
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800940static const struct vc4_crtc_data pv0_data = {
941 .hvs_channel = 0,
Boris Brezillonab8df602016-12-02 14:48:07 +0100942 .encoder_types = {
943 [PV_CONTROL_CLK_SELECT_DSI] = VC4_ENCODER_TYPE_DSI0,
944 [PV_CONTROL_CLK_SELECT_DPI_SMI_HDMI] = VC4_ENCODER_TYPE_DPI,
945 },
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800946};
947
948static const struct vc4_crtc_data pv1_data = {
949 .hvs_channel = 2,
Boris Brezillonab8df602016-12-02 14:48:07 +0100950 .encoder_types = {
951 [PV_CONTROL_CLK_SELECT_DSI] = VC4_ENCODER_TYPE_DSI1,
952 [PV_CONTROL_CLK_SELECT_DPI_SMI_HDMI] = VC4_ENCODER_TYPE_SMI,
953 },
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800954};
955
956static const struct vc4_crtc_data pv2_data = {
957 .hvs_channel = 1,
Boris Brezillonab8df602016-12-02 14:48:07 +0100958 .encoder_types = {
959 [PV_CONTROL_CLK_SELECT_DPI_SMI_HDMI] = VC4_ENCODER_TYPE_HDMI,
960 [PV_CONTROL_CLK_SELECT_VEC] = VC4_ENCODER_TYPE_VEC,
961 },
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800962};
963
964static const struct of_device_id vc4_crtc_dt_match[] = {
965 { .compatible = "brcm,bcm2835-pixelvalve0", .data = &pv0_data },
966 { .compatible = "brcm,bcm2835-pixelvalve1", .data = &pv1_data },
967 { .compatible = "brcm,bcm2835-pixelvalve2", .data = &pv2_data },
968 {}
969};
970
971static void vc4_set_crtc_possible_masks(struct drm_device *drm,
972 struct drm_crtc *crtc)
973{
974 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Boris Brezillonab8df602016-12-02 14:48:07 +0100975 const struct vc4_crtc_data *crtc_data = vc4_crtc->data;
976 const enum vc4_encoder_type *encoder_types = crtc_data->encoder_types;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800977 struct drm_encoder *encoder;
978
979 drm_for_each_encoder(encoder, drm) {
980 struct vc4_encoder *vc4_encoder = to_vc4_encoder(encoder);
Boris Brezillonab8df602016-12-02 14:48:07 +0100981 int i;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800982
Boris Brezillonab8df602016-12-02 14:48:07 +0100983 for (i = 0; i < ARRAY_SIZE(crtc_data->encoder_types); i++) {
984 if (vc4_encoder->type == encoder_types[i]) {
985 vc4_encoder->clock_select = i;
986 encoder->possible_crtcs |= drm_crtc_mask(crtc);
987 break;
988 }
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800989 }
990 }
991}
992
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200993static void
994vc4_crtc_get_cob_allocation(struct vc4_crtc *vc4_crtc)
995{
996 struct drm_device *drm = vc4_crtc->base.dev;
997 struct vc4_dev *vc4 = to_vc4_dev(drm);
998 u32 dispbase = HVS_READ(SCALER_DISPBASEX(vc4_crtc->channel));
999 /* Top/base are supposed to be 4-pixel aligned, but the
1000 * Raspberry Pi firmware fills the low bits (which are
1001 * presumably ignored).
1002 */
1003 u32 top = VC4_GET_FIELD(dispbase, SCALER_DISPBASEX_TOP) & ~3;
1004 u32 base = VC4_GET_FIELD(dispbase, SCALER_DISPBASEX_BASE) & ~3;
1005
1006 vc4_crtc->cob_size = top - base + 4;
1007}
1008
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001009static int vc4_crtc_bind(struct device *dev, struct device *master, void *data)
1010{
1011 struct platform_device *pdev = to_platform_device(dev);
1012 struct drm_device *drm = dev_get_drvdata(master);
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001013 struct vc4_crtc *vc4_crtc;
1014 struct drm_crtc *crtc;
Eric Anholtfc2d6f12015-10-20 14:18:56 +01001015 struct drm_plane *primary_plane, *cursor_plane, *destroy_plane, *temp;
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001016 const struct of_device_id *match;
Eric Anholtfc2d6f12015-10-20 14:18:56 +01001017 int ret, i;
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001018
1019 vc4_crtc = devm_kzalloc(dev, sizeof(*vc4_crtc), GFP_KERNEL);
1020 if (!vc4_crtc)
1021 return -ENOMEM;
1022 crtc = &vc4_crtc->base;
1023
1024 match = of_match_device(vc4_crtc_dt_match, dev);
1025 if (!match)
1026 return -ENODEV;
1027 vc4_crtc->data = match->data;
1028
1029 vc4_crtc->regs = vc4_ioremap_regs(pdev, 0);
1030 if (IS_ERR(vc4_crtc->regs))
1031 return PTR_ERR(vc4_crtc->regs);
1032
1033 /* For now, we create just the primary and the legacy cursor
1034 * planes. We should be able to stack more planes on easily,
1035 * but to do that we would need to compute the bandwidth
1036 * requirement of the plane configuration, and reject ones
1037 * that will take too much.
1038 */
1039 primary_plane = vc4_plane_init(drm, DRM_PLANE_TYPE_PRIMARY);
Dan Carpenter79513232015-11-04 16:21:40 +03001040 if (IS_ERR(primary_plane)) {
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001041 dev_err(dev, "failed to construct primary plane\n");
1042 ret = PTR_ERR(primary_plane);
1043 goto err;
1044 }
1045
Eric Anholtfc2d6f12015-10-20 14:18:56 +01001046 drm_crtc_init_with_planes(drm, crtc, primary_plane, NULL,
Ville Syrjäläf9882872015-12-09 16:19:31 +02001047 &vc4_crtc_funcs, NULL);
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001048 drm_crtc_helper_add(crtc, &vc4_crtc_helper_funcs);
1049 primary_plane->crtc = crtc;
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001050 vc4_crtc->channel = vc4_crtc->data->hvs_channel;
Eric Anholte582b6c2016-03-31 18:38:20 -07001051 drm_mode_crtc_set_gamma_size(crtc, ARRAY_SIZE(vc4_crtc->lut_r));
Stefan Schake640e0c72018-04-11 22:49:13 +02001052 drm_crtc_enable_color_mgmt(crtc, 0, false, crtc->gamma_size);
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001053
Eric Anholtfc2d6f12015-10-20 14:18:56 +01001054 /* Set up some arbitrary number of planes. We're not limited
1055 * by a set number of physical registers, just the space in
1056 * the HVS (16k) and how small an plane can be (28 bytes).
1057 * However, each plane we set up takes up some memory, and
1058 * increases the cost of looping over planes, which atomic
1059 * modesetting does quite a bit. As a result, we pick a
1060 * modest number of planes to expose, that should hopefully
1061 * still cover any sane usecase.
1062 */
1063 for (i = 0; i < 8; i++) {
1064 struct drm_plane *plane =
1065 vc4_plane_init(drm, DRM_PLANE_TYPE_OVERLAY);
1066
1067 if (IS_ERR(plane))
1068 continue;
1069
1070 plane->possible_crtcs = 1 << drm_crtc_index(crtc);
1071 }
1072
1073 /* Set up the legacy cursor after overlay initialization,
1074 * since we overlay planes on the CRTC in the order they were
1075 * initialized.
1076 */
1077 cursor_plane = vc4_plane_init(drm, DRM_PLANE_TYPE_CURSOR);
1078 if (!IS_ERR(cursor_plane)) {
1079 cursor_plane->possible_crtcs = 1 << drm_crtc_index(crtc);
1080 cursor_plane->crtc = crtc;
1081 crtc->cursor = cursor_plane;
1082 }
1083
Mario Kleiner1bf59f12016-06-23 08:17:50 +02001084 vc4_crtc_get_cob_allocation(vc4_crtc);
1085
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001086 CRTC_WRITE(PV_INTEN, 0);
1087 CRTC_WRITE(PV_INTSTAT, PV_INT_VFP_START);
1088 ret = devm_request_irq(dev, platform_get_irq(pdev, 0),
1089 vc4_crtc_irq_handler, 0, "vc4 crtc", vc4_crtc);
1090 if (ret)
Eric Anholtfc2d6f12015-10-20 14:18:56 +01001091 goto err_destroy_planes;
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001092
1093 vc4_set_crtc_possible_masks(drm, crtc);
1094
Eric Anholte582b6c2016-03-31 18:38:20 -07001095 for (i = 0; i < crtc->gamma_size; i++) {
1096 vc4_crtc->lut_r[i] = i;
1097 vc4_crtc->lut_g[i] = i;
1098 vc4_crtc->lut_b[i] = i;
1099 }
1100
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001101 platform_set_drvdata(pdev, vc4_crtc);
1102
1103 return 0;
1104
Eric Anholtfc2d6f12015-10-20 14:18:56 +01001105err_destroy_planes:
1106 list_for_each_entry_safe(destroy_plane, temp,
1107 &drm->mode_config.plane_list, head) {
1108 if (destroy_plane->possible_crtcs == 1 << drm_crtc_index(crtc))
1109 destroy_plane->funcs->destroy(destroy_plane);
1110 }
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001111err:
1112 return ret;
1113}
1114
1115static void vc4_crtc_unbind(struct device *dev, struct device *master,
1116 void *data)
1117{
1118 struct platform_device *pdev = to_platform_device(dev);
1119 struct vc4_crtc *vc4_crtc = dev_get_drvdata(dev);
1120
1121 vc4_crtc_destroy(&vc4_crtc->base);
1122
1123 CRTC_WRITE(PV_INTEN, 0);
1124
1125 platform_set_drvdata(pdev, NULL);
1126}
1127
1128static const struct component_ops vc4_crtc_ops = {
1129 .bind = vc4_crtc_bind,
1130 .unbind = vc4_crtc_unbind,
1131};
1132
1133static int vc4_crtc_dev_probe(struct platform_device *pdev)
1134{
1135 return component_add(&pdev->dev, &vc4_crtc_ops);
1136}
1137
1138static int vc4_crtc_dev_remove(struct platform_device *pdev)
1139{
1140 component_del(&pdev->dev, &vc4_crtc_ops);
1141 return 0;
1142}
1143
1144struct platform_driver vc4_crtc_driver = {
1145 .probe = vc4_crtc_dev_probe,
1146 .remove = vc4_crtc_dev_remove,
1147 .driver = {
1148 .name = "vc4_crtc",
1149 .of_match_table = vc4_crtc_dt_match,
1150 },
1151};