blob: de8c8b542cfa157d76281163e7ca21dfe1071b36 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11002 * arch/powerpc/sysdev/dart_iommu.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
Olof Johansson91f14482005-11-21 02:12:32 -06004 * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11005 * Copyright (C) 2005 Benjamin Herrenschmidt <benh@kernel.crashing.org>,
6 * IBM Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * Based on pSeries_iommu.c:
9 * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
Olof Johansson91f14482005-11-21 02:12:32 -060010 * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 *
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110012 * Dynamic DMA mapping support, Apple U3, U4 & IBM CPC925 "DART" iommu.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 *
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110014 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070015 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License as published by
17 * the Free Software Foundation; either version 2 of the License, or
18 * (at your option) any later version.
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110019 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070020 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110024 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070025 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
28 */
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/init.h>
31#include <linux/types.h>
32#include <linux/slab.h>
33#include <linux/mm.h>
34#include <linux/spinlock.h>
35#include <linux/string.h>
36#include <linux/pci.h>
37#include <linux/dma-mapping.h>
38#include <linux/vmalloc.h>
Johannes Berg7e115802007-05-03 22:28:32 +100039#include <linux/suspend.h>
David S. Millerd9b2b2a2008-02-13 16:56:49 -080040#include <linux/lmb.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <asm/io.h>
42#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/iommu.h>
44#include <asm/pci-bridge.h>
45#include <asm/machdep.h>
46#include <asm/abs_addr.h>
47#include <asm/cacheflush.h>
Stephen Rothwelld3878992005-09-28 02:50:25 +100048#include <asm/ppc-pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
David Gibson9933f292005-11-02 15:13:20 +110050#include "dart.h"
51
Linus Torvalds1da177e2005-04-16 15:20:36 -070052/* Physical base address and size of the DART table */
53unsigned long dart_tablebase; /* exported to htab_initialize */
54static unsigned long dart_tablesize;
55
56/* Virtual base address of the DART table */
57static u32 *dart_vbase;
Johannes Berg7e115802007-05-03 22:28:32 +100058#ifdef CONFIG_PM
59static u32 *dart_copy;
60#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
62/* Mapped base address for the dart */
Al Viro6fa2ffe2006-02-01 07:28:02 -050063static unsigned int __iomem *dart;
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
65/* Dummy val that entries are set to when unused */
66static unsigned int dart_emptyval;
67
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110068static struct iommu_table iommu_table_dart;
69static int iommu_table_dart_inited;
Linus Torvalds1da177e2005-04-16 15:20:36 -070070static int dart_dirty;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110071static int dart_is_u4;
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
73#define DBG(...)
74
75static inline void dart_tlb_invalidate_all(void)
76{
77 unsigned long l = 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110078 unsigned int reg, inv_bit;
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 unsigned long limit;
80
81 DBG("dart: flush\n");
82
83 /* To invalidate the DART, set the DARTCNTL_FLUSHTLB bit in the
84 * control register and wait for it to clear.
85 *
86 * Gotcha: Sometimes, the DART won't detect that the bit gets
87 * set. If so, clear it and set it again.
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110088 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90 limit = 0;
91
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110092 inv_bit = dart_is_u4 ? DART_CNTL_U4_FLUSHTLB : DART_CNTL_U3_FLUSHTLB;
Linus Torvalds1da177e2005-04-16 15:20:36 -070093retry:
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 l = 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110095 reg = DART_IN(DART_CNTL);
96 reg |= inv_bit;
97 DART_OUT(DART_CNTL, reg);
98
99 while ((DART_IN(DART_CNTL) & inv_bit) && l < (1L << limit))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 l++;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100101 if (l == (1L << limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 if (limit < 4) {
103 limit++;
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700104 reg = DART_IN(DART_CNTL);
105 reg &= ~inv_bit;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100106 DART_OUT(DART_CNTL, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 goto retry;
108 } else
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100109 panic("DART: TLB did not flush after waiting a long "
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 "time. Buggy U3 ?");
111 }
112}
113
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700114static inline void dart_tlb_invalidate_one(unsigned long bus_rpn)
115{
116 unsigned int reg;
117 unsigned int l, limit;
118
119 reg = DART_CNTL_U4_ENABLE | DART_CNTL_U4_IONE |
120 (bus_rpn & DART_CNTL_U4_IONE_MASK);
121 DART_OUT(DART_CNTL, reg);
122
123 limit = 0;
124wait_more:
125 l = 0;
126 while ((DART_IN(DART_CNTL) & DART_CNTL_U4_IONE) && l < (1L << limit)) {
127 rmb();
128 l++;
129 }
130
131 if (l == (1L << limit)) {
132 if (limit < 4) {
133 limit++;
134 goto wait_more;
135 } else
136 panic("DART: TLB did not flush after waiting a long "
137 "time. Buggy U4 ?");
138 }
139}
140
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141static void dart_flush(struct iommu_table *tbl)
142{
Benjamin Herrenschmidteeac5c12006-09-13 22:12:52 +1000143 mb();
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700144 if (dart_dirty) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 dart_tlb_invalidate_all();
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700146 dart_dirty = 0;
147 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148}
149
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100150static void dart_build(struct iommu_table *tbl, long index,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151 long npages, unsigned long uaddr,
Mark Nelson4f3dd8a2008-07-16 05:51:47 +1000152 enum dma_data_direction direction,
153 struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154{
155 unsigned int *dp;
156 unsigned int rpn;
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700157 long l;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
159 DBG("dart: build at: %lx, %lx, addr: %x\n", index, npages, uaddr);
160
161 dp = ((unsigned int*)tbl->it_base) + index;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 /* On U3, all memory is contigous, so we can move this
164 * out of the loop.
165 */
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700166 l = npages;
167 while (l--) {
Olof Johanssond0035c622005-09-20 13:46:44 +1000168 rpn = virt_to_abs(uaddr) >> DART_PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
170 *(dp++) = DARTMAP_VALID | (rpn & DARTMAP_RPNMASK);
171
Olof Johanssond0035c622005-09-20 13:46:44 +1000172 uaddr += DART_PAGE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 }
174
Benjamin Herrenschmidteeac5c12006-09-13 22:12:52 +1000175 /* make sure all updates have reached memory */
176 mb();
177 in_be32((unsigned __iomem *)dp);
178 mb();
179
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700180 if (dart_is_u4) {
181 rpn = index;
Olof Johanssonfeb76c72006-06-28 02:50:36 -0700182 while (npages--)
183 dart_tlb_invalidate_one(rpn++);
184 } else {
185 dart_dirty = 1;
186 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187}
188
189
190static void dart_free(struct iommu_table *tbl, long index, long npages)
191{
192 unsigned int *dp;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100193
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 /* We don't worry about flushing the TLB cache. The only drawback of
195 * not doing it is that we won't catch buggy device drivers doing
196 * bad DMAs, but then no 32-bit architecture ever does either.
197 */
198
199 DBG("dart: free at: %lx, %lx\n", index, npages);
200
201 dp = ((unsigned int *)tbl->it_base) + index;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100202
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203 while (npages--)
204 *(dp++) = dart_emptyval;
205}
206
207
Stephen Rothwell109b60f2007-08-15 20:54:32 +1000208static int __init dart_init(struct device_node *dart_node)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 unsigned int i;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100211 unsigned long tmp, base, size;
212 struct resource r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213
214 if (dart_tablebase == 0 || dart_tablesize == 0) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100215 printk(KERN_INFO "DART: table not allocated, using "
216 "direct DMA\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 return -ENODEV;
218 }
219
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100220 if (of_address_to_resource(dart_node, 0, &r))
221 panic("DART: can't get register base ! ");
222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 /* Make sure nothing from the DART range remains in the CPU cache
224 * from a previous mapping that existed before the kernel took
225 * over
226 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100227 flush_dcache_phys_range(dart_tablebase,
228 dart_tablebase + dart_tablesize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229
230 /* Allocate a spare page to map all invalid DART pages. We need to do
231 * that to work around what looks like a problem with the HT bridge
232 * prefetching into invalid pages and corrupting data
233 */
Olof Johanssond0035c622005-09-20 13:46:44 +1000234 tmp = lmb_alloc(DART_PAGE_SIZE, DART_PAGE_SIZE);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100235 dart_emptyval = DARTMAP_VALID | ((tmp >> DART_PAGE_SHIFT) &
236 DARTMAP_RPNMASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100238 /* Map in DART registers */
239 dart = ioremap(r.start, r.end - r.start + 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 if (dart == NULL)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100241 panic("DART: Cannot map registers!");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100243 /* Map in DART table */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 dart_vbase = ioremap(virt_to_abs(dart_tablebase), dart_tablesize);
245
246 /* Fill initial table */
247 for (i = 0; i < dart_tablesize/4; i++)
248 dart_vbase[i] = dart_emptyval;
249
250 /* Initialize DART with table base and enable it. */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100251 base = dart_tablebase >> DART_PAGE_SHIFT;
252 size = dart_tablesize >> DART_PAGE_SHIFT;
253 if (dart_is_u4) {
Benjamin Herrenschmidt56c8eae2005-12-19 16:49:07 +1100254 size &= DART_SIZE_U4_SIZE_MASK;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100255 DART_OUT(DART_BASE_U4, base);
256 DART_OUT(DART_SIZE_U4, size);
257 DART_OUT(DART_CNTL, DART_CNTL_U4_ENABLE);
258 } else {
Benjamin Herrenschmidt56c8eae2005-12-19 16:49:07 +1100259 size &= DART_CNTL_U3_SIZE_MASK;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100260 DART_OUT(DART_CNTL,
261 DART_CNTL_U3_ENABLE |
262 (base << DART_CNTL_U3_BASE_SHIFT) |
263 (size << DART_CNTL_U3_SIZE_SHIFT));
264 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
266 /* Invalidate DART to get rid of possible stale TLBs */
267 dart_tlb_invalidate_all();
268
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100269 printk(KERN_INFO "DART IOMMU initialized for %s type chipset\n",
270 dart_is_u4 ? "U4" : "U3");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271
272 return 0;
273}
274
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100275static void iommu_table_dart_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100277 iommu_table_dart.it_busno = 0;
278 iommu_table_dart.it_offset = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 /* it_size is in number of entries */
Linas Vepstas5d2efba2006-10-30 16:15:59 +1100280 iommu_table_dart.it_size = dart_tablesize / sizeof(u32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281
282 /* Initialize the common IOMMU code */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100283 iommu_table_dart.it_base = (unsigned long)dart_vbase;
284 iommu_table_dart.it_index = 0;
285 iommu_table_dart.it_blocksize = 1;
Anton Blanchardca1588e2006-06-10 20:58:08 +1000286 iommu_init_table(&iommu_table_dart, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287
288 /* Reserve the last page of the DART to avoid possible prefetch
289 * past the DART mapped area
290 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100291 set_bit(iommu_table_dart.it_size - 1, iommu_table_dart.it_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292}
293
Benjamin Herrenschmidt12d04ee2006-11-11 17:25:02 +1100294static void pci_dma_dev_setup_dart(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 /* We only have one iommu table on the mac for now, which makes
297 * things simple. Setup all PCI devices to point to this table
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 */
Benjamin Herrenschmidt12d04ee2006-11-11 17:25:02 +1100299 dev->dev.archdata.dma_data = &iommu_table_dart;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300}
301
Benjamin Herrenschmidt12d04ee2006-11-11 17:25:02 +1100302static void pci_dma_bus_setup_dart(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303{
304 struct device_node *dn;
305
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100306 if (!iommu_table_dart_inited) {
307 iommu_table_dart_inited = 1;
308 iommu_table_dart_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 }
310
311 dn = pci_bus_to_OF_node(bus);
312
313 if (dn)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100314 PCI_DN(dn)->iommu_table = &iommu_table_dart;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315}
316
Stephen Rothwell109b60f2007-08-15 20:54:32 +1000317void __init iommu_init_early_dart(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318{
319 struct device_node *dn;
320
321 /* Find the DART in the device-tree */
322 dn = of_find_compatible_node(NULL, "dart", "u3-dart");
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100323 if (dn == NULL) {
324 dn = of_find_compatible_node(NULL, "dart", "u4-dart");
325 if (dn == NULL)
326 goto bail;
327 dart_is_u4 = 1;
328 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
330 /* Setup low level TCE operations for the core IOMMU code */
331 ppc_md.tce_build = dart_build;
332 ppc_md.tce_free = dart_free;
333 ppc_md.tce_flush = dart_flush;
334
335 /* Initialize the DART HW */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100336 if (dart_init(dn) == 0) {
Benjamin Herrenschmidt12d04ee2006-11-11 17:25:02 +1100337 ppc_md.pci_dma_dev_setup = pci_dma_dev_setup_dart;
338 ppc_md.pci_dma_bus_setup = pci_dma_bus_setup_dart;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339
340 /* Setup pci_dma ops */
Stephen Rothwell98747772007-03-04 16:58:39 +1100341 set_pci_dma_ops(&dma_iommu_ops);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100342 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 }
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100344
345 bail:
346 /* If init failed, use direct iommu and null setup functions */
Benjamin Herrenschmidt12d04ee2006-11-11 17:25:02 +1100347 ppc_md.pci_dma_dev_setup = NULL;
348 ppc_md.pci_dma_bus_setup = NULL;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100349
350 /* Setup pci_dma ops */
Stephen Rothwell98747772007-03-04 16:58:39 +1100351 set_pci_dma_ops(&dma_direct_ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352}
353
Johannes Berg7e115802007-05-03 22:28:32 +1000354#ifdef CONFIG_PM
355static void iommu_dart_save(void)
356{
357 memcpy(dart_copy, dart_vbase, 2*1024*1024);
358}
359
360static void iommu_dart_restore(void)
361{
362 memcpy(dart_vbase, dart_copy, 2*1024*1024);
363 dart_tlb_invalidate_all();
364}
365
366static int __init iommu_init_late_dart(void)
367{
368 unsigned long tbasepfn;
369 struct page *p;
370
371 /* if no dart table exists then we won't need to save it
372 * and the area has also not been reserved */
373 if (!dart_tablebase)
374 return 0;
375
376 tbasepfn = __pa(dart_tablebase) >> PAGE_SHIFT;
377 register_nosave_region_late(tbasepfn,
378 tbasepfn + ((1<<24) >> PAGE_SHIFT));
379
380 /* For suspend we need to copy the dart contents because
381 * it is not part of the regular mapping (see above) and
382 * thus not saved automatically. The memory for this copy
383 * must be allocated early because we need 2 MB. */
384 p = alloc_pages(GFP_KERNEL, 21 - PAGE_SHIFT);
385 BUG_ON(!p);
386 dart_copy = page_address(p);
387
388 ppc_md.iommu_save = iommu_dart_save;
389 ppc_md.iommu_restore = iommu_dart_restore;
390
391 return 0;
392}
393
394late_initcall(iommu_init_late_dart);
395#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100397void __init alloc_dart_table(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398{
Olof Johansson28897732006-04-12 21:52:33 -0500399 /* Only reserve DART space if machine has more than 1GB of RAM
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 * or if requested with iommu=on on cmdline.
Olof Johansson28897732006-04-12 21:52:33 -0500401 *
402 * 1GB of RAM is picked as limit because some default devices
403 * (i.e. Airport Extreme) have 30 bit address range limits.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 */
Olof Johansson28897732006-04-12 21:52:33 -0500405
406 if (iommu_is_off)
407 return;
408
409 if (!iommu_force_on && lmb_end_of_DRAM() <= 0x40000000ull)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 return;
411
412 /* 512 pages (2MB) is max DART tablesize. */
413 dart_tablesize = 1UL << 21;
414 /* 16MB (1 << 24) alignment. We allocate a full 16Mb chuck since we
415 * will blow up an entire large page anyway in the kernel mapping
416 */
417 dart_tablebase = (unsigned long)
418 abs_to_virt(lmb_alloc_base(1UL<<24, 1UL<<24, 0x80000000L));
419
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100420 printk(KERN_INFO "DART table allocated at: %lx\n", dart_tablebase);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421}