blob: 18e051ad18a5a4e4f443ac9668045f835d140f8a [file] [log] [blame]
Maxime Bizone7300d02009-08-18 13:23:37 +01001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
7 * Copyright (C) 2008 Nicolas Schichan <nschichan@freebox.fr>
8 */
9
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/interrupt.h>
13#include <linux/module.h>
David Howellsca4d3e672010-10-07 14:08:54 +010014#include <linux/irq.h>
Maxime Bizone7300d02009-08-18 13:23:37 +010015#include <asm/irq_cpu.h>
16#include <asm/mipsregs.h>
17#include <bcm63xx_cpu.h>
18#include <bcm63xx_regs.h>
19#include <bcm63xx_io.h>
20#include <bcm63xx_irq.h>
21
Maxime Bizonf61cced2011-11-04 19:09:31 +010022static void __dispatch_internal(void) __maybe_unused;
Maxime Bizon71a43922011-11-04 19:09:33 +010023static void __dispatch_internal_64(void) __maybe_unused;
24static void __internal_irq_mask_32(unsigned int irq) __maybe_unused;
25static void __internal_irq_mask_64(unsigned int irq) __maybe_unused;
26static void __internal_irq_unmask_32(unsigned int irq) __maybe_unused;
27static void __internal_irq_unmask_64(unsigned int irq) __maybe_unused;
Maxime Bizonf61cced2011-11-04 19:09:31 +010028
29#ifndef BCMCPU_RUNTIME_DETECT
Jonas Gorskie5766ae2012-07-24 16:33:12 +020030#ifdef CONFIG_BCM63XX_CPU_6328
31#define irq_stat_reg PERF_IRQSTAT_6328_REG
32#define irq_mask_reg PERF_IRQMASK_6328_REG
33#define irq_bits 64
34#define is_ext_irq_cascaded 1
35#define ext_irq_start (BCM_6328_EXT_IRQ0 - IRQ_INTERNAL_BASE)
36#define ext_irq_end (BCM_6328_EXT_IRQ3 - IRQ_INTERNAL_BASE)
37#define ext_irq_count 4
38#define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6328
39#define ext_irq_cfg_reg2 0
40#endif
Maxime Bizonf61cced2011-11-04 19:09:31 +010041#ifdef CONFIG_BCM63XX_CPU_6338
42#define irq_stat_reg PERF_IRQSTAT_6338_REG
43#define irq_mask_reg PERF_IRQMASK_6338_REG
Maxime Bizon71a43922011-11-04 19:09:33 +010044#define irq_bits 32
Maxime Bizon37c42a72011-11-04 19:09:32 +010045#define is_ext_irq_cascaded 0
46#define ext_irq_start 0
47#define ext_irq_end 0
Maxime Bizon62248922011-11-04 19:09:34 +010048#define ext_irq_count 4
49#define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6338
50#define ext_irq_cfg_reg2 0
Maxime Bizonf61cced2011-11-04 19:09:31 +010051#endif
52#ifdef CONFIG_BCM63XX_CPU_6345
53#define irq_stat_reg PERF_IRQSTAT_6345_REG
54#define irq_mask_reg PERF_IRQMASK_6345_REG
Maxime Bizon71a43922011-11-04 19:09:33 +010055#define irq_bits 32
Maxime Bizon37c42a72011-11-04 19:09:32 +010056#define is_ext_irq_cascaded 0
57#define ext_irq_start 0
58#define ext_irq_end 0
Maxime Bizon62248922011-11-04 19:09:34 +010059#define ext_irq_count 0
60#define ext_irq_cfg_reg1 0
61#define ext_irq_cfg_reg2 0
Maxime Bizonf61cced2011-11-04 19:09:31 +010062#endif
63#ifdef CONFIG_BCM63XX_CPU_6348
64#define irq_stat_reg PERF_IRQSTAT_6348_REG
65#define irq_mask_reg PERF_IRQMASK_6348_REG
Maxime Bizon71a43922011-11-04 19:09:33 +010066#define irq_bits 32
Maxime Bizon37c42a72011-11-04 19:09:32 +010067#define is_ext_irq_cascaded 0
68#define ext_irq_start 0
69#define ext_irq_end 0
Maxime Bizon62248922011-11-04 19:09:34 +010070#define ext_irq_count 4
71#define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6348
72#define ext_irq_cfg_reg2 0
Maxime Bizonf61cced2011-11-04 19:09:31 +010073#endif
74#ifdef CONFIG_BCM63XX_CPU_6358
75#define irq_stat_reg PERF_IRQSTAT_6358_REG
76#define irq_mask_reg PERF_IRQMASK_6358_REG
Maxime Bizon71a43922011-11-04 19:09:33 +010077#define irq_bits 32
Maxime Bizon37c42a72011-11-04 19:09:32 +010078#define is_ext_irq_cascaded 1
79#define ext_irq_start (BCM_6358_EXT_IRQ0 - IRQ_INTERNAL_BASE)
80#define ext_irq_end (BCM_6358_EXT_IRQ3 - IRQ_INTERNAL_BASE)
Maxime Bizon62248922011-11-04 19:09:34 +010081#define ext_irq_count 4
82#define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6358
83#define ext_irq_cfg_reg2 0
Maxime Bizonf61cced2011-11-04 19:09:31 +010084#endif
Maxime Bizon04712f32011-11-04 19:09:35 +010085#ifdef CONFIG_BCM63XX_CPU_6368
86#define irq_stat_reg PERF_IRQSTAT_6368_REG
87#define irq_mask_reg PERF_IRQMASK_6368_REG
88#define irq_bits 64
89#define is_ext_irq_cascaded 1
90#define ext_irq_start (BCM_6368_EXT_IRQ0 - IRQ_INTERNAL_BASE)
91#define ext_irq_end (BCM_6368_EXT_IRQ5 - IRQ_INTERNAL_BASE)
92#define ext_irq_count 6
93#define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6368
94#define ext_irq_cfg_reg2 PERF_EXTIRQ_CFG_REG2_6368
95#endif
Maxime Bizonf61cced2011-11-04 19:09:31 +010096
Maxime Bizon71a43922011-11-04 19:09:33 +010097#if irq_bits == 32
98#define dispatch_internal __dispatch_internal
99#define internal_irq_mask __internal_irq_mask_32
100#define internal_irq_unmask __internal_irq_unmask_32
101#else
102#define dispatch_internal __dispatch_internal_64
103#define internal_irq_mask __internal_irq_mask_64
104#define internal_irq_unmask __internal_irq_unmask_64
105#endif
Maxime Bizonf61cced2011-11-04 19:09:31 +0100106
107#define irq_stat_addr (bcm63xx_regset_address(RSET_PERF) + irq_stat_reg)
108#define irq_mask_addr (bcm63xx_regset_address(RSET_PERF) + irq_mask_reg)
109
110static inline void bcm63xx_init_irq(void)
111{
112}
113#else /* ! BCMCPU_RUNTIME_DETECT */
114
115static u32 irq_stat_addr, irq_mask_addr;
116static void (*dispatch_internal)(void);
Maxime Bizon37c42a72011-11-04 19:09:32 +0100117static int is_ext_irq_cascaded;
Maxime Bizon62248922011-11-04 19:09:34 +0100118static unsigned int ext_irq_count;
Maxime Bizon37c42a72011-11-04 19:09:32 +0100119static unsigned int ext_irq_start, ext_irq_end;
Maxime Bizon62248922011-11-04 19:09:34 +0100120static unsigned int ext_irq_cfg_reg1, ext_irq_cfg_reg2;
Maxime Bizon71a43922011-11-04 19:09:33 +0100121static void (*internal_irq_mask)(unsigned int irq);
122static void (*internal_irq_unmask)(unsigned int irq);
Maxime Bizonf61cced2011-11-04 19:09:31 +0100123
124static void bcm63xx_init_irq(void)
125{
Maxime Bizon71a43922011-11-04 19:09:33 +0100126 int irq_bits;
127
Maxime Bizonf61cced2011-11-04 19:09:31 +0100128 irq_stat_addr = bcm63xx_regset_address(RSET_PERF);
129 irq_mask_addr = bcm63xx_regset_address(RSET_PERF);
130
131 switch (bcm63xx_get_cpu_id()) {
Jonas Gorskie5766ae2012-07-24 16:33:12 +0200132 case BCM6328_CPU_ID:
133 irq_stat_addr += PERF_IRQSTAT_6328_REG;
134 irq_mask_addr += PERF_IRQMASK_6328_REG;
135 irq_bits = 64;
136 ext_irq_count = 4;
137 is_ext_irq_cascaded = 1;
138 ext_irq_start = BCM_6328_EXT_IRQ0 - IRQ_INTERNAL_BASE;
139 ext_irq_end = BCM_6328_EXT_IRQ3 - IRQ_INTERNAL_BASE;
140 ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6328;
141 break;
Maxime Bizonf61cced2011-11-04 19:09:31 +0100142 case BCM6338_CPU_ID:
143 irq_stat_addr += PERF_IRQSTAT_6338_REG;
144 irq_mask_addr += PERF_IRQMASK_6338_REG;
Maxime Bizon71a43922011-11-04 19:09:33 +0100145 irq_bits = 32;
Maxime Bizonf61cced2011-11-04 19:09:31 +0100146 break;
147 case BCM6345_CPU_ID:
148 irq_stat_addr += PERF_IRQSTAT_6345_REG;
149 irq_mask_addr += PERF_IRQMASK_6345_REG;
Maxime Bizon71a43922011-11-04 19:09:33 +0100150 irq_bits = 32;
Maxime Bizonf61cced2011-11-04 19:09:31 +0100151 break;
152 case BCM6348_CPU_ID:
153 irq_stat_addr += PERF_IRQSTAT_6348_REG;
154 irq_mask_addr += PERF_IRQMASK_6348_REG;
Maxime Bizon71a43922011-11-04 19:09:33 +0100155 irq_bits = 32;
Maxime Bizon62248922011-11-04 19:09:34 +0100156 ext_irq_count = 4;
157 ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6348;
Maxime Bizonf61cced2011-11-04 19:09:31 +0100158 break;
159 case BCM6358_CPU_ID:
160 irq_stat_addr += PERF_IRQSTAT_6358_REG;
161 irq_mask_addr += PERF_IRQMASK_6358_REG;
Maxime Bizon71a43922011-11-04 19:09:33 +0100162 irq_bits = 32;
Maxime Bizon62248922011-11-04 19:09:34 +0100163 ext_irq_count = 4;
Maxime Bizon37c42a72011-11-04 19:09:32 +0100164 is_ext_irq_cascaded = 1;
165 ext_irq_start = BCM_6358_EXT_IRQ0 - IRQ_INTERNAL_BASE;
166 ext_irq_end = BCM_6358_EXT_IRQ3 - IRQ_INTERNAL_BASE;
Maxime Bizon62248922011-11-04 19:09:34 +0100167 ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6358;
Maxime Bizonf61cced2011-11-04 19:09:31 +0100168 break;
Maxime Bizon04712f32011-11-04 19:09:35 +0100169 case BCM6368_CPU_ID:
170 irq_stat_addr += PERF_IRQSTAT_6368_REG;
171 irq_mask_addr += PERF_IRQMASK_6368_REG;
172 irq_bits = 64;
173 ext_irq_count = 6;
174 is_ext_irq_cascaded = 1;
175 ext_irq_start = BCM_6368_EXT_IRQ0 - IRQ_INTERNAL_BASE;
176 ext_irq_end = BCM_6368_EXT_IRQ5 - IRQ_INTERNAL_BASE;
177 ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6368;
178 ext_irq_cfg_reg2 = PERF_EXTIRQ_CFG_REG2_6368;
179 break;
Maxime Bizonf61cced2011-11-04 19:09:31 +0100180 default:
181 BUG();
182 }
183
Maxime Bizon71a43922011-11-04 19:09:33 +0100184 if (irq_bits == 32) {
185 dispatch_internal = __dispatch_internal;
186 internal_irq_mask = __internal_irq_mask_32;
187 internal_irq_unmask = __internal_irq_unmask_32;
188 } else {
189 dispatch_internal = __dispatch_internal_64;
190 internal_irq_mask = __internal_irq_mask_64;
191 internal_irq_unmask = __internal_irq_unmask_64;
192 }
Maxime Bizonf61cced2011-11-04 19:09:31 +0100193}
194#endif /* ! BCMCPU_RUNTIME_DETECT */
195
Maxime Bizon62248922011-11-04 19:09:34 +0100196static inline u32 get_ext_irq_perf_reg(int irq)
197{
198 if (irq < 4)
199 return ext_irq_cfg_reg1;
200 return ext_irq_cfg_reg2;
201}
202
Maxime Bizonf61cced2011-11-04 19:09:31 +0100203static inline void handle_internal(int intbit)
204{
Maxime Bizon37c42a72011-11-04 19:09:32 +0100205 if (is_ext_irq_cascaded &&
206 intbit >= ext_irq_start && intbit <= ext_irq_end)
207 do_IRQ(intbit - ext_irq_start + IRQ_EXTERNAL_BASE);
208 else
209 do_IRQ(intbit + IRQ_INTERNAL_BASE);
Maxime Bizonf61cced2011-11-04 19:09:31 +0100210}
211
Maxime Bizone7300d02009-08-18 13:23:37 +0100212/*
213 * dispatch internal devices IRQ (uart, enet, watchdog, ...). do not
214 * prioritize any interrupt relatively to another. the static counter
215 * will resume the loop where it ended the last time we left this
216 * function.
217 */
Maxime Bizonf61cced2011-11-04 19:09:31 +0100218static void __dispatch_internal(void)
Maxime Bizone7300d02009-08-18 13:23:37 +0100219{
220 u32 pending;
221 static int i;
222
Maxime Bizonf61cced2011-11-04 19:09:31 +0100223 pending = bcm_readl(irq_stat_addr) & bcm_readl(irq_mask_addr);
Maxime Bizone7300d02009-08-18 13:23:37 +0100224
225 if (!pending)
226 return ;
227
228 while (1) {
229 int to_call = i;
230
231 i = (i + 1) & 0x1f;
232 if (pending & (1 << to_call)) {
Maxime Bizonf61cced2011-11-04 19:09:31 +0100233 handle_internal(to_call);
Maxime Bizone7300d02009-08-18 13:23:37 +0100234 break;
235 }
236 }
237}
238
Maxime Bizon71a43922011-11-04 19:09:33 +0100239static void __dispatch_internal_64(void)
240{
241 u64 pending;
242 static int i;
243
244 pending = bcm_readq(irq_stat_addr) & bcm_readq(irq_mask_addr);
245
246 if (!pending)
247 return ;
248
249 while (1) {
250 int to_call = i;
251
252 i = (i + 1) & 0x3f;
253 if (pending & (1ull << to_call)) {
254 handle_internal(to_call);
255 break;
256 }
257 }
258}
259
Maxime Bizone7300d02009-08-18 13:23:37 +0100260asmlinkage void plat_irq_dispatch(void)
261{
262 u32 cause;
263
264 do {
265 cause = read_c0_cause() & read_c0_status() & ST0_IM;
266
267 if (!cause)
268 break;
269
270 if (cause & CAUSEF_IP7)
271 do_IRQ(7);
272 if (cause & CAUSEF_IP2)
Maxime Bizonf61cced2011-11-04 19:09:31 +0100273 dispatch_internal();
Maxime Bizon37c42a72011-11-04 19:09:32 +0100274 if (!is_ext_irq_cascaded) {
275 if (cause & CAUSEF_IP3)
276 do_IRQ(IRQ_EXT_0);
277 if (cause & CAUSEF_IP4)
278 do_IRQ(IRQ_EXT_1);
279 if (cause & CAUSEF_IP5)
280 do_IRQ(IRQ_EXT_2);
281 if (cause & CAUSEF_IP6)
282 do_IRQ(IRQ_EXT_3);
283 }
Maxime Bizone7300d02009-08-18 13:23:37 +0100284 } while (1);
285}
286
287/*
288 * internal IRQs operations: only mask/unmask on PERF irq mask
289 * register.
290 */
Maxime Bizon71a43922011-11-04 19:09:33 +0100291static void __internal_irq_mask_32(unsigned int irq)
Maxime Bizone7300d02009-08-18 13:23:37 +0100292{
293 u32 mask;
294
Maxime Bizonf61cced2011-11-04 19:09:31 +0100295 mask = bcm_readl(irq_mask_addr);
Maxime Bizone7300d02009-08-18 13:23:37 +0100296 mask &= ~(1 << irq);
Maxime Bizonf61cced2011-11-04 19:09:31 +0100297 bcm_writel(mask, irq_mask_addr);
Maxime Bizone7300d02009-08-18 13:23:37 +0100298}
299
Maxime Bizon71a43922011-11-04 19:09:33 +0100300static void __internal_irq_mask_64(unsigned int irq)
301{
302 u64 mask;
303
304 mask = bcm_readq(irq_mask_addr);
305 mask &= ~(1ull << irq);
306 bcm_writeq(mask, irq_mask_addr);
307}
308
309static void __internal_irq_unmask_32(unsigned int irq)
Maxime Bizone7300d02009-08-18 13:23:37 +0100310{
311 u32 mask;
312
Maxime Bizonf61cced2011-11-04 19:09:31 +0100313 mask = bcm_readl(irq_mask_addr);
Maxime Bizone7300d02009-08-18 13:23:37 +0100314 mask |= (1 << irq);
Maxime Bizonf61cced2011-11-04 19:09:31 +0100315 bcm_writel(mask, irq_mask_addr);
Maxime Bizone7300d02009-08-18 13:23:37 +0100316}
317
Maxime Bizon71a43922011-11-04 19:09:33 +0100318static void __internal_irq_unmask_64(unsigned int irq)
319{
320 u64 mask;
321
322 mask = bcm_readq(irq_mask_addr);
323 mask |= (1ull << irq);
324 bcm_writeq(mask, irq_mask_addr);
325}
326
Maxime Bizon37c42a72011-11-04 19:09:32 +0100327static void bcm63xx_internal_irq_mask(struct irq_data *d)
328{
329 internal_irq_mask(d->irq - IRQ_INTERNAL_BASE);
330}
331
332static void bcm63xx_internal_irq_unmask(struct irq_data *d)
333{
334 internal_irq_unmask(d->irq - IRQ_INTERNAL_BASE);
335}
336
Maxime Bizone7300d02009-08-18 13:23:37 +0100337/*
338 * external IRQs operations: mask/unmask and clear on PERF external
339 * irq control register.
340 */
Thomas Gleixner93f29362011-03-23 21:08:47 +0000341static void bcm63xx_external_irq_mask(struct irq_data *d)
Maxime Bizone7300d02009-08-18 13:23:37 +0100342{
Maxime Bizon37c42a72011-11-04 19:09:32 +0100343 unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
Maxime Bizon62248922011-11-04 19:09:34 +0100344 u32 reg, regaddr;
Maxime Bizone7300d02009-08-18 13:23:37 +0100345
Maxime Bizon62248922011-11-04 19:09:34 +0100346 regaddr = get_ext_irq_perf_reg(irq);
347 reg = bcm_perf_readl(regaddr);
348
349 if (BCMCPU_IS_6348())
350 reg &= ~EXTIRQ_CFG_MASK_6348(irq % 4);
351 else
352 reg &= ~EXTIRQ_CFG_MASK(irq % 4);
353
354 bcm_perf_writel(reg, regaddr);
Maxime Bizon37c42a72011-11-04 19:09:32 +0100355 if (is_ext_irq_cascaded)
356 internal_irq_mask(irq + ext_irq_start);
Maxime Bizone7300d02009-08-18 13:23:37 +0100357}
358
Thomas Gleixner93f29362011-03-23 21:08:47 +0000359static void bcm63xx_external_irq_unmask(struct irq_data *d)
Maxime Bizone7300d02009-08-18 13:23:37 +0100360{
Maxime Bizon37c42a72011-11-04 19:09:32 +0100361 unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
Maxime Bizon62248922011-11-04 19:09:34 +0100362 u32 reg, regaddr;
Maxime Bizone7300d02009-08-18 13:23:37 +0100363
Maxime Bizon62248922011-11-04 19:09:34 +0100364 regaddr = get_ext_irq_perf_reg(irq);
365 reg = bcm_perf_readl(regaddr);
366
367 if (BCMCPU_IS_6348())
368 reg |= EXTIRQ_CFG_MASK_6348(irq % 4);
369 else
370 reg |= EXTIRQ_CFG_MASK(irq % 4);
371
372 bcm_perf_writel(reg, regaddr);
373
Maxime Bizon37c42a72011-11-04 19:09:32 +0100374 if (is_ext_irq_cascaded)
375 internal_irq_unmask(irq + ext_irq_start);
Maxime Bizone7300d02009-08-18 13:23:37 +0100376}
377
Thomas Gleixner93f29362011-03-23 21:08:47 +0000378static void bcm63xx_external_irq_clear(struct irq_data *d)
Maxime Bizone7300d02009-08-18 13:23:37 +0100379{
Maxime Bizon37c42a72011-11-04 19:09:32 +0100380 unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
Maxime Bizon62248922011-11-04 19:09:34 +0100381 u32 reg, regaddr;
Maxime Bizone7300d02009-08-18 13:23:37 +0100382
Maxime Bizon62248922011-11-04 19:09:34 +0100383 regaddr = get_ext_irq_perf_reg(irq);
384 reg = bcm_perf_readl(regaddr);
385
386 if (BCMCPU_IS_6348())
387 reg |= EXTIRQ_CFG_CLEAR_6348(irq % 4);
388 else
389 reg |= EXTIRQ_CFG_CLEAR(irq % 4);
390
391 bcm_perf_writel(reg, regaddr);
Maxime Bizone7300d02009-08-18 13:23:37 +0100392}
393
Thomas Gleixner93f29362011-03-23 21:08:47 +0000394static int bcm63xx_external_irq_set_type(struct irq_data *d,
Maxime Bizone7300d02009-08-18 13:23:37 +0100395 unsigned int flow_type)
396{
Maxime Bizon37c42a72011-11-04 19:09:32 +0100397 unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
Maxime Bizon62248922011-11-04 19:09:34 +0100398 u32 reg, regaddr;
399 int levelsense, sense, bothedge;
Maxime Bizone7300d02009-08-18 13:23:37 +0100400
401 flow_type &= IRQ_TYPE_SENSE_MASK;
402
403 if (flow_type == IRQ_TYPE_NONE)
404 flow_type = IRQ_TYPE_LEVEL_LOW;
405
Maxime Bizon62248922011-11-04 19:09:34 +0100406 levelsense = sense = bothedge = 0;
Maxime Bizone7300d02009-08-18 13:23:37 +0100407 switch (flow_type) {
408 case IRQ_TYPE_EDGE_BOTH:
Maxime Bizon62248922011-11-04 19:09:34 +0100409 bothedge = 1;
Maxime Bizone7300d02009-08-18 13:23:37 +0100410 break;
411
412 case IRQ_TYPE_EDGE_RISING:
Maxime Bizon62248922011-11-04 19:09:34 +0100413 sense = 1;
Maxime Bizone7300d02009-08-18 13:23:37 +0100414 break;
415
416 case IRQ_TYPE_EDGE_FALLING:
Maxime Bizone7300d02009-08-18 13:23:37 +0100417 break;
418
419 case IRQ_TYPE_LEVEL_HIGH:
Maxime Bizon62248922011-11-04 19:09:34 +0100420 levelsense = 1;
421 sense = 1;
Maxime Bizone7300d02009-08-18 13:23:37 +0100422 break;
423
424 case IRQ_TYPE_LEVEL_LOW:
Maxime Bizon62248922011-11-04 19:09:34 +0100425 levelsense = 1;
Maxime Bizone7300d02009-08-18 13:23:37 +0100426 break;
427
428 default:
429 printk(KERN_ERR "bogus flow type combination given !\n");
430 return -EINVAL;
431 }
Maxime Bizon62248922011-11-04 19:09:34 +0100432
433 regaddr = get_ext_irq_perf_reg(irq);
434 reg = bcm_perf_readl(regaddr);
435 irq %= 4;
436
437 if (BCMCPU_IS_6348()) {
438 if (levelsense)
439 reg |= EXTIRQ_CFG_LEVELSENSE_6348(irq);
440 else
441 reg &= ~EXTIRQ_CFG_LEVELSENSE_6348(irq);
442 if (sense)
443 reg |= EXTIRQ_CFG_SENSE_6348(irq);
444 else
445 reg &= ~EXTIRQ_CFG_SENSE_6348(irq);
446 if (bothedge)
447 reg |= EXTIRQ_CFG_BOTHEDGE_6348(irq);
448 else
449 reg &= ~EXTIRQ_CFG_BOTHEDGE_6348(irq);
450 }
451
Maxime Bizon04712f32011-11-04 19:09:35 +0100452 if (BCMCPU_IS_6338() || BCMCPU_IS_6358() || BCMCPU_IS_6368()) {
Maxime Bizon62248922011-11-04 19:09:34 +0100453 if (levelsense)
454 reg |= EXTIRQ_CFG_LEVELSENSE(irq);
455 else
456 reg &= ~EXTIRQ_CFG_LEVELSENSE(irq);
457 if (sense)
458 reg |= EXTIRQ_CFG_SENSE(irq);
459 else
460 reg &= ~EXTIRQ_CFG_SENSE(irq);
461 if (bothedge)
462 reg |= EXTIRQ_CFG_BOTHEDGE(irq);
463 else
464 reg &= ~EXTIRQ_CFG_BOTHEDGE(irq);
465 }
466
467 bcm_perf_writel(reg, regaddr);
Maxime Bizone7300d02009-08-18 13:23:37 +0100468
Thomas Gleixner93f29362011-03-23 21:08:47 +0000469 irqd_set_trigger_type(d, flow_type);
470 if (flow_type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
471 __irq_set_handler_locked(d->irq, handle_level_irq);
472 else
473 __irq_set_handler_locked(d->irq, handle_edge_irq);
Maxime Bizone7300d02009-08-18 13:23:37 +0100474
Thomas Gleixner93f29362011-03-23 21:08:47 +0000475 return IRQ_SET_MASK_OK_NOCOPY;
Maxime Bizone7300d02009-08-18 13:23:37 +0100476}
477
478static struct irq_chip bcm63xx_internal_irq_chip = {
479 .name = "bcm63xx_ipic",
Thomas Gleixner93f29362011-03-23 21:08:47 +0000480 .irq_mask = bcm63xx_internal_irq_mask,
481 .irq_unmask = bcm63xx_internal_irq_unmask,
Maxime Bizone7300d02009-08-18 13:23:37 +0100482};
483
484static struct irq_chip bcm63xx_external_irq_chip = {
485 .name = "bcm63xx_epic",
Thomas Gleixner93f29362011-03-23 21:08:47 +0000486 .irq_ack = bcm63xx_external_irq_clear,
Maxime Bizone7300d02009-08-18 13:23:37 +0100487
Thomas Gleixner93f29362011-03-23 21:08:47 +0000488 .irq_mask = bcm63xx_external_irq_mask,
489 .irq_unmask = bcm63xx_external_irq_unmask,
Maxime Bizone7300d02009-08-18 13:23:37 +0100490
Thomas Gleixner93f29362011-03-23 21:08:47 +0000491 .irq_set_type = bcm63xx_external_irq_set_type,
Maxime Bizone7300d02009-08-18 13:23:37 +0100492};
493
494static struct irqaction cpu_ip2_cascade_action = {
495 .handler = no_action,
496 .name = "cascade_ip2",
Wu Zhangjin5a4a4ad2011-07-23 12:41:24 +0000497 .flags = IRQF_NO_THREAD,
Maxime Bizone7300d02009-08-18 13:23:37 +0100498};
499
Maxime Bizon37c42a72011-11-04 19:09:32 +0100500static struct irqaction cpu_ext_cascade_action = {
501 .handler = no_action,
502 .name = "cascade_extirq",
503 .flags = IRQF_NO_THREAD,
504};
505
Maxime Bizone7300d02009-08-18 13:23:37 +0100506void __init arch_init_irq(void)
507{
508 int i;
509
Maxime Bizonf61cced2011-11-04 19:09:31 +0100510 bcm63xx_init_irq();
Maxime Bizone7300d02009-08-18 13:23:37 +0100511 mips_cpu_irq_init();
512 for (i = IRQ_INTERNAL_BASE; i < NR_IRQS; ++i)
Thomas Gleixnere4ec7982011-03-27 15:19:28 +0200513 irq_set_chip_and_handler(i, &bcm63xx_internal_irq_chip,
Maxime Bizone7300d02009-08-18 13:23:37 +0100514 handle_level_irq);
515
Maxime Bizon62248922011-11-04 19:09:34 +0100516 for (i = IRQ_EXTERNAL_BASE; i < IRQ_EXTERNAL_BASE + ext_irq_count; ++i)
Thomas Gleixnere4ec7982011-03-27 15:19:28 +0200517 irq_set_chip_and_handler(i, &bcm63xx_external_irq_chip,
Maxime Bizone7300d02009-08-18 13:23:37 +0100518 handle_edge_irq);
519
Maxime Bizon37c42a72011-11-04 19:09:32 +0100520 if (!is_ext_irq_cascaded) {
Maxime Bizon62248922011-11-04 19:09:34 +0100521 for (i = 3; i < 3 + ext_irq_count; ++i)
Maxime Bizon37c42a72011-11-04 19:09:32 +0100522 setup_irq(MIPS_CPU_IRQ_BASE + i, &cpu_ext_cascade_action);
523 }
524
525 setup_irq(MIPS_CPU_IRQ_BASE + 2, &cpu_ip2_cascade_action);
Maxime Bizone7300d02009-08-18 13:23:37 +0100526}