blob: 6aac39f50e0734d35e33f2fb3cfd5c6e2fcec627 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright (c) 2001-2002 by David Brownell
David Brownell53bd6a62006-08-30 14:50:06 -07003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 2 of the License, or (at your
7 * option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
11 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software Foundation,
16 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 */
18
19#ifndef __LINUX_EHCI_HCD_H
20#define __LINUX_EHCI_HCD_H
21
22/* definitions used for the EHCI driver */
23
24/* statistics can be kept for for tuning/monitoring */
25struct ehci_stats {
26 /* irq usage */
27 unsigned long normal;
28 unsigned long error;
29 unsigned long reclaim;
30 unsigned long lost_iaa;
31
32 /* termination of urbs from core */
33 unsigned long complete;
34 unsigned long unlink;
35};
36
37/* ehci_hcd->lock guards shared data against other CPUs:
38 * ehci_hcd: async, reclaim, periodic (and shadow), ...
39 * usb_host_endpoint: hcpriv
40 * ehci_qh: qh_next, qtd_list
41 * ehci_qtd: qtd_list
42 *
43 * Also, hold this lock when talking to HC registers or
44 * when updating hw_* fields in shared qh/qtd/... structures.
45 */
46
47#define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
48
49struct ehci_hcd { /* one per controller */
David Brownell56c1e262005-04-09 09:00:29 -070050 /* glue to PCI and HCD framework */
51 struct ehci_caps __iomem *caps;
52 struct ehci_regs __iomem *regs;
53 struct ehci_dbg_port __iomem *debug;
54
55 __u32 hcs_params; /* cached register copy */
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 spinlock_t lock;
57
58 /* async schedule support */
59 struct ehci_qh *async;
60 struct ehci_qh *reclaim;
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 unsigned scanning : 1;
62
63 /* periodic schedule support */
64#define DEFAULT_I_TDPS 1024 /* some HCs can do less */
65 unsigned periodic_size;
66 __le32 *periodic; /* hw periodic table */
67 dma_addr_t periodic_dma;
68 unsigned i_thresh; /* uframes HC might cache */
69
70 union ehci_shadow *pshadow; /* mirror hw periodic table */
71 int next_uframe; /* scan periodic, start here */
72 unsigned periodic_sched; /* periodic activity count */
73
74 /* per root hub port */
75 unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
76
77 /* per-HC memory pools (could be per-bus, but ...) */
78 struct dma_pool *qh_pool; /* qh per active urb */
79 struct dma_pool *qtd_pool; /* one or more per qh */
80 struct dma_pool *itd_pool; /* itd per iso urb */
81 struct dma_pool *sitd_pool; /* sitd per split iso urb */
82
David Brownell26f953f2006-09-18 17:03:16 -070083 struct timer_list iaa_watchdog;
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 struct timer_list watchdog;
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 unsigned long actions;
86 unsigned stamp;
87 unsigned long next_statechange;
88 u32 command;
89
Kumar Gala8cd42e92006-01-20 13:57:52 -080090 /* SILICON QUIRKS */
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 unsigned is_tdi_rh_tt:1; /* TDI roothub with TT */
David Brownellf8aeb3b2006-01-20 13:55:14 -080092 unsigned no_selective_suspend:1;
Kumar Gala8cd42e92006-01-20 13:57:52 -080093 unsigned has_fsl_port_bug:1; /* FreeScale */
94
David Brownellf8aeb3b2006-01-20 13:55:14 -080095 u8 sbrn; /* packed release number */
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 /* irq statistics */
98#ifdef EHCI_STATS
99 struct ehci_stats stats;
100# define COUNT(x) do { (x)++; } while (0)
101#else
102# define COUNT(x) do {} while (0)
103#endif
104};
105
David Brownell53bd6a62006-08-30 14:50:06 -0700106/* convert between an HCD pointer and the corresponding EHCI_HCD */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
108{
109 return (struct ehci_hcd *) (hcd->hcd_priv);
110}
111static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
112{
113 return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
114}
115
116
David Brownell26f953f2006-09-18 17:03:16 -0700117static inline void
118iaa_watchdog_start (struct ehci_hcd *ehci)
119{
120 WARN_ON(timer_pending(&ehci->iaa_watchdog));
121 mod_timer (&ehci->iaa_watchdog,
122 jiffies + msecs_to_jiffies(EHCI_IAA_MSECS));
123}
124
125static inline void iaa_watchdog_done (struct ehci_hcd *ehci)
126{
127 del_timer (&ehci->iaa_watchdog);
128}
129
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130enum ehci_timer_action {
131 TIMER_IO_WATCHDOG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 TIMER_ASYNC_SHRINK,
133 TIMER_ASYNC_OFF,
134};
135
136static inline void
137timer_action_done (struct ehci_hcd *ehci, enum ehci_timer_action action)
138{
139 clear_bit (action, &ehci->actions);
140}
141
142static inline void
143timer_action (struct ehci_hcd *ehci, enum ehci_timer_action action)
144{
145 if (!test_and_set_bit (action, &ehci->actions)) {
146 unsigned long t;
147
148 switch (action) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 case TIMER_IO_WATCHDOG:
150 t = EHCI_IO_JIFFIES;
151 break;
152 case TIMER_ASYNC_OFF:
153 t = EHCI_ASYNC_JIFFIES;
154 break;
155 // case TIMER_ASYNC_SHRINK:
156 default:
157 t = EHCI_SHRINK_JIFFIES;
158 break;
159 }
160 t += jiffies;
161 // all timings except IAA watchdog can be overridden.
162 // async queue SHRINK often precedes IAA. while it's ready
163 // to go OFF neither can matter, and afterwards the IO
164 // watchdog stops unless there's still periodic traffic.
David Brownell26f953f2006-09-18 17:03:16 -0700165 if (time_before_eq(t, ehci->watchdog.expires)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 && timer_pending (&ehci->watchdog))
167 return;
168 mod_timer (&ehci->watchdog, t);
169 }
170}
171
172/*-------------------------------------------------------------------------*/
173
174/* EHCI register interface, corresponds to EHCI Revision 0.95 specification */
175
176/* Section 2.2 Host Controller Capability Registers */
177struct ehci_caps {
178 /* these fields are specified as 8 and 16 bit registers,
179 * but some hosts can't perform 8 or 16 bit PCI accesses.
180 */
David Brownell56c1e262005-04-09 09:00:29 -0700181 u32 hc_capbase;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182#define HC_LENGTH(p) (((p)>>00)&0x00ff) /* bits 7:0 */
183#define HC_VERSION(p) (((p)>>16)&0xffff) /* bits 31:16 */
184 u32 hcs_params; /* HCSPARAMS - offset 0x4 */
185#define HCS_DEBUG_PORT(p) (((p)>>20)&0xf) /* bits 23:20, debug port? */
186#define HCS_INDICATOR(p) ((p)&(1 << 16)) /* true: has port indicators */
187#define HCS_N_CC(p) (((p)>>12)&0xf) /* bits 15:12, #companion HCs */
188#define HCS_N_PCC(p) (((p)>>8)&0xf) /* bits 11:8, ports per CC */
David Brownell53bd6a62006-08-30 14:50:06 -0700189#define HCS_PORTROUTED(p) ((p)&(1 << 7)) /* true: port routing */
190#define HCS_PPC(p) ((p)&(1 << 4)) /* true: port power control */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191#define HCS_N_PORTS(p) (((p)>>0)&0xf) /* bits 3:0, ports on HC */
192
193 u32 hcc_params; /* HCCPARAMS - offset 0x8 */
194#define HCC_EXT_CAPS(p) (((p)>>8)&0xff) /* for pci extended caps */
195#define HCC_ISOC_CACHE(p) ((p)&(1 << 7)) /* true: can cache isoc frame */
196#define HCC_ISOC_THRES(p) (((p)>>4)&0x7) /* bits 6:4, uframes cached */
197#define HCC_CANPARK(p) ((p)&(1 << 2)) /* true: can park on async qh */
198#define HCC_PGM_FRAMELISTLEN(p) ((p)&(1 << 1)) /* true: periodic_size changes*/
199#define HCC_64BIT_ADDR(p) ((p)&(1)) /* true: can use 64-bit addr */
200 u8 portroute [8]; /* nibbles for routing - offset 0xC */
201} __attribute__ ((packed));
202
203
204/* Section 2.3 Host Controller Operational Registers */
205struct ehci_regs {
206
207 /* USBCMD: offset 0x00 */
208 u32 command;
209/* 23:16 is r/w intr rate, in microframes; default "8" == 1/msec */
210#define CMD_PARK (1<<11) /* enable "park" on async qh */
211#define CMD_PARK_CNT(c) (((c)>>8)&3) /* how many transfers to park for */
212#define CMD_LRESET (1<<7) /* partial reset (no ports, etc) */
213#define CMD_IAAD (1<<6) /* "doorbell" interrupt async advance */
214#define CMD_ASE (1<<5) /* async schedule enable */
David Brownell53bd6a62006-08-30 14:50:06 -0700215#define CMD_PSE (1<<4) /* periodic schedule enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216/* 3:2 is periodic frame list size */
217#define CMD_RESET (1<<1) /* reset HC not bus */
218#define CMD_RUN (1<<0) /* start/stop HC */
219
220 /* USBSTS: offset 0x04 */
221 u32 status;
222#define STS_ASS (1<<15) /* Async Schedule Status */
223#define STS_PSS (1<<14) /* Periodic Schedule Status */
224#define STS_RECL (1<<13) /* Reclamation */
225#define STS_HALT (1<<12) /* Not running (any reason) */
226/* some bits reserved */
227 /* these STS_* flags are also intr_enable bits (USBINTR) */
228#define STS_IAA (1<<5) /* Interrupted on async advance */
229#define STS_FATAL (1<<4) /* such as some PCI access errors */
230#define STS_FLR (1<<3) /* frame list rolled over */
231#define STS_PCD (1<<2) /* port change detect */
232#define STS_ERR (1<<1) /* "error" completion (overflow, ...) */
233#define STS_INT (1<<0) /* "normal" completion (short, ...) */
234
235 /* USBINTR: offset 0x08 */
236 u32 intr_enable;
237
238 /* FRINDEX: offset 0x0C */
239 u32 frame_index; /* current microframe number */
240 /* CTRLDSSEGMENT: offset 0x10 */
David Brownell53bd6a62006-08-30 14:50:06 -0700241 u32 segment; /* address bits 63:32 if needed */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 /* PERIODICLISTBASE: offset 0x14 */
David Brownell53bd6a62006-08-30 14:50:06 -0700243 u32 frame_list; /* points to periodic list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 /* ASYNCLISTADDR: offset 0x18 */
245 u32 async_next; /* address of next async queue head */
246
247 u32 reserved [9];
248
249 /* CONFIGFLAG: offset 0x40 */
250 u32 configured_flag;
251#define FLAG_CF (1<<0) /* true: we'll support "high speed" */
252
253 /* PORTSC: offset 0x44 */
254 u32 port_status [0]; /* up to N_PORTS */
255/* 31:23 reserved */
256#define PORT_WKOC_E (1<<22) /* wake on overcurrent (enable) */
257#define PORT_WKDISC_E (1<<21) /* wake on disconnect (enable) */
258#define PORT_WKCONN_E (1<<20) /* wake on connect (enable) */
259/* 19:16 for port testing */
260#define PORT_LED_OFF (0<<14)
261#define PORT_LED_AMBER (1<<14)
262#define PORT_LED_GREEN (2<<14)
263#define PORT_LED_MASK (3<<14)
264#define PORT_OWNER (1<<13) /* true: companion hc owns this port */
265#define PORT_POWER (1<<12) /* true: has power (see PPC) */
266#define PORT_USB11(x) (((x)&(3<<10))==(1<<10)) /* USB 1.1 device */
267/* 11:10 for detecting lowspeed devices (reset vs release ownership) */
268/* 9 reserved */
269#define PORT_RESET (1<<8) /* reset port */
270#define PORT_SUSPEND (1<<7) /* suspend port */
271#define PORT_RESUME (1<<6) /* resume it */
272#define PORT_OCC (1<<5) /* over current change */
273#define PORT_OC (1<<4) /* over current active */
274#define PORT_PEC (1<<3) /* port enable change */
275#define PORT_PE (1<<2) /* port enable */
276#define PORT_CSC (1<<1) /* connect status change */
277#define PORT_CONNECT (1<<0) /* device connected */
David Brownell10f65242005-08-31 10:55:38 -0700278#define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_OCC)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279} __attribute__ ((packed));
280
281/* Appendix C, Debug port ... intended for use with special "debug devices"
282 * that can help if there's no serial console. (nonstandard enumeration.)
283 */
284struct ehci_dbg_port {
285 u32 control;
286#define DBGP_OWNER (1<<30)
287#define DBGP_ENABLED (1<<28)
288#define DBGP_DONE (1<<16)
289#define DBGP_INUSE (1<<10)
David Brownell56c1e262005-04-09 09:00:29 -0700290#define DBGP_ERRCODE(x) (((x)>>7)&0x07)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291# define DBGP_ERR_BAD 1
292# define DBGP_ERR_SIGNAL 2
293#define DBGP_ERROR (1<<6)
294#define DBGP_GO (1<<5)
295#define DBGP_OUT (1<<4)
296#define DBGP_LEN(x) (((x)>>0)&0x0f)
297 u32 pids;
298#define DBGP_PID_GET(x) (((x)>>16)&0xff)
David Brownell56c1e262005-04-09 09:00:29 -0700299#define DBGP_PID_SET(data,tok) (((data)<<8)|(tok))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 u32 data03;
301 u32 data47;
302 u32 address;
David Brownell56c1e262005-04-09 09:00:29 -0700303#define DBGP_EPADDR(dev,ep) (((dev)<<8)|(ep))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304} __attribute__ ((packed));
305
306/*-------------------------------------------------------------------------*/
307
308#define QTD_NEXT(dma) cpu_to_le32((u32)dma)
309
310/*
311 * EHCI Specification 0.95 Section 3.5
David Brownell53bd6a62006-08-30 14:50:06 -0700312 * QTD: describe data transfer components (buffer, direction, ...)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
314 *
315 * These are associated only with "QH" (Queue Head) structures,
316 * used with control, bulk, and interrupt transfers.
317 */
318struct ehci_qtd {
319 /* first part defined by EHCI spec */
320 __le32 hw_next; /* see EHCI 3.5.1 */
321 __le32 hw_alt_next; /* see EHCI 3.5.2 */
David Brownell53bd6a62006-08-30 14:50:06 -0700322 __le32 hw_token; /* see EHCI 3.5.3 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323#define QTD_TOGGLE (1 << 31) /* data toggle */
324#define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
325#define QTD_IOC (1 << 15) /* interrupt on complete */
326#define QTD_CERR(tok) (((tok)>>10) & 0x3)
327#define QTD_PID(tok) (((tok)>>8) & 0x3)
328#define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
329#define QTD_STS_HALT (1 << 6) /* halted on error */
330#define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
331#define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
332#define QTD_STS_XACT (1 << 3) /* device gave illegal response */
333#define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
334#define QTD_STS_STS (1 << 1) /* split transaction state */
335#define QTD_STS_PING (1 << 0) /* issue PING? */
336 __le32 hw_buf [5]; /* see EHCI 3.5.4 */
337 __le32 hw_buf_hi [5]; /* Appendix B */
338
339 /* the rest is HCD-private */
340 dma_addr_t qtd_dma; /* qtd address */
341 struct list_head qtd_list; /* sw qtd list */
342 struct urb *urb; /* qtd's urb */
343 size_t length; /* length of buffer */
344} __attribute__ ((aligned (32)));
345
346/* mask NakCnt+T in qh->hw_alt_next */
347#define QTD_MASK __constant_cpu_to_le32 (~0x1f)
348
349#define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
350
351/*-------------------------------------------------------------------------*/
352
353/* type tag from {qh,itd,sitd,fstn}->hw_next */
354#define Q_NEXT_TYPE(dma) ((dma) & __constant_cpu_to_le32 (3 << 1))
355
356/* values for that type tag */
357#define Q_TYPE_ITD __constant_cpu_to_le32 (0 << 1)
358#define Q_TYPE_QH __constant_cpu_to_le32 (1 << 1)
David Brownell53bd6a62006-08-30 14:50:06 -0700359#define Q_TYPE_SITD __constant_cpu_to_le32 (2 << 1)
360#define Q_TYPE_FSTN __constant_cpu_to_le32 (3 << 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361
362/* next async queue entry, or pointer to interrupt/periodic QH */
363#define QH_NEXT(dma) (cpu_to_le32(((u32)dma)&~0x01f)|Q_TYPE_QH)
364
365/* for periodic/async schedules and qtd lists, mark end of list */
366#define EHCI_LIST_END __constant_cpu_to_le32(1) /* "null pointer" to hw */
367
368/*
369 * Entries in periodic shadow table are pointers to one of four kinds
370 * of data structure. That's dictated by the hardware; a type tag is
371 * encoded in the low bits of the hardware's periodic schedule. Use
372 * Q_NEXT_TYPE to get the tag.
373 *
374 * For entries in the async schedule, the type tag always says "qh".
375 */
376union ehci_shadow {
David Brownell53bd6a62006-08-30 14:50:06 -0700377 struct ehci_qh *qh; /* Q_TYPE_QH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 struct ehci_itd *itd; /* Q_TYPE_ITD */
379 struct ehci_sitd *sitd; /* Q_TYPE_SITD */
380 struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
David Brownell9a5d3e92005-04-18 17:39:23 -0700381 __le32 *hw_next; /* (all types) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 void *ptr;
383};
384
385/*-------------------------------------------------------------------------*/
386
387/*
388 * EHCI Specification 0.95 Section 3.6
389 * QH: describes control/bulk/interrupt endpoints
390 * See Fig 3-7 "Queue Head Structure Layout".
391 *
392 * These appear in both the async and (for interrupt) periodic schedules.
393 */
394
395struct ehci_qh {
396 /* first part defined by EHCI spec */
397 __le32 hw_next; /* see EHCI 3.6.1 */
398 __le32 hw_info1; /* see EHCI 3.6.2 */
399#define QH_HEAD 0x00008000
400 __le32 hw_info2; /* see EHCI 3.6.2 */
David Brownell7dedacf2005-08-04 18:06:41 -0700401#define QH_SMASK 0x000000ff
402#define QH_CMASK 0x0000ff00
403#define QH_HUBADDR 0x007f0000
404#define QH_HUBPORT 0x3f800000
405#define QH_MULT 0xc0000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 __le32 hw_current; /* qtd list - see EHCI 3.6.4 */
David Brownell53bd6a62006-08-30 14:50:06 -0700407
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 /* qtd overlay (hardware parts of a struct ehci_qtd) */
409 __le32 hw_qtd_next;
410 __le32 hw_alt_next;
411 __le32 hw_token;
412 __le32 hw_buf [5];
413 __le32 hw_buf_hi [5];
414
415 /* the rest is HCD-private */
416 dma_addr_t qh_dma; /* address of qh */
417 union ehci_shadow qh_next; /* ptr to qh; or periodic */
418 struct list_head qtd_list; /* sw qtd list */
419 struct ehci_qtd *dummy;
420 struct ehci_qh *reclaim; /* next to reclaim */
421
422 struct ehci_hcd *ehci;
423 struct kref kref;
424 unsigned stamp;
425
426 u8 qh_state;
427#define QH_STATE_LINKED 1 /* HC sees this */
428#define QH_STATE_UNLINK 2 /* HC may still see this */
429#define QH_STATE_IDLE 3 /* HC doesn't see this */
430#define QH_STATE_UNLINK_WAIT 4 /* LINKED and on reclaim q */
431#define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
432
433 /* periodic schedule info */
434 u8 usecs; /* intr bandwidth */
435 u8 gap_uf; /* uframes split/csplit gap */
436 u8 c_usecs; /* ... split completion bw */
david-b@pacbell.netd0384202005-08-13 18:44:58 -0700437 u16 tt_usecs; /* tt downstream bandwidth */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 unsigned short period; /* polling interval */
439 unsigned short start; /* where polling starts */
440#define NO_FRAME ((unsigned short)~0) /* pick new start */
441 struct usb_device *dev; /* access to TT */
442} __attribute__ ((aligned (32)));
443
444/*-------------------------------------------------------------------------*/
445
446/* description of one iso transaction (up to 3 KB data if highspeed) */
447struct ehci_iso_packet {
448 /* These will be copied to iTD when scheduling */
449 u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
450 __le32 transaction; /* itd->hw_transaction[i] |= */
451 u8 cross; /* buf crosses pages */
452 /* for full speed OUT splits */
453 u32 buf1;
454};
455
456/* temporary schedule data for packets from iso urbs (both speeds)
457 * each packet is one logical usb transaction to the device (not TT),
458 * beginning at stream->next_uframe
459 */
460struct ehci_iso_sched {
461 struct list_head td_list;
462 unsigned span;
463 struct ehci_iso_packet packet [0];
464};
465
466/*
467 * ehci_iso_stream - groups all (s)itds for this endpoint.
468 * acts like a qh would, if EHCI had them for ISO.
469 */
470struct ehci_iso_stream {
471 /* first two fields match QH, but info1 == 0 */
472 __le32 hw_next;
473 __le32 hw_info1;
474
475 u32 refcount;
476 u8 bEndpointAddress;
477 u8 highspeed;
478 u16 depth; /* depth in uframes */
479 struct list_head td_list; /* queued itds/sitds */
480 struct list_head free_list; /* list of unused itds/sitds */
481 struct usb_device *udev;
David Brownell53bd6a62006-08-30 14:50:06 -0700482 struct usb_host_endpoint *ep;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483
484 /* output of (re)scheduling */
485 unsigned long start; /* jiffies */
486 unsigned long rescheduled;
487 int next_uframe;
488 __le32 splits;
489
490 /* the rest is derived from the endpoint descriptor,
491 * trusting urb->interval == f(epdesc->bInterval) and
492 * including the extra info for hw_bufp[0..2]
493 */
494 u8 interval;
495 u8 usecs, c_usecs;
david-b@pacbell.netd0384202005-08-13 18:44:58 -0700496 u16 tt_usecs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 u16 maxp;
498 u16 raw_mask;
499 unsigned bandwidth;
500
501 /* This is used to initialize iTD's hw_bufp fields */
David Brownell53bd6a62006-08-30 14:50:06 -0700502 __le32 buf0;
503 __le32 buf1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 __le32 buf2;
505
506 /* this is used to initialize sITD's tt info */
507 __le32 address;
508};
509
510/*-------------------------------------------------------------------------*/
511
512/*
513 * EHCI Specification 0.95 Section 3.3
514 * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
515 *
516 * Schedule records for high speed iso xfers
517 */
518struct ehci_itd {
519 /* first part defined by EHCI spec */
520 __le32 hw_next; /* see EHCI 3.3.1 */
521 __le32 hw_transaction [8]; /* see EHCI 3.3.2 */
522#define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
523#define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
524#define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
525#define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
526#define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
527#define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
528
529#define ITD_ACTIVE __constant_cpu_to_le32(EHCI_ISOC_ACTIVE)
530
David Brownell53bd6a62006-08-30 14:50:06 -0700531 __le32 hw_bufp [7]; /* see EHCI 3.3.3 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 __le32 hw_bufp_hi [7]; /* Appendix B */
533
534 /* the rest is HCD-private */
535 dma_addr_t itd_dma; /* for this itd */
536 union ehci_shadow itd_next; /* ptr to periodic q entry */
537
538 struct urb *urb;
539 struct ehci_iso_stream *stream; /* endpoint's queue */
540 struct list_head itd_list; /* list of stream's itds */
541
542 /* any/all hw_transactions here may be used by that urb */
543 unsigned frame; /* where scheduled */
544 unsigned pg;
545 unsigned index[8]; /* in urb->iso_frame_desc */
546 u8 usecs[8];
547} __attribute__ ((aligned (32)));
548
549/*-------------------------------------------------------------------------*/
550
551/*
David Brownell53bd6a62006-08-30 14:50:06 -0700552 * EHCI Specification 0.95 Section 3.4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 * siTD, aka split-transaction isochronous Transfer Descriptor
554 * ... describe full speed iso xfers through TT in hubs
555 * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
556 */
557struct ehci_sitd {
558 /* first part defined by EHCI spec */
559 __le32 hw_next;
560/* uses bit field macros above - see EHCI 0.95 Table 3-8 */
561 __le32 hw_fullspeed_ep; /* EHCI table 3-9 */
562 __le32 hw_uframe; /* EHCI table 3-10 */
563 __le32 hw_results; /* EHCI table 3-11 */
564#define SITD_IOC (1 << 31) /* interrupt on completion */
565#define SITD_PAGE (1 << 30) /* buffer 0/1 */
566#define SITD_LENGTH(x) (0x3ff & ((x)>>16))
567#define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
568#define SITD_STS_ERR (1 << 6) /* error from TT */
569#define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
570#define SITD_STS_BABBLE (1 << 4) /* device was babbling */
571#define SITD_STS_XACT (1 << 3) /* illegal IN response */
572#define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
573#define SITD_STS_STS (1 << 1) /* split transaction state */
574
575#define SITD_ACTIVE __constant_cpu_to_le32(SITD_STS_ACTIVE)
576
577 __le32 hw_buf [2]; /* EHCI table 3-12 */
578 __le32 hw_backpointer; /* EHCI table 3-13 */
579 __le32 hw_buf_hi [2]; /* Appendix B */
580
581 /* the rest is HCD-private */
582 dma_addr_t sitd_dma;
583 union ehci_shadow sitd_next; /* ptr to periodic q entry */
584
585 struct urb *urb;
586 struct ehci_iso_stream *stream; /* endpoint's queue */
587 struct list_head sitd_list; /* list of stream's sitds */
588 unsigned frame;
589 unsigned index;
590} __attribute__ ((aligned (32)));
591
592/*-------------------------------------------------------------------------*/
593
594/*
595 * EHCI Specification 0.96 Section 3.7
596 * Periodic Frame Span Traversal Node (FSTN)
597 *
598 * Manages split interrupt transactions (using TT) that span frame boundaries
599 * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
600 * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
601 * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
602 */
603struct ehci_fstn {
604 __le32 hw_next; /* any periodic q entry */
605 __le32 hw_prev; /* qh or EHCI_LIST_END */
606
607 /* the rest is HCD-private */
608 dma_addr_t fstn_dma;
609 union ehci_shadow fstn_next; /* ptr to periodic q entry */
610} __attribute__ ((aligned (32)));
611
612/*-------------------------------------------------------------------------*/
613
614#ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
615
616/*
617 * Some EHCI controllers have a Transaction Translator built into the
618 * root hub. This is a non-standard feature. Each controller will need
619 * to add code to the following inline functions, and call them as
620 * needed (mostly in root hub code).
621 */
622
623#define ehci_is_TDI(e) ((e)->is_tdi_rh_tt)
624
625/* Returns the speed of a device attached to a port on the root hub. */
626static inline unsigned int
627ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
628{
629 if (ehci_is_TDI(ehci)) {
630 switch ((portsc>>26)&3) {
631 case 0:
632 return 0;
633 case 1:
634 return (1<<USB_PORT_FEAT_LOWSPEED);
635 case 2:
636 default:
637 return (1<<USB_PORT_FEAT_HIGHSPEED);
638 }
639 }
640 return (1<<USB_PORT_FEAT_HIGHSPEED);
641}
642
643#else
644
645#define ehci_is_TDI(e) (0)
646
647#define ehci_port_speed(ehci, portsc) (1<<USB_PORT_FEAT_HIGHSPEED)
648#endif
649
650/*-------------------------------------------------------------------------*/
651
Kumar Gala8cd42e92006-01-20 13:57:52 -0800652#ifdef CONFIG_PPC_83xx
653/* Some Freescale processors have an erratum in which the TT
654 * port number in the queue head was 0..N-1 instead of 1..N.
655 */
656#define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
657#else
658#define ehci_has_fsl_portno_bug(e) (0)
659#endif
660
661
662/*-------------------------------------------------------------------------*/
663
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664#ifndef DEBUG
665#define STUB_DEBUG_FILES
666#endif /* DEBUG */
667
668/*-------------------------------------------------------------------------*/
669
670#endif /* __LINUX_EHCI_HCD_H */