blob: bd193f9bbcee2c565684e0f0650b545c56f324ab [file] [log] [blame]
Zhi Wang12d14cc2016-08-30 11:06:17 +08001/*
2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Ke Yu
25 * Kevin Tian <kevin.tian@intel.com>
26 * Dexuan Cui
27 *
28 * Contributors:
29 * Tina Zhang <tina.zhang@intel.com>
30 * Min He <min.he@intel.com>
31 * Niu Bing <bing.niu@intel.com>
32 * Zhi Wang <zhi.a.wang@intel.com>
33 *
34 */
35
36#ifndef _GVT_MMIO_H_
37#define _GVT_MMIO_H_
38
39struct intel_gvt;
40struct intel_vgpu;
41
fred gaoa1dcba92017-05-25 15:32:27 +080042#define D_BDW (1 << 0)
43#define D_SKL (1 << 1)
44#define D_KBL (1 << 2)
Zhi Wang12d14cc2016-08-30 11:06:17 +080045
Xu Han18af19d2017-03-29 10:13:56 +080046#define D_GEN9PLUS (D_SKL | D_KBL)
47#define D_GEN8PLUS (D_BDW | D_SKL | D_KBL)
Zhi Wang12d14cc2016-08-30 11:06:17 +080048
Xu Han18af19d2017-03-29 10:13:56 +080049#define D_SKL_PLUS (D_SKL | D_KBL)
50#define D_BDW_PLUS (D_BDW | D_SKL | D_KBL)
Zhi Wang12d14cc2016-08-30 11:06:17 +080051
fred gaoa1dcba92017-05-25 15:32:27 +080052#define D_PRE_SKL (D_BDW)
53#define D_ALL (D_BDW | D_SKL | D_KBL)
Zhi Wang12d14cc2016-08-30 11:06:17 +080054
55struct intel_gvt_mmio_info {
56 u32 offset;
57 u32 size;
58 u32 length;
59 u32 addr_mask;
60 u64 ro_mask;
61 u32 device;
62 int (*read)(struct intel_vgpu *, unsigned int, void *, unsigned int);
63 int (*write)(struct intel_vgpu *, unsigned int, void *, unsigned int);
64 u32 addr_range;
65 struct hlist_node node;
66};
67
68unsigned long intel_gvt_get_device_type(struct intel_gvt *gvt);
69bool intel_gvt_match_device(struct intel_gvt *gvt, unsigned long device);
70
71int intel_gvt_setup_mmio_info(struct intel_gvt *gvt);
72void intel_gvt_clean_mmio_info(struct intel_gvt *gvt);
73
74struct intel_gvt_mmio_info *intel_gvt_find_mmio_info(struct intel_gvt *gvt,
75 unsigned int offset);
76#define INTEL_GVT_MMIO_OFFSET(reg) ({ \
77 typeof(reg) __reg = reg; \
78 u32 *offset = (u32 *)&__reg; \
79 *offset; \
80})
81
Changbin Ducdcc4342017-01-13 11:16:00 +080082int intel_vgpu_init_mmio(struct intel_vgpu *vgpu);
Changbin Du97d58f72017-01-13 11:16:01 +080083void intel_vgpu_reset_mmio(struct intel_vgpu *vgpu);
Changbin Ducdcc4342017-01-13 11:16:00 +080084void intel_vgpu_clean_mmio(struct intel_vgpu *vgpu);
85
Zhi Wange39c5ad2016-09-02 13:33:29 +080086int intel_vgpu_gpa_to_mmio_offset(struct intel_vgpu *vgpu, u64 gpa);
Jike Song9ec1e662016-11-03 18:38:35 +080087
88int intel_vgpu_emulate_mmio_read(struct intel_vgpu *vgpu, u64 pa,
89 void *p_data, unsigned int bytes);
90int intel_vgpu_emulate_mmio_write(struct intel_vgpu *vgpu, u64 pa,
91 void *p_data, unsigned int bytes);
Zhi Wange39c5ad2016-09-02 13:33:29 +080092bool intel_gvt_mmio_is_cmd_access(struct intel_gvt *gvt,
93 unsigned int offset);
94bool intel_gvt_mmio_is_unalign(struct intel_gvt *gvt, unsigned int offset);
95void intel_gvt_mmio_set_accessed(struct intel_gvt *gvt, unsigned int offset);
96void intel_gvt_mmio_set_cmd_accessed(struct intel_gvt *gvt,
97 unsigned int offset);
98bool intel_gvt_mmio_has_mode_mask(struct intel_gvt *gvt, unsigned int offset);
99int intel_vgpu_default_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
100 void *p_data, unsigned int bytes);
101int intel_vgpu_default_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
102 void *p_data, unsigned int bytes);
Zhao Yan4938ca92017-03-09 10:09:44 +0800103
104bool intel_gvt_in_force_nonpriv_whitelist(struct intel_gvt *gvt,
105 unsigned int offset);
Zhi Wang12d14cc2016-08-30 11:06:17 +0800106#endif