blob: 876f54aa42f769f1adc6868f3825cb4d355c1fca [file] [log] [blame]
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001/*
2 * Faraday FTGMAC100 Gigabit Ethernet
3 *
4 * (C) Copyright 2009-2011 Faraday Technology
5 * Po-Yu Chuang <ratbert@faraday-tech.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
20 */
21
22#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
23
24#include <linux/dma-mapping.h>
25#include <linux/etherdevice.h>
26#include <linux/ethtool.h>
Thomas Faber17f1bbc2012-01-18 13:45:44 +000027#include <linux/interrupt.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000028#include <linux/io.h>
29#include <linux/module.h>
30#include <linux/netdevice.h>
Mark Brown3af887c2017-03-30 17:00:12 +010031#include <linux/of.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000032#include <linux/phy.h>
33#include <linux/platform_device.h>
Mark Brown3af887c2017-03-30 17:00:12 +010034#include <linux/property.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000035#include <net/ip.h>
Gavin Shanbd466c32016-07-19 11:54:23 +100036#include <net/ncsi.h>
Po-Yu Chuang69785b72011-06-08 23:32:48 +000037
38#include "ftgmac100.h"
39
40#define DRV_NAME "ftgmac100"
41#define DRV_VERSION "0.7"
42
43#define RX_QUEUE_ENTRIES 256 /* must be power of 2 */
44#define TX_QUEUE_ENTRIES 512 /* must be power of 2 */
45
46#define MAX_PKT_SIZE 1518
47#define RX_BUF_SIZE PAGE_SIZE /* must be smaller than 0x3fff */
48
Po-Yu Chuang69785b72011-06-08 23:32:48 +000049struct ftgmac100_descs {
50 struct ftgmac100_rxdes rxdes[RX_QUEUE_ENTRIES];
51 struct ftgmac100_txdes txdes[TX_QUEUE_ENTRIES];
52};
53
54struct ftgmac100 {
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100055 /* Registers */
Po-Yu Chuang69785b72011-06-08 23:32:48 +000056 struct resource *res;
57 void __iomem *base;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000058
59 struct ftgmac100_descs *descs;
60 dma_addr_t descs_dma_addr;
61
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100062 /* Rx ring */
Andrew Jefferyada66b52016-09-22 08:34:58 +093063 struct page *rx_pages[RX_QUEUE_ENTRIES];
Po-Yu Chuang69785b72011-06-08 23:32:48 +000064 unsigned int rx_pointer;
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100065 u32 rxdes0_edorr_mask;
66
67 /* Tx ring */
Po-Yu Chuang69785b72011-06-08 23:32:48 +000068 unsigned int tx_clean_pointer;
69 unsigned int tx_pointer;
70 unsigned int tx_pending;
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100071 u32 txdes0_edotr_mask;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000072 spinlock_t tx_lock;
73
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +100074 /* Scratch page to use when rx skb alloc fails */
75 void *rx_scratch;
76 dma_addr_t rx_scratch_dma;
77
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100078 /* Component structures */
Po-Yu Chuang69785b72011-06-08 23:32:48 +000079 struct net_device *netdev;
80 struct device *dev;
Gavin Shanbd466c32016-07-19 11:54:23 +100081 struct ncsi_dev *ndev;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000082 struct napi_struct napi;
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +100083 struct work_struct reset_task;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000084 struct mii_bus *mii_bus;
Andrew Jeffery7906a4d2016-09-22 08:34:59 +093085
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100086 /* Link management */
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +100087 int cur_speed;
88 int cur_duplex;
Benjamin Herrenschmidt831fb332017-04-05 12:28:43 +100089 bool use_ncsi;
90
91 /* Misc */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +100092 bool need_mac_restart;
Po-Yu Chuang69785b72011-06-08 23:32:48 +000093};
94
Po-Yu Chuang69785b72011-06-08 23:32:48 +000095static void ftgmac100_set_rx_ring_base(struct ftgmac100 *priv, dma_addr_t addr)
96{
97 iowrite32(addr, priv->base + FTGMAC100_OFFSET_RXR_BADR);
98}
99
100static void ftgmac100_set_rx_buffer_size(struct ftgmac100 *priv,
101 unsigned int size)
102{
103 size = FTGMAC100_RBSR_SIZE(size);
104 iowrite32(size, priv->base + FTGMAC100_OFFSET_RBSR);
105}
106
107static void ftgmac100_set_normal_prio_tx_ring_base(struct ftgmac100 *priv,
108 dma_addr_t addr)
109{
110 iowrite32(addr, priv->base + FTGMAC100_OFFSET_NPTXR_BADR);
111}
112
113static void ftgmac100_txdma_normal_prio_start_polling(struct ftgmac100 *priv)
114{
115 iowrite32(1, priv->base + FTGMAC100_OFFSET_NPTXPD);
116}
117
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000118static int ftgmac100_reset_mac(struct ftgmac100 *priv, u32 maccr)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000119{
120 struct net_device *netdev = priv->netdev;
121 int i;
122
123 /* NOTE: reset clears all registers */
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000124 iowrite32(maccr, priv->base + FTGMAC100_OFFSET_MACCR);
125 iowrite32(maccr | FTGMAC100_MACCR_SW_RST,
126 priv->base + FTGMAC100_OFFSET_MACCR);
127 for (i = 0; i < 50; i++) {
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000128 unsigned int maccr;
129
130 maccr = ioread32(priv->base + FTGMAC100_OFFSET_MACCR);
131 if (!(maccr & FTGMAC100_MACCR_SW_RST))
132 return 0;
133
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000134 udelay(1);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000135 }
136
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000137 netdev_err(netdev, "Hardware reset failed\n");
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000138 return -EIO;
139}
140
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000141static int ftgmac100_reset_and_config_mac(struct ftgmac100 *priv)
142{
143 u32 maccr = 0;
144
145 switch (priv->cur_speed) {
146 case SPEED_10:
147 case 0: /* no link */
148 break;
149
150 case SPEED_100:
151 maccr |= FTGMAC100_MACCR_FAST_MODE;
152 break;
153
154 case SPEED_1000:
155 maccr |= FTGMAC100_MACCR_GIGA_MODE;
156 break;
157 default:
158 netdev_err(priv->netdev, "Unknown speed %d !\n",
159 priv->cur_speed);
160 break;
161 }
162
163 /* (Re)initialize the queue pointers */
164 priv->rx_pointer = 0;
165 priv->tx_clean_pointer = 0;
166 priv->tx_pointer = 0;
167 priv->tx_pending = 0;
168
169 /* The doc says reset twice with 10us interval */
170 if (ftgmac100_reset_mac(priv, maccr))
171 return -EIO;
172 usleep_range(10, 1000);
173 return ftgmac100_reset_mac(priv, maccr);
174}
175
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000176static void ftgmac100_set_mac(struct ftgmac100 *priv, const unsigned char *mac)
177{
178 unsigned int maddr = mac[0] << 8 | mac[1];
179 unsigned int laddr = mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5];
180
181 iowrite32(maddr, priv->base + FTGMAC100_OFFSET_MAC_MADR);
182 iowrite32(laddr, priv->base + FTGMAC100_OFFSET_MAC_LADR);
183}
184
Gavin Shan113ce102016-07-19 11:54:22 +1000185static void ftgmac100_setup_mac(struct ftgmac100 *priv)
186{
187 u8 mac[ETH_ALEN];
188 unsigned int m;
189 unsigned int l;
190 void *addr;
191
192 addr = device_get_mac_address(priv->dev, mac, ETH_ALEN);
193 if (addr) {
194 ether_addr_copy(priv->netdev->dev_addr, mac);
195 dev_info(priv->dev, "Read MAC address %pM from device tree\n",
196 mac);
197 return;
198 }
199
200 m = ioread32(priv->base + FTGMAC100_OFFSET_MAC_MADR);
201 l = ioread32(priv->base + FTGMAC100_OFFSET_MAC_LADR);
202
203 mac[0] = (m >> 8) & 0xff;
204 mac[1] = m & 0xff;
205 mac[2] = (l >> 24) & 0xff;
206 mac[3] = (l >> 16) & 0xff;
207 mac[4] = (l >> 8) & 0xff;
208 mac[5] = l & 0xff;
209
Gavin Shan113ce102016-07-19 11:54:22 +1000210 if (is_valid_ether_addr(mac)) {
211 ether_addr_copy(priv->netdev->dev_addr, mac);
212 dev_info(priv->dev, "Read MAC address %pM from chip\n", mac);
213 } else {
214 eth_hw_addr_random(priv->netdev);
215 dev_info(priv->dev, "Generated random MAC address %pM\n",
216 priv->netdev->dev_addr);
217 }
218}
219
220static int ftgmac100_set_mac_addr(struct net_device *dev, void *p)
221{
222 int ret;
223
224 ret = eth_prepare_mac_addr_change(dev, p);
225 if (ret < 0)
226 return ret;
227
228 eth_commit_mac_addr_change(dev, p);
229 ftgmac100_set_mac(netdev_priv(dev), dev->dev_addr);
230
231 return 0;
232}
233
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000234static void ftgmac100_init_hw(struct ftgmac100 *priv)
235{
236 /* setup ring buffer base registers */
237 ftgmac100_set_rx_ring_base(priv,
238 priv->descs_dma_addr +
239 offsetof(struct ftgmac100_descs, rxdes));
240 ftgmac100_set_normal_prio_tx_ring_base(priv,
241 priv->descs_dma_addr +
242 offsetof(struct ftgmac100_descs, txdes));
243
244 ftgmac100_set_rx_buffer_size(priv, RX_BUF_SIZE);
245
246 iowrite32(FTGMAC100_APTC_RXPOLL_CNT(1), priv->base + FTGMAC100_OFFSET_APTC);
247
248 ftgmac100_set_mac(priv, priv->netdev->dev_addr);
249}
250
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000251static void ftgmac100_start_hw(struct ftgmac100 *priv)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000252{
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000253 u32 maccr = ioread32(priv->base + FTGMAC100_OFFSET_MACCR);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000254
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000255 /* Keep the original GMAC and FAST bits */
256 maccr &= (FTGMAC100_MACCR_FAST_MODE | FTGMAC100_MACCR_GIGA_MODE);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000257
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000258 /* Add all the main enable bits */
259 maccr |= FTGMAC100_MACCR_TXDMA_EN |
260 FTGMAC100_MACCR_RXDMA_EN |
261 FTGMAC100_MACCR_TXMAC_EN |
262 FTGMAC100_MACCR_RXMAC_EN |
263 FTGMAC100_MACCR_CRC_APD |
264 FTGMAC100_MACCR_PHY_LINK_LEVEL |
265 FTGMAC100_MACCR_RX_RUNT |
266 FTGMAC100_MACCR_RX_BROADPKT;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000267
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000268 /* Add other bits as needed */
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000269 if (priv->cur_duplex == DUPLEX_FULL)
270 maccr |= FTGMAC100_MACCR_FULLDUP;
271
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +1000272 /* Hit the HW */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000273 iowrite32(maccr, priv->base + FTGMAC100_OFFSET_MACCR);
274}
275
276static void ftgmac100_stop_hw(struct ftgmac100 *priv)
277{
278 iowrite32(0, priv->base + FTGMAC100_OFFSET_MACCR);
279}
280
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000281static bool ftgmac100_rxdes_first_segment(struct ftgmac100_rxdes *rxdes)
282{
283 return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_FRS);
284}
285
286static bool ftgmac100_rxdes_last_segment(struct ftgmac100_rxdes *rxdes)
287{
288 return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_LRS);
289}
290
291static bool ftgmac100_rxdes_packet_ready(struct ftgmac100_rxdes *rxdes)
292{
293 return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RXPKT_RDY);
294}
295
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930296static void ftgmac100_rxdes_set_dma_own(const struct ftgmac100 *priv,
297 struct ftgmac100_rxdes *rxdes)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000298{
299 /* clear status bits */
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930300 rxdes->rxdes0 &= cpu_to_le32(priv->rxdes0_edorr_mask);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000301}
302
303static bool ftgmac100_rxdes_rx_error(struct ftgmac100_rxdes *rxdes)
304{
305 return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RX_ERR);
306}
307
308static bool ftgmac100_rxdes_crc_error(struct ftgmac100_rxdes *rxdes)
309{
310 return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_CRC_ERR);
311}
312
313static bool ftgmac100_rxdes_frame_too_long(struct ftgmac100_rxdes *rxdes)
314{
315 return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_FTL);
316}
317
318static bool ftgmac100_rxdes_runt(struct ftgmac100_rxdes *rxdes)
319{
320 return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RUNT);
321}
322
323static bool ftgmac100_rxdes_odd_nibble(struct ftgmac100_rxdes *rxdes)
324{
325 return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RX_ODD_NB);
326}
327
328static unsigned int ftgmac100_rxdes_data_length(struct ftgmac100_rxdes *rxdes)
329{
330 return le32_to_cpu(rxdes->rxdes0) & FTGMAC100_RXDES0_VDBC;
331}
332
333static bool ftgmac100_rxdes_multicast(struct ftgmac100_rxdes *rxdes)
334{
335 return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_MULTICAST);
336}
337
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930338static void ftgmac100_rxdes_set_end_of_ring(const struct ftgmac100 *priv,
339 struct ftgmac100_rxdes *rxdes)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000340{
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930341 rxdes->rxdes0 |= cpu_to_le32(priv->rxdes0_edorr_mask);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000342}
343
344static void ftgmac100_rxdes_set_dma_addr(struct ftgmac100_rxdes *rxdes,
345 dma_addr_t addr)
346{
347 rxdes->rxdes3 = cpu_to_le32(addr);
348}
349
350static dma_addr_t ftgmac100_rxdes_get_dma_addr(struct ftgmac100_rxdes *rxdes)
351{
352 return le32_to_cpu(rxdes->rxdes3);
353}
354
355static bool ftgmac100_rxdes_is_tcp(struct ftgmac100_rxdes *rxdes)
356{
357 return (rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_PROT_MASK)) ==
358 cpu_to_le32(FTGMAC100_RXDES1_PROT_TCPIP);
359}
360
361static bool ftgmac100_rxdes_is_udp(struct ftgmac100_rxdes *rxdes)
362{
363 return (rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_PROT_MASK)) ==
364 cpu_to_le32(FTGMAC100_RXDES1_PROT_UDPIP);
365}
366
367static bool ftgmac100_rxdes_tcpcs_err(struct ftgmac100_rxdes *rxdes)
368{
369 return rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_TCP_CHKSUM_ERR);
370}
371
372static bool ftgmac100_rxdes_udpcs_err(struct ftgmac100_rxdes *rxdes)
373{
374 return rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_UDP_CHKSUM_ERR);
375}
376
377static bool ftgmac100_rxdes_ipcs_err(struct ftgmac100_rxdes *rxdes)
378{
379 return rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_IP_CHKSUM_ERR);
380}
381
Andrew Jefferyada66b52016-09-22 08:34:58 +0930382static inline struct page **ftgmac100_rxdes_page_slot(struct ftgmac100 *priv,
383 struct ftgmac100_rxdes *rxdes)
384{
385 return &priv->rx_pages[rxdes - priv->descs->rxdes];
386}
387
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000388/*
389 * rxdes2 is not used by hardware. We use it to keep track of page.
390 * Since hardware does not touch it, we can skip cpu_to_le32()/le32_to_cpu().
391 */
Andrew Jefferyada66b52016-09-22 08:34:58 +0930392static void ftgmac100_rxdes_set_page(struct ftgmac100 *priv,
393 struct ftgmac100_rxdes *rxdes,
394 struct page *page)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000395{
Andrew Jefferyada66b52016-09-22 08:34:58 +0930396 *ftgmac100_rxdes_page_slot(priv, rxdes) = page;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000397}
398
Andrew Jefferyada66b52016-09-22 08:34:58 +0930399static struct page *ftgmac100_rxdes_get_page(struct ftgmac100 *priv,
400 struct ftgmac100_rxdes *rxdes)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000401{
Andrew Jefferyada66b52016-09-22 08:34:58 +0930402 return *ftgmac100_rxdes_page_slot(priv, rxdes);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000403}
404
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000405static int ftgmac100_alloc_rx_page(struct ftgmac100 *priv,
406 struct ftgmac100_rxdes *rxdes, gfp_t gfp)
407{
408 struct net_device *netdev = priv->netdev;
409 struct page *page;
410 dma_addr_t map;
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000411 int err;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000412
413 page = alloc_page(gfp);
414 if (!page) {
415 if (net_ratelimit())
416 netdev_err(netdev, "failed to allocate rx page\n");
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000417 err = -ENOMEM;
418 map = priv->rx_scratch_dma;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000419 }
420
421 map = dma_map_page(priv->dev, page, 0, RX_BUF_SIZE, DMA_FROM_DEVICE);
422 if (unlikely(dma_mapping_error(priv->dev, map))) {
423 if (net_ratelimit())
424 netdev_err(netdev, "failed to map rx page\n");
425 __free_page(page);
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000426 err = -ENOMEM;
427 map = priv->rx_scratch_dma;
428 page = NULL;
Benjamin Herrenschmidtc06f73f2017-04-06 11:02:43 +1000429 }
430
431 ftgmac100_rxdes_set_page(priv, rxdes, page);
432 ftgmac100_rxdes_set_dma_addr(rxdes, map);
433 ftgmac100_rxdes_set_dma_own(priv, rxdes);
434 return 0;
435}
436
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000437static int ftgmac100_next_rx_pointer(int pointer)
438{
439 return (pointer + 1) & (RX_QUEUE_ENTRIES - 1);
440}
441
442static void ftgmac100_rx_pointer_advance(struct ftgmac100 *priv)
443{
444 priv->rx_pointer = ftgmac100_next_rx_pointer(priv->rx_pointer);
445}
446
447static struct ftgmac100_rxdes *ftgmac100_current_rxdes(struct ftgmac100 *priv)
448{
449 return &priv->descs->rxdes[priv->rx_pointer];
450}
451
452static struct ftgmac100_rxdes *
453ftgmac100_rx_locate_first_segment(struct ftgmac100 *priv)
454{
455 struct ftgmac100_rxdes *rxdes = ftgmac100_current_rxdes(priv);
456
457 while (ftgmac100_rxdes_packet_ready(rxdes)) {
458 if (ftgmac100_rxdes_first_segment(rxdes))
459 return rxdes;
460
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930461 ftgmac100_rxdes_set_dma_own(priv, rxdes);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000462 ftgmac100_rx_pointer_advance(priv);
463 rxdes = ftgmac100_current_rxdes(priv);
464 }
465
466 return NULL;
467}
468
469static bool ftgmac100_rx_packet_error(struct ftgmac100 *priv,
470 struct ftgmac100_rxdes *rxdes)
471{
472 struct net_device *netdev = priv->netdev;
473 bool error = false;
474
475 if (unlikely(ftgmac100_rxdes_rx_error(rxdes))) {
476 if (net_ratelimit())
477 netdev_info(netdev, "rx err\n");
478
479 netdev->stats.rx_errors++;
480 error = true;
481 }
482
483 if (unlikely(ftgmac100_rxdes_crc_error(rxdes))) {
484 if (net_ratelimit())
485 netdev_info(netdev, "rx crc err\n");
486
487 netdev->stats.rx_crc_errors++;
488 error = true;
489 } else if (unlikely(ftgmac100_rxdes_ipcs_err(rxdes))) {
490 if (net_ratelimit())
491 netdev_info(netdev, "rx IP checksum err\n");
492
493 error = true;
494 }
495
496 if (unlikely(ftgmac100_rxdes_frame_too_long(rxdes))) {
497 if (net_ratelimit())
498 netdev_info(netdev, "rx frame too long\n");
499
500 netdev->stats.rx_length_errors++;
501 error = true;
502 } else if (unlikely(ftgmac100_rxdes_runt(rxdes))) {
503 if (net_ratelimit())
504 netdev_info(netdev, "rx runt\n");
505
506 netdev->stats.rx_length_errors++;
507 error = true;
508 } else if (unlikely(ftgmac100_rxdes_odd_nibble(rxdes))) {
509 if (net_ratelimit())
510 netdev_info(netdev, "rx odd nibble\n");
511
512 netdev->stats.rx_length_errors++;
513 error = true;
514 }
515
516 return error;
517}
518
519static void ftgmac100_rx_drop_packet(struct ftgmac100 *priv)
520{
521 struct net_device *netdev = priv->netdev;
522 struct ftgmac100_rxdes *rxdes = ftgmac100_current_rxdes(priv);
523 bool done = false;
524
525 if (net_ratelimit())
526 netdev_dbg(netdev, "drop packet %p\n", rxdes);
527
528 do {
529 if (ftgmac100_rxdes_last_segment(rxdes))
530 done = true;
531
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930532 ftgmac100_rxdes_set_dma_own(priv, rxdes);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000533 ftgmac100_rx_pointer_advance(priv);
534 rxdes = ftgmac100_current_rxdes(priv);
535 } while (!done && ftgmac100_rxdes_packet_ready(rxdes));
536
537 netdev->stats.rx_dropped++;
538}
539
540static bool ftgmac100_rx_packet(struct ftgmac100 *priv, int *processed)
541{
542 struct net_device *netdev = priv->netdev;
543 struct ftgmac100_rxdes *rxdes;
544 struct sk_buff *skb;
Benjamin Herrenschmidtb1977bf2017-04-06 11:02:44 +1000545 struct page *page;
546 unsigned int size;
547 dma_addr_t map;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000548
549 rxdes = ftgmac100_rx_locate_first_segment(priv);
550 if (!rxdes)
551 return false;
552
Benjamin Herrenschmidtb1977bf2017-04-06 11:02:44 +1000553 /* We don't support segmented rx frames, so drop these
554 * along with packets with errors.
555 */
556 if (unlikely(!ftgmac100_rxdes_last_segment(rxdes) ||
557 ftgmac100_rx_packet_error(priv, rxdes))) {
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000558 ftgmac100_rx_drop_packet(priv);
559 return true;
560 }
561
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000562 /* If the packet had no buffer (failed to allocate earlier)
563 * then try to allocate one and skip
564 */
565 page = ftgmac100_rxdes_get_page(priv, rxdes);
566 if (!page) {
567 ftgmac100_alloc_rx_page(priv, rxdes, GFP_ATOMIC);
568 ftgmac100_rx_pointer_advance(priv);
569 return true;
570 }
571
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000572 /* start processing */
573 skb = netdev_alloc_skb_ip_align(netdev, 128);
574 if (unlikely(!skb)) {
575 if (net_ratelimit())
576 netdev_err(netdev, "rx skb alloc failed\n");
577
578 ftgmac100_rx_drop_packet(priv);
579 return true;
580 }
581
582 if (unlikely(ftgmac100_rxdes_multicast(rxdes)))
583 netdev->stats.multicast++;
584
585 /*
586 * It seems that HW does checksum incorrectly with fragmented packets,
587 * so we are conservative here - if HW checksum error, let software do
588 * the checksum again.
589 */
590 if ((ftgmac100_rxdes_is_tcp(rxdes) && !ftgmac100_rxdes_tcpcs_err(rxdes)) ||
591 (ftgmac100_rxdes_is_udp(rxdes) && !ftgmac100_rxdes_udpcs_err(rxdes)))
592 skb->ip_summed = CHECKSUM_UNNECESSARY;
593
Benjamin Herrenschmidtb1977bf2017-04-06 11:02:44 +1000594 map = ftgmac100_rxdes_get_dma_addr(rxdes);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000595
Benjamin Herrenschmidtb1977bf2017-04-06 11:02:44 +1000596 dma_unmap_page(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000597
Benjamin Herrenschmidtb1977bf2017-04-06 11:02:44 +1000598 size = ftgmac100_rxdes_data_length(rxdes);
599 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags, page, 0, size);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000600
Benjamin Herrenschmidtb1977bf2017-04-06 11:02:44 +1000601 skb->len += size;
602 skb->data_len += size;
603 skb->truesize += PAGE_SIZE;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000604
Benjamin Herrenschmidtb1977bf2017-04-06 11:02:44 +1000605 ftgmac100_alloc_rx_page(priv, rxdes, GFP_ATOMIC);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000606
Benjamin Herrenschmidtb1977bf2017-04-06 11:02:44 +1000607 ftgmac100_rx_pointer_advance(priv);
608 rxdes = ftgmac100_current_rxdes(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000609
Eric Dumazet6ecd09d2012-07-12 04:19:38 +0000610 /* Small frames are copied into linear part of skb to free one page */
611 if (skb->len <= 128) {
Eric Dumazet5935f812011-10-13 11:30:52 +0000612 skb->truesize -= PAGE_SIZE;
Eric Dumazet6ecd09d2012-07-12 04:19:38 +0000613 __pskb_pull_tail(skb, skb->len);
614 } else {
615 /* We pull the minimum amount into linear part */
616 __pskb_pull_tail(skb, ETH_HLEN);
617 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000618 skb->protocol = eth_type_trans(skb, netdev);
619
620 netdev->stats.rx_packets++;
621 netdev->stats.rx_bytes += skb->len;
622
623 /* push packet to protocol stack */
624 napi_gro_receive(&priv->napi, skb);
625
626 (*processed)++;
627 return true;
628}
629
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930630static void ftgmac100_txdes_reset(const struct ftgmac100 *priv,
631 struct ftgmac100_txdes *txdes)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000632{
633 /* clear all except end of ring bit */
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930634 txdes->txdes0 &= cpu_to_le32(priv->txdes0_edotr_mask);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000635 txdes->txdes1 = 0;
636 txdes->txdes2 = 0;
637 txdes->txdes3 = 0;
638}
639
640static bool ftgmac100_txdes_owned_by_dma(struct ftgmac100_txdes *txdes)
641{
642 return txdes->txdes0 & cpu_to_le32(FTGMAC100_TXDES0_TXDMA_OWN);
643}
644
645static void ftgmac100_txdes_set_dma_own(struct ftgmac100_txdes *txdes)
646{
647 /*
648 * Make sure dma own bit will not be set before any other
649 * descriptor fields.
650 */
651 wmb();
652 txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_TXDMA_OWN);
653}
654
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930655static void ftgmac100_txdes_set_end_of_ring(const struct ftgmac100 *priv,
656 struct ftgmac100_txdes *txdes)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000657{
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930658 txdes->txdes0 |= cpu_to_le32(priv->txdes0_edotr_mask);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000659}
660
661static void ftgmac100_txdes_set_first_segment(struct ftgmac100_txdes *txdes)
662{
663 txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_FTS);
664}
665
666static void ftgmac100_txdes_set_last_segment(struct ftgmac100_txdes *txdes)
667{
668 txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_LTS);
669}
670
671static void ftgmac100_txdes_set_buffer_size(struct ftgmac100_txdes *txdes,
672 unsigned int len)
673{
674 txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_TXBUF_SIZE(len));
675}
676
677static void ftgmac100_txdes_set_txint(struct ftgmac100_txdes *txdes)
678{
679 txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_TXIC);
680}
681
682static void ftgmac100_txdes_set_tcpcs(struct ftgmac100_txdes *txdes)
683{
684 txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_TCP_CHKSUM);
685}
686
687static void ftgmac100_txdes_set_udpcs(struct ftgmac100_txdes *txdes)
688{
689 txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_UDP_CHKSUM);
690}
691
692static void ftgmac100_txdes_set_ipcs(struct ftgmac100_txdes *txdes)
693{
694 txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_IP_CHKSUM);
695}
696
697static void ftgmac100_txdes_set_dma_addr(struct ftgmac100_txdes *txdes,
698 dma_addr_t addr)
699{
700 txdes->txdes3 = cpu_to_le32(addr);
701}
702
703static dma_addr_t ftgmac100_txdes_get_dma_addr(struct ftgmac100_txdes *txdes)
704{
705 return le32_to_cpu(txdes->txdes3);
706}
707
708/*
709 * txdes2 is not used by hardware. We use it to keep track of socket buffer.
710 * Since hardware does not touch it, we can skip cpu_to_le32()/le32_to_cpu().
711 */
712static void ftgmac100_txdes_set_skb(struct ftgmac100_txdes *txdes,
713 struct sk_buff *skb)
714{
715 txdes->txdes2 = (unsigned int)skb;
716}
717
718static struct sk_buff *ftgmac100_txdes_get_skb(struct ftgmac100_txdes *txdes)
719{
720 return (struct sk_buff *)txdes->txdes2;
721}
722
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000723static int ftgmac100_next_tx_pointer(int pointer)
724{
725 return (pointer + 1) & (TX_QUEUE_ENTRIES - 1);
726}
727
728static void ftgmac100_tx_pointer_advance(struct ftgmac100 *priv)
729{
730 priv->tx_pointer = ftgmac100_next_tx_pointer(priv->tx_pointer);
731}
732
733static void ftgmac100_tx_clean_pointer_advance(struct ftgmac100 *priv)
734{
735 priv->tx_clean_pointer = ftgmac100_next_tx_pointer(priv->tx_clean_pointer);
736}
737
738static struct ftgmac100_txdes *ftgmac100_current_txdes(struct ftgmac100 *priv)
739{
740 return &priv->descs->txdes[priv->tx_pointer];
741}
742
743static struct ftgmac100_txdes *
744ftgmac100_current_clean_txdes(struct ftgmac100 *priv)
745{
746 return &priv->descs->txdes[priv->tx_clean_pointer];
747}
748
749static bool ftgmac100_tx_complete_packet(struct ftgmac100 *priv)
750{
751 struct net_device *netdev = priv->netdev;
752 struct ftgmac100_txdes *txdes;
753 struct sk_buff *skb;
754 dma_addr_t map;
755
756 if (priv->tx_pending == 0)
757 return false;
758
759 txdes = ftgmac100_current_clean_txdes(priv);
760
761 if (ftgmac100_txdes_owned_by_dma(txdes))
762 return false;
763
764 skb = ftgmac100_txdes_get_skb(txdes);
765 map = ftgmac100_txdes_get_dma_addr(txdes);
766
767 netdev->stats.tx_packets++;
768 netdev->stats.tx_bytes += skb->len;
769
770 dma_unmap_single(priv->dev, map, skb_headlen(skb), DMA_TO_DEVICE);
771
772 dev_kfree_skb(skb);
773
Andrew Jeffery7906a4d2016-09-22 08:34:59 +0930774 ftgmac100_txdes_reset(priv, txdes);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000775
776 ftgmac100_tx_clean_pointer_advance(priv);
777
778 spin_lock(&priv->tx_lock);
779 priv->tx_pending--;
780 spin_unlock(&priv->tx_lock);
781 netif_wake_queue(netdev);
782
783 return true;
784}
785
786static void ftgmac100_tx_complete(struct ftgmac100 *priv)
787{
788 while (ftgmac100_tx_complete_packet(priv))
789 ;
790}
791
792static int ftgmac100_xmit(struct ftgmac100 *priv, struct sk_buff *skb,
793 dma_addr_t map)
794{
795 struct net_device *netdev = priv->netdev;
796 struct ftgmac100_txdes *txdes;
797 unsigned int len = (skb->len < ETH_ZLEN) ? ETH_ZLEN : skb->len;
798
799 txdes = ftgmac100_current_txdes(priv);
800 ftgmac100_tx_pointer_advance(priv);
801
802 /* setup TX descriptor */
803 ftgmac100_txdes_set_skb(txdes, skb);
804 ftgmac100_txdes_set_dma_addr(txdes, map);
805 ftgmac100_txdes_set_buffer_size(txdes, len);
806
807 ftgmac100_txdes_set_first_segment(txdes);
808 ftgmac100_txdes_set_last_segment(txdes);
809 ftgmac100_txdes_set_txint(txdes);
810 if (skb->ip_summed == CHECKSUM_PARTIAL) {
811 __be16 protocol = skb->protocol;
812
813 if (protocol == cpu_to_be16(ETH_P_IP)) {
814 u8 ip_proto = ip_hdr(skb)->protocol;
815
816 ftgmac100_txdes_set_ipcs(txdes);
817 if (ip_proto == IPPROTO_TCP)
818 ftgmac100_txdes_set_tcpcs(txdes);
819 else if (ip_proto == IPPROTO_UDP)
820 ftgmac100_txdes_set_udpcs(txdes);
821 }
822 }
823
824 spin_lock(&priv->tx_lock);
825 priv->tx_pending++;
826 if (priv->tx_pending == TX_QUEUE_ENTRIES)
827 netif_stop_queue(netdev);
828
829 /* start transmit */
830 ftgmac100_txdes_set_dma_own(txdes);
831 spin_unlock(&priv->tx_lock);
832
833 ftgmac100_txdma_normal_prio_start_polling(priv);
834
835 return NETDEV_TX_OK;
836}
837
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000838static void ftgmac100_free_buffers(struct ftgmac100 *priv)
839{
840 int i;
841
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000842 /* Free all RX buffers */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000843 for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
844 struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[i];
Andrew Jefferyada66b52016-09-22 08:34:58 +0930845 struct page *page = ftgmac100_rxdes_get_page(priv, rxdes);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000846 dma_addr_t map = ftgmac100_rxdes_get_dma_addr(rxdes);
847
848 if (!page)
849 continue;
850
851 dma_unmap_page(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
852 __free_page(page);
853 }
854
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000855 /* Free all TX buffers */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000856 for (i = 0; i < TX_QUEUE_ENTRIES; i++) {
857 struct ftgmac100_txdes *txdes = &priv->descs->txdes[i];
858 struct sk_buff *skb = ftgmac100_txdes_get_skb(txdes);
859 dma_addr_t map = ftgmac100_txdes_get_dma_addr(txdes);
860
861 if (!skb)
862 continue;
863
864 dma_unmap_single(priv->dev, map, skb_headlen(skb), DMA_TO_DEVICE);
Eric Dumazet0113e342014-01-16 23:38:24 -0800865 kfree_skb(skb);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000866 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000867}
868
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000869static void ftgmac100_free_rings(struct ftgmac100 *priv)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000870{
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000871 /* Free descriptors */
872 if (priv->descs)
873 dma_free_coherent(priv->dev, sizeof(struct ftgmac100_descs),
874 priv->descs, priv->descs_dma_addr);
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000875
876 /* Free scratch packet buffer */
877 if (priv->rx_scratch)
878 dma_free_coherent(priv->dev, RX_BUF_SIZE,
879 priv->rx_scratch, priv->rx_scratch_dma);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000880}
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000881
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000882static int ftgmac100_alloc_rings(struct ftgmac100 *priv)
883{
884 /* Allocate descriptors */
Joe Perchesede23fa82013-08-26 22:45:23 -0700885 priv->descs = dma_zalloc_coherent(priv->dev,
886 sizeof(struct ftgmac100_descs),
887 &priv->descs_dma_addr, GFP_KERNEL);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000888 if (!priv->descs)
889 return -ENOMEM;
890
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000891 /* Allocate scratch packet buffer */
892 priv->rx_scratch = dma_alloc_coherent(priv->dev,
893 RX_BUF_SIZE,
894 &priv->rx_scratch_dma,
895 GFP_KERNEL);
896 if (!priv->rx_scratch)
897 return -ENOMEM;
898
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000899 return 0;
900}
901
902static void ftgmac100_init_rings(struct ftgmac100 *priv)
903{
904 int i;
905
906 /* Initialize RX ring */
Benjamin Herrenschmidtd72e01a2017-04-06 11:02:45 +1000907 for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
908 struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[i];
909 ftgmac100_rxdes_set_dma_addr(rxdes, priv->rx_scratch_dma);
910 rxdes->rxdes0 = 0;
911 }
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000912 ftgmac100_rxdes_set_end_of_ring(priv, &priv->descs->rxdes[i - 1]);
913
914 /* Initialize TX ring */
915 for (i = 0; i < TX_QUEUE_ENTRIES; i++)
916 priv->descs->txdes[i].txdes0 = 0;
917 ftgmac100_txdes_set_end_of_ring(priv, &priv->descs->txdes[i -1]);
918}
919
920static int ftgmac100_alloc_rx_buffers(struct ftgmac100 *priv)
921{
922 int i;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000923
924 for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
925 struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[i];
926
927 if (ftgmac100_alloc_rx_page(priv, rxdes, GFP_KERNEL))
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +1000928 return -ENOMEM;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000929 }
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000930 return 0;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000931}
932
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000933static void ftgmac100_adjust_link(struct net_device *netdev)
934{
935 struct ftgmac100 *priv = netdev_priv(netdev);
Philippe Reynesb3c40ad2016-05-16 01:35:13 +0200936 struct phy_device *phydev = netdev->phydev;
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000937 int new_speed;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000938
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000939 /* We store "no link" as speed 0 */
940 if (!phydev->link)
941 new_speed = 0;
942 else
943 new_speed = phydev->speed;
944
945 if (phydev->speed == priv->cur_speed &&
946 phydev->duplex == priv->cur_duplex)
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000947 return;
948
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +1000949 /* Print status if we have a link or we had one and just lost it,
950 * don't print otherwise.
951 */
952 if (new_speed || priv->cur_speed)
953 phy_print_status(phydev);
954
955 priv->cur_speed = new_speed;
956 priv->cur_duplex = phydev->duplex;
957
958 /* Link is down, do nothing else */
959 if (!new_speed)
960 return;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000961
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +1000962 /* Disable all interrupts */
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000963 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
964
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +1000965 /* Reset the adapter asynchronously */
966 schedule_work(&priv->reset_task);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000967}
968
969static int ftgmac100_mii_probe(struct ftgmac100 *priv)
970{
971 struct net_device *netdev = priv->netdev;
Guenter Roecke574f392016-01-10 12:04:32 -0800972 struct phy_device *phydev;
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000973
Guenter Roecke574f392016-01-10 12:04:32 -0800974 phydev = phy_find_first(priv->mii_bus);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000975 if (!phydev) {
976 netdev_info(netdev, "%s: no PHY found\n", netdev->name);
977 return -ENODEV;
978 }
979
Andrew Lunn84eff6d2016-01-06 20:11:10 +0100980 phydev = phy_connect(netdev, phydev_name(phydev),
Florian Fainellif9a8f832013-01-14 00:52:52 +0000981 &ftgmac100_adjust_link, PHY_INTERFACE_MODE_GMII);
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000982
983 if (IS_ERR(phydev)) {
984 netdev_err(netdev, "%s: Could not attach to PHY\n", netdev->name);
985 return PTR_ERR(phydev);
986 }
987
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000988 return 0;
989}
990
Po-Yu Chuang69785b72011-06-08 23:32:48 +0000991static int ftgmac100_mdiobus_read(struct mii_bus *bus, int phy_addr, int regnum)
992{
993 struct net_device *netdev = bus->priv;
994 struct ftgmac100 *priv = netdev_priv(netdev);
995 unsigned int phycr;
996 int i;
997
998 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
999
1000 /* preserve MDC cycle threshold */
1001 phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
1002
1003 phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
1004 FTGMAC100_PHYCR_REGAD(regnum) |
1005 FTGMAC100_PHYCR_MIIRD;
1006
1007 iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
1008
1009 for (i = 0; i < 10; i++) {
1010 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
1011
1012 if ((phycr & FTGMAC100_PHYCR_MIIRD) == 0) {
1013 int data;
1014
1015 data = ioread32(priv->base + FTGMAC100_OFFSET_PHYDATA);
1016 return FTGMAC100_PHYDATA_MIIRDATA(data);
1017 }
1018
1019 udelay(100);
1020 }
1021
1022 netdev_err(netdev, "mdio read timed out\n");
1023 return -EIO;
1024}
1025
1026static int ftgmac100_mdiobus_write(struct mii_bus *bus, int phy_addr,
1027 int regnum, u16 value)
1028{
1029 struct net_device *netdev = bus->priv;
1030 struct ftgmac100 *priv = netdev_priv(netdev);
1031 unsigned int phycr;
1032 int data;
1033 int i;
1034
1035 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
1036
1037 /* preserve MDC cycle threshold */
1038 phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
1039
1040 phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
1041 FTGMAC100_PHYCR_REGAD(regnum) |
1042 FTGMAC100_PHYCR_MIIWR;
1043
1044 data = FTGMAC100_PHYDATA_MIIWDATA(value);
1045
1046 iowrite32(data, priv->base + FTGMAC100_OFFSET_PHYDATA);
1047 iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
1048
1049 for (i = 0; i < 10; i++) {
1050 phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
1051
1052 if ((phycr & FTGMAC100_PHYCR_MIIWR) == 0)
1053 return 0;
1054
1055 udelay(100);
1056 }
1057
1058 netdev_err(netdev, "mdio write timed out\n");
1059 return -EIO;
1060}
1061
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001062static void ftgmac100_get_drvinfo(struct net_device *netdev,
1063 struct ethtool_drvinfo *info)
1064{
Jiri Pirko7826d432013-01-06 00:44:26 +00001065 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
1066 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
1067 strlcpy(info->bus_info, dev_name(&netdev->dev), sizeof(info->bus_info));
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001068}
1069
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001070static const struct ethtool_ops ftgmac100_ethtool_ops = {
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001071 .get_drvinfo = ftgmac100_get_drvinfo,
1072 .get_link = ethtool_op_get_link,
Philippe Reynesfd24d722016-05-16 01:35:14 +02001073 .get_link_ksettings = phy_ethtool_get_link_ksettings,
1074 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001075};
1076
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001077static irqreturn_t ftgmac100_interrupt(int irq, void *dev_id)
1078{
1079 struct net_device *netdev = dev_id;
1080 struct ftgmac100 *priv = netdev_priv(netdev);
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001081 unsigned int status, new_mask = FTGMAC100_INT_BAD;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001082
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001083 /* Fetch and clear interrupt bits, process abnormal ones */
1084 status = ioread32(priv->base + FTGMAC100_OFFSET_ISR);
1085 iowrite32(status, priv->base + FTGMAC100_OFFSET_ISR);
1086 if (unlikely(status & FTGMAC100_INT_BAD)) {
1087
1088 /* RX buffer unavailable */
1089 if (status & FTGMAC100_INT_NO_RXBUF)
1090 netdev->stats.rx_over_errors++;
1091
1092 /* received packet lost due to RX FIFO full */
1093 if (status & FTGMAC100_INT_RPKT_LOST)
1094 netdev->stats.rx_fifo_errors++;
1095
1096 /* sent packet lost due to excessive TX collision */
1097 if (status & FTGMAC100_INT_XPKT_LOST)
1098 netdev->stats.tx_fifo_errors++;
1099
1100 /* AHB error -> Reset the chip */
1101 if (status & FTGMAC100_INT_AHB_ERR) {
1102 if (net_ratelimit())
1103 netdev_warn(netdev,
1104 "AHB bus error ! Resetting chip.\n");
1105 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
1106 schedule_work(&priv->reset_task);
1107 return IRQ_HANDLED;
1108 }
1109
1110 /* We may need to restart the MAC after such errors, delay
1111 * this until after we have freed some Rx buffers though
1112 */
1113 priv->need_mac_restart = true;
1114
1115 /* Disable those errors until we restart */
1116 new_mask &= ~status;
1117 }
1118
1119 /* Only enable "bad" interrupts while NAPI is on */
1120 iowrite32(new_mask, priv->base + FTGMAC100_OFFSET_IER);
1121
1122 /* Schedule NAPI bh */
1123 napi_schedule_irqoff(&priv->napi);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001124
1125 return IRQ_HANDLED;
1126}
1127
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001128static int ftgmac100_poll(struct napi_struct *napi, int budget)
1129{
1130 struct ftgmac100 *priv = container_of(napi, struct ftgmac100, napi);
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001131 bool more, completed = true;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001132 int rx = 0;
1133
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001134 ftgmac100_tx_complete(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001135
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001136 do {
1137 more = ftgmac100_rx_packet(priv, &rx);
1138 } while (more && rx < budget);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001139
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001140 if (more && rx == budget)
1141 completed = false;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001142
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001143
1144 /* The interrupt is telling us to kick the MAC back to life
1145 * after an RX overflow
1146 */
1147 if (unlikely(priv->need_mac_restart)) {
1148 ftgmac100_start_hw(priv);
1149
1150 /* Re-enable "bad" interrupts */
1151 iowrite32(FTGMAC100_INT_BAD,
1152 priv->base + FTGMAC100_OFFSET_IER);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001153 }
1154
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001155 /* Keep NAPI going if we have still packets to reclaim */
1156 if (priv->tx_pending)
1157 return budget;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001158
1159 if (completed) {
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001160 /* We are about to re-enable all interrupts. However
1161 * the HW has been latching RX/TX packet interrupts while
1162 * they were masked. So we clear them first, then we need
1163 * to re-check if there's something to process
1164 */
1165 iowrite32(FTGMAC100_INT_RXTX,
1166 priv->base + FTGMAC100_OFFSET_ISR);
1167 if (ftgmac100_rxdes_packet_ready
1168 (ftgmac100_current_rxdes(priv)) || priv->tx_pending)
1169 return budget;
1170
1171 /* deschedule NAPI */
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001172 napi_complete(napi);
1173
1174 /* enable all interrupts */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001175 iowrite32(FTGMAC100_INT_ALL,
Gavin Shanfc6061c2016-07-19 11:54:25 +10001176 priv->base + FTGMAC100_OFFSET_IER);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001177 }
1178
1179 return rx;
1180}
1181
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001182static int ftgmac100_init_all(struct ftgmac100 *priv, bool ignore_alloc_err)
1183{
1184 int err = 0;
1185
1186 /* Re-init descriptors (adjust queue sizes) */
1187 ftgmac100_init_rings(priv);
1188
1189 /* Realloc rx descriptors */
1190 err = ftgmac100_alloc_rx_buffers(priv);
1191 if (err && !ignore_alloc_err)
1192 return err;
1193
1194 /* Reinit and restart HW */
1195 ftgmac100_init_hw(priv);
1196 ftgmac100_start_hw(priv);
1197
1198 /* Re-enable the device */
1199 napi_enable(&priv->napi);
1200 netif_start_queue(priv->netdev);
1201
1202 /* Enable all interrupts */
Benjamin Herrenschmidt10cbd642017-04-05 12:28:53 +10001203 iowrite32(FTGMAC100_INT_ALL, priv->base + FTGMAC100_OFFSET_IER);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001204
1205 return err;
1206}
1207
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001208static void ftgmac100_reset_task(struct work_struct *work)
1209{
1210 struct ftgmac100 *priv = container_of(work, struct ftgmac100,
1211 reset_task);
1212 struct net_device *netdev = priv->netdev;
1213 int err;
1214
1215 netdev_dbg(netdev, "Resetting NIC...\n");
1216
1217 /* Lock the world */
1218 rtnl_lock();
1219 if (netdev->phydev)
1220 mutex_lock(&netdev->phydev->lock);
1221 if (priv->mii_bus)
1222 mutex_lock(&priv->mii_bus->mdio_lock);
1223
1224
1225 /* Check if the interface is still up */
1226 if (!netif_running(netdev))
1227 goto bail;
1228
1229 /* Stop the network stack */
1230 netif_trans_update(netdev);
1231 napi_disable(&priv->napi);
1232 netif_tx_disable(netdev);
1233
1234 /* Stop and reset the MAC */
1235 ftgmac100_stop_hw(priv);
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +10001236 err = ftgmac100_reset_and_config_mac(priv);
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001237 if (err) {
1238 /* Not much we can do ... it might come back... */
1239 netdev_err(netdev, "attempting to continue...\n");
1240 }
1241
1242 /* Free all rx and tx buffers */
1243 ftgmac100_free_buffers(priv);
1244
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001245 /* Setup everything again and restart chip */
1246 ftgmac100_init_all(priv, true);
1247
1248 netdev_dbg(netdev, "Reset done !\n");
1249 bail:
1250 if (priv->mii_bus)
1251 mutex_unlock(&priv->mii_bus->mdio_lock);
1252 if (netdev->phydev)
1253 mutex_unlock(&netdev->phydev->lock);
1254 rtnl_unlock();
1255}
1256
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001257static int ftgmac100_open(struct net_device *netdev)
1258{
1259 struct ftgmac100 *priv = netdev_priv(netdev);
1260 int err;
1261
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001262 /* Allocate ring buffers */
1263 err = ftgmac100_alloc_rings(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001264 if (err) {
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001265 netdev_err(netdev, "Failed to allocate descriptors\n");
1266 return err;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001267 }
1268
Benjamin Herrenschmidt51764772017-04-05 12:28:45 +10001269 /* When using NC-SI we force the speed to 100Mbit/s full duplex,
1270 *
1271 * Otherwise we leave it set to 0 (no link), the link
1272 * message from the PHY layer will handle setting it up to
1273 * something else if needed.
1274 */
1275 if (priv->use_ncsi) {
1276 priv->cur_duplex = DUPLEX_FULL;
1277 priv->cur_speed = SPEED_100;
1278 } else {
1279 priv->cur_duplex = 0;
1280 priv->cur_speed = 0;
1281 }
1282
Benjamin Herrenschmidt874b55b2017-04-05 12:28:51 +10001283 /* Reset the hardware */
1284 err = ftgmac100_reset_and_config_mac(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001285 if (err)
1286 goto err_hw;
1287
Benjamin Herrenschmidtb8dbecf2017-04-05 12:28:47 +10001288 /* Initialize NAPI */
1289 netif_napi_add(netdev, &priv->napi, ftgmac100_poll, 64);
1290
Benjamin Herrenschmidt81f1eca2017-04-05 12:28:48 +10001291 /* Grab our interrupt */
1292 err = request_irq(netdev->irq, ftgmac100_interrupt, 0, netdev->name, netdev);
1293 if (err) {
1294 netdev_err(netdev, "failed to request irq %d\n", netdev->irq);
1295 goto err_irq;
1296 }
1297
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001298 /* Start things up */
1299 err = ftgmac100_init_all(priv, false);
1300 if (err) {
1301 netdev_err(netdev, "Failed to allocate packet buffers\n");
1302 goto err_alloc;
1303 }
Gavin Shan08c9c122016-09-22 08:35:01 +09301304
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001305 if (netdev->phydev) {
1306 /* If we have a PHY, start polling */
Gavin Shanbd466c32016-07-19 11:54:23 +10001307 phy_start(netdev->phydev);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001308 } else if (priv->use_ncsi) {
1309 /* If using NC-SI, set our carrier on and start the stack */
Gavin Shanbd466c32016-07-19 11:54:23 +10001310 netif_carrier_on(netdev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001311
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001312 /* Start the NCSI device */
Gavin Shanbd466c32016-07-19 11:54:23 +10001313 err = ncsi_start_dev(priv->ndev);
1314 if (err)
1315 goto err_ncsi;
1316 }
1317
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001318 return 0;
1319
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001320 err_ncsi:
Gavin Shanbd466c32016-07-19 11:54:23 +10001321 napi_disable(&priv->napi);
1322 netif_stop_queue(netdev);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001323 err_alloc:
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001324 ftgmac100_free_buffers(priv);
Benjamin Herrenschmidtda40d9d2017-04-05 12:28:49 +10001325 free_irq(netdev->irq, netdev);
1326 err_irq:
1327 netif_napi_del(&priv->napi);
1328 err_hw:
1329 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001330 ftgmac100_free_rings(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001331 return err;
1332}
1333
1334static int ftgmac100_stop(struct net_device *netdev)
1335{
1336 struct ftgmac100 *priv = netdev_priv(netdev);
1337
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001338 /* Note about the reset task: We are called with the rtnl lock
1339 * held, so we are synchronized against the core of the reset
1340 * task. We must not try to synchronously cancel it otherwise
1341 * we can deadlock. But since it will test for netif_running()
1342 * which has already been cleared by the net core, we don't
1343 * anything special to do.
1344 */
1345
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001346 /* disable all interrupts */
1347 iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
1348
1349 netif_stop_queue(netdev);
1350 napi_disable(&priv->napi);
Benjamin Herrenschmidtb8dbecf2017-04-05 12:28:47 +10001351 netif_napi_del(&priv->napi);
Gavin Shanbd466c32016-07-19 11:54:23 +10001352 if (netdev->phydev)
1353 phy_stop(netdev->phydev);
Gavin Shan2c15f252016-10-04 11:25:54 +11001354 else if (priv->use_ncsi)
1355 ncsi_stop_dev(priv->ndev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001356
1357 ftgmac100_stop_hw(priv);
Benjamin Herrenschmidt60b28a12017-04-05 12:28:41 +10001358 free_irq(netdev->irq, netdev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001359 ftgmac100_free_buffers(priv);
Benjamin Herrenschmidt87d18752017-04-05 12:28:46 +10001360 ftgmac100_free_rings(priv);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001361
1362 return 0;
1363}
1364
1365static int ftgmac100_hard_start_xmit(struct sk_buff *skb,
1366 struct net_device *netdev)
1367{
1368 struct ftgmac100 *priv = netdev_priv(netdev);
1369 dma_addr_t map;
1370
1371 if (unlikely(skb->len > MAX_PKT_SIZE)) {
1372 if (net_ratelimit())
1373 netdev_dbg(netdev, "tx packet too big\n");
1374
1375 netdev->stats.tx_dropped++;
Eric Dumazet0113e342014-01-16 23:38:24 -08001376 kfree_skb(skb);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001377 return NETDEV_TX_OK;
1378 }
1379
1380 map = dma_map_single(priv->dev, skb->data, skb_headlen(skb), DMA_TO_DEVICE);
1381 if (unlikely(dma_mapping_error(priv->dev, map))) {
1382 /* drop packet */
1383 if (net_ratelimit())
1384 netdev_err(netdev, "map socket buffer failed\n");
1385
1386 netdev->stats.tx_dropped++;
Eric Dumazet0113e342014-01-16 23:38:24 -08001387 kfree_skb(skb);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001388 return NETDEV_TX_OK;
1389 }
1390
1391 return ftgmac100_xmit(priv, skb, map);
1392}
1393
1394/* optional */
1395static int ftgmac100_do_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
1396{
Gavin Shanbd466c32016-07-19 11:54:23 +10001397 if (!netdev->phydev)
1398 return -ENXIO;
1399
Philippe Reynesb3c40ad2016-05-16 01:35:13 +02001400 return phy_mii_ioctl(netdev->phydev, ifr, cmd);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001401}
1402
1403static const struct net_device_ops ftgmac100_netdev_ops = {
1404 .ndo_open = ftgmac100_open,
1405 .ndo_stop = ftgmac100_stop,
1406 .ndo_start_xmit = ftgmac100_hard_start_xmit,
Gavin Shan113ce102016-07-19 11:54:22 +10001407 .ndo_set_mac_address = ftgmac100_set_mac_addr,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001408 .ndo_validate_addr = eth_validate_addr,
1409 .ndo_do_ioctl = ftgmac100_do_ioctl,
1410};
1411
Gavin Shaneb418182016-07-19 11:54:21 +10001412static int ftgmac100_setup_mdio(struct net_device *netdev)
1413{
1414 struct ftgmac100 *priv = netdev_priv(netdev);
1415 struct platform_device *pdev = to_platform_device(priv->dev);
1416 int i, err = 0;
Joel Stanleye07dc632016-09-22 08:35:02 +09301417 u32 reg;
Gavin Shaneb418182016-07-19 11:54:21 +10001418
1419 /* initialize mdio bus */
1420 priv->mii_bus = mdiobus_alloc();
1421 if (!priv->mii_bus)
1422 return -EIO;
1423
Joel Stanleye07dc632016-09-22 08:35:02 +09301424 if (of_machine_is_compatible("aspeed,ast2400") ||
1425 of_machine_is_compatible("aspeed,ast2500")) {
1426 /* This driver supports the old MDIO interface */
1427 reg = ioread32(priv->base + FTGMAC100_OFFSET_REVR);
1428 reg &= ~FTGMAC100_REVR_NEW_MDIO_INTERFACE;
1429 iowrite32(reg, priv->base + FTGMAC100_OFFSET_REVR);
1430 };
1431
Gavin Shaneb418182016-07-19 11:54:21 +10001432 priv->mii_bus->name = "ftgmac100_mdio";
1433 snprintf(priv->mii_bus->id, MII_BUS_ID_SIZE, "%s-%d",
1434 pdev->name, pdev->id);
1435 priv->mii_bus->priv = priv->netdev;
1436 priv->mii_bus->read = ftgmac100_mdiobus_read;
1437 priv->mii_bus->write = ftgmac100_mdiobus_write;
1438
1439 for (i = 0; i < PHY_MAX_ADDR; i++)
1440 priv->mii_bus->irq[i] = PHY_POLL;
1441
1442 err = mdiobus_register(priv->mii_bus);
1443 if (err) {
1444 dev_err(priv->dev, "Cannot register MDIO bus!\n");
1445 goto err_register_mdiobus;
1446 }
1447
1448 err = ftgmac100_mii_probe(priv);
1449 if (err) {
1450 dev_err(priv->dev, "MII Probe failed!\n");
1451 goto err_mii_probe;
1452 }
1453
1454 return 0;
1455
1456err_mii_probe:
1457 mdiobus_unregister(priv->mii_bus);
1458err_register_mdiobus:
1459 mdiobus_free(priv->mii_bus);
1460 return err;
1461}
1462
1463static void ftgmac100_destroy_mdio(struct net_device *netdev)
1464{
1465 struct ftgmac100 *priv = netdev_priv(netdev);
1466
1467 if (!netdev->phydev)
1468 return;
1469
1470 phy_disconnect(netdev->phydev);
1471 mdiobus_unregister(priv->mii_bus);
1472 mdiobus_free(priv->mii_bus);
1473}
1474
Gavin Shanbd466c32016-07-19 11:54:23 +10001475static void ftgmac100_ncsi_handler(struct ncsi_dev *nd)
1476{
1477 if (unlikely(nd->state != ncsi_dev_state_functional))
1478 return;
1479
1480 netdev_info(nd->dev, "NCSI interface %s\n",
1481 nd->link_up ? "up" : "down");
1482}
1483
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001484static int ftgmac100_probe(struct platform_device *pdev)
1485{
1486 struct resource *res;
1487 int irq;
1488 struct net_device *netdev;
1489 struct ftgmac100 *priv;
Gavin Shanbd466c32016-07-19 11:54:23 +10001490 int err = 0;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001491
1492 if (!pdev)
1493 return -ENODEV;
1494
1495 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1496 if (!res)
1497 return -ENXIO;
1498
1499 irq = platform_get_irq(pdev, 0);
1500 if (irq < 0)
1501 return irq;
1502
1503 /* setup net_device */
1504 netdev = alloc_etherdev(sizeof(*priv));
1505 if (!netdev) {
1506 err = -ENOMEM;
1507 goto err_alloc_etherdev;
1508 }
1509
1510 SET_NETDEV_DEV(netdev, &pdev->dev);
1511
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00001512 netdev->ethtool_ops = &ftgmac100_ethtool_ops;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001513 netdev->netdev_ops = &ftgmac100_netdev_ops;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001514
1515 platform_set_drvdata(pdev, netdev);
1516
1517 /* setup private data */
1518 priv = netdev_priv(netdev);
1519 priv->netdev = netdev;
1520 priv->dev = &pdev->dev;
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001521 INIT_WORK(&priv->reset_task, ftgmac100_reset_task);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001522
1523 spin_lock_init(&priv->tx_lock);
1524
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001525 /* map io memory */
1526 priv->res = request_mem_region(res->start, resource_size(res),
1527 dev_name(&pdev->dev));
1528 if (!priv->res) {
1529 dev_err(&pdev->dev, "Could not reserve memory region\n");
1530 err = -ENOMEM;
1531 goto err_req_mem;
1532 }
1533
1534 priv->base = ioremap(res->start, resource_size(res));
1535 if (!priv->base) {
1536 dev_err(&pdev->dev, "Failed to ioremap ethernet registers\n");
1537 err = -EIO;
1538 goto err_ioremap;
1539 }
1540
Benjamin Herrenschmidt60b28a12017-04-05 12:28:41 +10001541 netdev->irq = irq;
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001542
Gavin Shan113ce102016-07-19 11:54:22 +10001543 /* MAC address from chip or random one */
1544 ftgmac100_setup_mac(priv);
1545
Joel Stanley2a0ab8eb2016-09-22 08:35:00 +09301546 if (of_machine_is_compatible("aspeed,ast2400") ||
1547 of_machine_is_compatible("aspeed,ast2500")) {
1548 priv->rxdes0_edorr_mask = BIT(30);
1549 priv->txdes0_edotr_mask = BIT(30);
1550 } else {
1551 priv->rxdes0_edorr_mask = BIT(15);
1552 priv->txdes0_edotr_mask = BIT(15);
1553 }
1554
Gavin Shanbd466c32016-07-19 11:54:23 +10001555 if (pdev->dev.of_node &&
1556 of_get_property(pdev->dev.of_node, "use-ncsi", NULL)) {
1557 if (!IS_ENABLED(CONFIG_NET_NCSI)) {
1558 dev_err(&pdev->dev, "NCSI stack not enabled\n");
1559 goto err_ncsi_dev;
1560 }
1561
1562 dev_info(&pdev->dev, "Using NCSI interface\n");
1563 priv->use_ncsi = true;
1564 priv->ndev = ncsi_register_dev(netdev, ftgmac100_ncsi_handler);
1565 if (!priv->ndev)
1566 goto err_ncsi_dev;
1567 } else {
1568 priv->use_ncsi = false;
1569 err = ftgmac100_setup_mdio(netdev);
1570 if (err)
1571 goto err_setup_mdio;
1572 }
1573
1574 /* We have to disable on-chip IP checksum functionality
1575 * when NCSI is enabled on the interface. It doesn't work
1576 * in that case.
1577 */
1578 netdev->features = NETIF_F_IP_CSUM | NETIF_F_GRO;
1579 if (priv->use_ncsi &&
1580 of_get_property(pdev->dev.of_node, "no-hw-checksum", NULL))
1581 netdev->features &= ~NETIF_F_IP_CSUM;
1582
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001583
1584 /* register network device */
1585 err = register_netdev(netdev);
1586 if (err) {
1587 dev_err(&pdev->dev, "Failed to register netdev\n");
1588 goto err_register_netdev;
1589 }
1590
Benjamin Herrenschmidt60b28a12017-04-05 12:28:41 +10001591 netdev_info(netdev, "irq %d, mapped at %p\n", netdev->irq, priv->base);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001592
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001593 return 0;
1594
Gavin Shanbd466c32016-07-19 11:54:23 +10001595err_ncsi_dev:
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001596err_register_netdev:
Gavin Shaneb418182016-07-19 11:54:21 +10001597 ftgmac100_destroy_mdio(netdev);
1598err_setup_mdio:
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001599 iounmap(priv->base);
1600err_ioremap:
1601 release_resource(priv->res);
1602err_req_mem:
1603 netif_napi_del(&priv->napi);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001604 free_netdev(netdev);
1605err_alloc_etherdev:
1606 return err;
1607}
1608
Dmitry Torokhovbe125022017-03-01 17:24:47 -08001609static int ftgmac100_remove(struct platform_device *pdev)
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001610{
1611 struct net_device *netdev;
1612 struct ftgmac100 *priv;
1613
1614 netdev = platform_get_drvdata(pdev);
1615 priv = netdev_priv(netdev);
1616
1617 unregister_netdev(netdev);
Benjamin Herrenschmidt855944c2017-04-05 12:28:50 +10001618
1619 /* There's a small chance the reset task will have been re-queued,
1620 * during stop, make sure it's gone before we free the structure.
1621 */
1622 cancel_work_sync(&priv->reset_task);
1623
Gavin Shaneb418182016-07-19 11:54:21 +10001624 ftgmac100_destroy_mdio(netdev);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001625
1626 iounmap(priv->base);
1627 release_resource(priv->res);
1628
1629 netif_napi_del(&priv->napi);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001630 free_netdev(netdev);
1631 return 0;
1632}
1633
Gavin Shanbb168e22016-07-19 11:54:24 +10001634static const struct of_device_id ftgmac100_of_match[] = {
1635 { .compatible = "faraday,ftgmac100" },
1636 { }
1637};
1638MODULE_DEVICE_TABLE(of, ftgmac100_of_match);
1639
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001640static struct platform_driver ftgmac100_driver = {
Gavin Shanbb168e22016-07-19 11:54:24 +10001641 .probe = ftgmac100_probe,
Dmitry Torokhovbe125022017-03-01 17:24:47 -08001642 .remove = ftgmac100_remove,
Gavin Shanbb168e22016-07-19 11:54:24 +10001643 .driver = {
1644 .name = DRV_NAME,
1645 .of_match_table = ftgmac100_of_match,
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001646 },
1647};
Sachin Kamat14f645d2013-03-18 01:50:48 +00001648module_platform_driver(ftgmac100_driver);
Po-Yu Chuang69785b72011-06-08 23:32:48 +00001649
1650MODULE_AUTHOR("Po-Yu Chuang <ratbert@faraday-tech.com>");
1651MODULE_DESCRIPTION("FTGMAC100 driver");
1652MODULE_LICENSE("GPL");