blob: 8828219139374ae8f4273388f8b3ea1d239df613 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
Oscar Mateoa4872ba2014-05-22 14:13:33 +010084void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010094gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
98 u32 cmd;
99 int ret;
100
101 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200102 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100103 cmd |= MI_NO_WRITE_FLUSH;
104
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107
108 ret = intel_ring_begin(ring, 2);
109 if (ret)
110 return ret;
111
112 intel_ring_emit(ring, cmd);
113 intel_ring_emit(ring, MI_NOOP);
114 intel_ring_advance(ring);
115
116 return 0;
117}
118
119static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100120gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100121 u32 invalidate_domains,
122 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700123{
Chris Wilson78501ea2010-10-27 12:18:21 +0100124 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100125 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000126 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100127
Chris Wilson36d527d2011-03-19 22:26:49 +0000128 /*
129 * read/write caches:
130 *
131 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
132 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
133 * also flushed at 2d versus 3d pipeline switches.
134 *
135 * read-only caches:
136 *
137 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
138 * MI_READ_FLUSH is set, and is always flushed on 965.
139 *
140 * I915_GEM_DOMAIN_COMMAND may not exist?
141 *
142 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
143 * invalidated when MI_EXE_FLUSH is set.
144 *
145 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
146 * invalidated with every MI_FLUSH.
147 *
148 * TLBs:
149 *
150 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
151 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
152 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
153 * are flushed at any MI_FLUSH.
154 */
155
156 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100157 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000158 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000159 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
160 cmd |= MI_EXE_FLUSH;
161
162 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
163 (IS_G4X(dev) || IS_GEN5(dev)))
164 cmd |= MI_INVALIDATE_ISP;
165
166 ret = intel_ring_begin(ring, 2);
167 if (ret)
168 return ret;
169
170 intel_ring_emit(ring, cmd);
171 intel_ring_emit(ring, MI_NOOP);
172 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000173
174 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175}
176
Jesse Barnes8d315282011-10-16 10:23:31 +0200177/**
178 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
179 * implementing two workarounds on gen6. From section 1.4.7.1
180 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
181 *
182 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
183 * produced by non-pipelined state commands), software needs to first
184 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
185 * 0.
186 *
187 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
188 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
189 *
190 * And the workaround for these two requires this workaround first:
191 *
192 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
193 * BEFORE the pipe-control with a post-sync op and no write-cache
194 * flushes.
195 *
196 * And this last workaround is tricky because of the requirements on
197 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
198 * volume 2 part 1:
199 *
200 * "1 of the following must also be set:
201 * - Render Target Cache Flush Enable ([12] of DW1)
202 * - Depth Cache Flush Enable ([0] of DW1)
203 * - Stall at Pixel Scoreboard ([1] of DW1)
204 * - Depth Stall ([13] of DW1)
205 * - Post-Sync Operation ([13] of DW1)
206 * - Notify Enable ([8] of DW1)"
207 *
208 * The cache flushes require the workaround flush that triggered this
209 * one, so we can't use it. Depth stall would trigger the same.
210 * Post-sync nonzero is what triggered this second workaround, so we
211 * can't use that one either. Notify enable is IRQs, which aren't
212 * really our business. That leaves only stall at scoreboard.
213 */
214static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100215intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200216{
Chris Wilson18393f62014-04-09 09:19:40 +0100217 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200218 int ret;
219
220
221 ret = intel_ring_begin(ring, 6);
222 if (ret)
223 return ret;
224
225 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
226 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
227 PIPE_CONTROL_STALL_AT_SCOREBOARD);
228 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
229 intel_ring_emit(ring, 0); /* low dword */
230 intel_ring_emit(ring, 0); /* high dword */
231 intel_ring_emit(ring, MI_NOOP);
232 intel_ring_advance(ring);
233
234 ret = intel_ring_begin(ring, 6);
235 if (ret)
236 return ret;
237
238 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
239 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
240 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
241 intel_ring_emit(ring, 0);
242 intel_ring_emit(ring, 0);
243 intel_ring_emit(ring, MI_NOOP);
244 intel_ring_advance(ring);
245
246 return 0;
247}
248
249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100250gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 u32 invalidate_domains, u32 flush_domains)
252{
253 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100254 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200255 int ret;
256
Paulo Zanonib3111502012-08-17 18:35:42 -0300257 /* Force SNB workarounds for PIPE_CONTROL flushes */
258 ret = intel_emit_post_sync_nonzero_flush(ring);
259 if (ret)
260 return ret;
261
Jesse Barnes8d315282011-10-16 10:23:31 +0200262 /* Just flush everything. Experiments have shown that reducing the
263 * number of bits based on the write domains has little performance
264 * impact.
265 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100266 if (flush_domains) {
267 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
268 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
269 /*
270 * Ensure that any following seqno writes only happen
271 * when the render cache is indeed flushed.
272 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200273 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100274 }
275 if (invalidate_domains) {
276 flags |= PIPE_CONTROL_TLB_INVALIDATE;
277 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
278 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
279 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
280 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
282 /*
283 * TLB invalidate requires a post-sync write.
284 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700285 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100286 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200289 if (ret)
290 return ret;
291
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100292 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200293 intel_ring_emit(ring, flags);
294 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_advance(ring);
297
298 return 0;
299}
300
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100301static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100302gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300303{
304 int ret;
305
306 ret = intel_ring_begin(ring, 4);
307 if (ret)
308 return ret;
309
310 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
311 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
312 PIPE_CONTROL_STALL_AT_SCOREBOARD);
313 intel_ring_emit(ring, 0);
314 intel_ring_emit(ring, 0);
315 intel_ring_advance(ring);
316
317 return 0;
318}
319
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100320static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300321{
322 int ret;
323
324 if (!ring->fbc_dirty)
325 return 0;
326
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200327 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300328 if (ret)
329 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300330 /* WaFbcNukeOn3DBlt:ivb/hsw */
331 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
332 intel_ring_emit(ring, MSG_FBC_REND_STATE);
333 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200334 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
335 intel_ring_emit(ring, MSG_FBC_REND_STATE);
336 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300337 intel_ring_advance(ring);
338
339 ring->fbc_dirty = false;
340 return 0;
341}
342
Paulo Zanonif3987632012-08-17 18:35:43 -0300343static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100344gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 u32 invalidate_domains, u32 flush_domains)
346{
347 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100348 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300349 int ret;
350
Paulo Zanonif3987632012-08-17 18:35:43 -0300351 /*
352 * Ensure that any following seqno writes only happen when the render
353 * cache is indeed flushed.
354 *
355 * Workaround: 4th PIPE_CONTROL command (except the ones with only
356 * read-cache invalidate bits set) must have the CS_STALL bit set. We
357 * don't try to be clever and just set it unconditionally.
358 */
359 flags |= PIPE_CONTROL_CS_STALL;
360
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300361 /* Just flush everything. Experiments have shown that reducing the
362 * number of bits based on the write domains has little performance
363 * impact.
364 */
365 if (flush_domains) {
366 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
367 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300368 }
369 if (invalidate_domains) {
370 flags |= PIPE_CONTROL_TLB_INVALIDATE;
371 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
372 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
373 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
374 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
375 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
376 /*
377 * TLB invalidate requires a post-sync write.
378 */
379 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200380 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300381
382 /* Workaround: we must issue a pipe_control with CS-stall bit
383 * set before a pipe_control command that has the state cache
384 * invalidate bit set. */
385 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300386 }
387
388 ret = intel_ring_begin(ring, 4);
389 if (ret)
390 return ret;
391
392 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
393 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200394 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300395 intel_ring_emit(ring, 0);
396 intel_ring_advance(ring);
397
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200398 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300399 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
400
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300401 return 0;
402}
403
Ben Widawskya5f3d682013-11-02 21:07:27 -0700404static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300405gen8_emit_pipe_control(struct intel_engine_cs *ring,
406 u32 flags, u32 scratch_addr)
407{
408 int ret;
409
410 ret = intel_ring_begin(ring, 6);
411 if (ret)
412 return ret;
413
414 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
415 intel_ring_emit(ring, flags);
416 intel_ring_emit(ring, scratch_addr);
417 intel_ring_emit(ring, 0);
418 intel_ring_emit(ring, 0);
419 intel_ring_emit(ring, 0);
420 intel_ring_advance(ring);
421
422 return 0;
423}
424
425static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100426gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700427 u32 invalidate_domains, u32 flush_domains)
428{
429 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100430 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800431 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700432
433 flags |= PIPE_CONTROL_CS_STALL;
434
435 if (flush_domains) {
436 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
437 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
438 }
439 if (invalidate_domains) {
440 flags |= PIPE_CONTROL_TLB_INVALIDATE;
441 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
442 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
443 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
444 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
445 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
446 flags |= PIPE_CONTROL_QW_WRITE;
447 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800448
449 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
450 ret = gen8_emit_pipe_control(ring,
451 PIPE_CONTROL_CS_STALL |
452 PIPE_CONTROL_STALL_AT_SCOREBOARD,
453 0);
454 if (ret)
455 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700456 }
457
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700458 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
459 if (ret)
460 return ret;
461
462 if (!invalidate_domains && flush_domains)
463 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
464
465 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700466}
467
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100468static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100469 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800470{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300471 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100472 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800473}
474
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100475u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800476{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300477 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000478 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800479
Chris Wilson50877442014-03-21 12:41:53 +0000480 if (INTEL_INFO(ring->dev)->gen >= 8)
481 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
482 RING_ACTHD_UDW(ring->mmio_base));
483 else if (INTEL_INFO(ring->dev)->gen >= 4)
484 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
485 else
486 acthd = I915_READ(ACTHD);
487
488 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800489}
490
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100491static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200492{
493 struct drm_i915_private *dev_priv = ring->dev->dev_private;
494 u32 addr;
495
496 addr = dev_priv->status_page_dmah->busaddr;
497 if (INTEL_INFO(ring->dev)->gen >= 4)
498 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
499 I915_WRITE(HWS_PGA, addr);
500}
501
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100502static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100503{
504 struct drm_i915_private *dev_priv = to_i915(ring->dev);
505
506 if (!IS_GEN2(ring->dev)) {
507 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200508 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
509 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100510 /* Sometimes we observe that the idle flag is not
511 * set even though the ring is empty. So double
512 * check before giving up.
513 */
514 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
515 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100516 }
517 }
518
519 I915_WRITE_CTL(ring, 0);
520 I915_WRITE_HEAD(ring, 0);
521 ring->write_tail(ring, 0);
522
523 if (!IS_GEN2(ring->dev)) {
524 (void)I915_READ_CTL(ring);
525 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
526 }
527
528 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
529}
530
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100531static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800532{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200533 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300534 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100535 struct intel_ringbuffer *ringbuf = ring->buffer;
536 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200537 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800538
Deepak Sc8d9a592013-11-23 14:55:42 +0530539 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200540
Chris Wilson9991ae72014-04-02 16:36:07 +0100541 if (!stop_ring(ring)) {
542 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000543 DRM_DEBUG_KMS("%s head not reset to zero "
544 "ctl %08x head %08x tail %08x start %08x\n",
545 ring->name,
546 I915_READ_CTL(ring),
547 I915_READ_HEAD(ring),
548 I915_READ_TAIL(ring),
549 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800550
Chris Wilson9991ae72014-04-02 16:36:07 +0100551 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000552 DRM_ERROR("failed to set %s head to zero "
553 "ctl %08x head %08x tail %08x start %08x\n",
554 ring->name,
555 I915_READ_CTL(ring),
556 I915_READ_HEAD(ring),
557 I915_READ_TAIL(ring),
558 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100559 ret = -EIO;
560 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000561 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700562 }
563
Chris Wilson9991ae72014-04-02 16:36:07 +0100564 if (I915_NEED_GFX_HWS(dev))
565 intel_ring_setup_status_page(ring);
566 else
567 ring_setup_phys_status_page(ring);
568
Jiri Kosinaece4a172014-08-07 16:29:53 +0200569 /* Enforce ordering by reading HEAD register back */
570 I915_READ_HEAD(ring);
571
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200572 /* Initialize the ring. This must happen _after_ we've cleared the ring
573 * registers with the above sequence (the readback of the HEAD registers
574 * also enforces ordering), otherwise the hw might lose the new ring
575 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700576 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100577
578 /* WaClearRingBufHeadRegAtInit:ctg,elk */
579 if (I915_READ_HEAD(ring))
580 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
581 ring->name, I915_READ_HEAD(ring));
582 I915_WRITE_HEAD(ring, 0);
583 (void)I915_READ_HEAD(ring);
584
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200585 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100586 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000587 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800588
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800589 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400590 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700591 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400592 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000593 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100594 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
595 ring->name,
596 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
597 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
598 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200599 ret = -EIO;
600 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800601 }
602
Dave Gordonebd0fd42014-11-27 11:22:49 +0000603 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100604 ringbuf->head = I915_READ_HEAD(ring);
605 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000606 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000607
Chris Wilson50f018d2013-06-10 11:20:19 +0100608 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
609
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200610out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530611 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200612
613 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700614}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800615
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100616void
617intel_fini_pipe_control(struct intel_engine_cs *ring)
618{
619 struct drm_device *dev = ring->dev;
620
621 if (ring->scratch.obj == NULL)
622 return;
623
624 if (INTEL_INFO(dev)->gen >= 5) {
625 kunmap(sg_page(ring->scratch.obj->pages->sgl));
626 i915_gem_object_ggtt_unpin(ring->scratch.obj);
627 }
628
629 drm_gem_object_unreference(&ring->scratch.obj->base);
630 ring->scratch.obj = NULL;
631}
632
633int
634intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000635{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000636 int ret;
637
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100638 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000639
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100640 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
641 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000642 DRM_ERROR("Failed to allocate seqno page\n");
643 ret = -ENOMEM;
644 goto err;
645 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100646
Daniel Vettera9cc7262014-02-14 14:01:13 +0100647 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
648 if (ret)
649 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000650
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100651 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000652 if (ret)
653 goto err_unref;
654
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100655 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
656 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
657 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800658 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000659 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800660 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000661
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200662 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100663 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664 return 0;
665
666err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800667 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000668err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100669 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000670err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671 return ret;
672}
673
Michel Thierry771b9a52014-11-11 16:47:33 +0000674static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
675 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100676{
Mika Kuoppala72253422014-10-07 17:21:26 +0300677 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100678 struct drm_device *dev = ring->dev;
679 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300680 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100681
Mika Kuoppala72253422014-10-07 17:21:26 +0300682 if (WARN_ON(w->count == 0))
683 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100684
Mika Kuoppala72253422014-10-07 17:21:26 +0300685 ring->gpu_caches_dirty = true;
686 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100687 if (ret)
688 return ret;
689
Arun Siluvery22a916a2014-10-22 18:59:52 +0100690 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300691 if (ret)
692 return ret;
693
Arun Siluvery22a916a2014-10-22 18:59:52 +0100694 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300695 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300696 intel_ring_emit(ring, w->reg[i].addr);
697 intel_ring_emit(ring, w->reg[i].value);
698 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100699 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300700
701 intel_ring_advance(ring);
702
703 ring->gpu_caches_dirty = true;
704 ret = intel_ring_flush_all_caches(ring);
705 if (ret)
706 return ret;
707
708 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
709
710 return 0;
711}
712
713static int wa_add(struct drm_i915_private *dev_priv,
714 const u32 addr, const u32 val, const u32 mask)
715{
716 const u32 idx = dev_priv->workarounds.count;
717
718 if (WARN_ON(idx >= I915_MAX_WA_REGS))
719 return -ENOSPC;
720
721 dev_priv->workarounds.reg[idx].addr = addr;
722 dev_priv->workarounds.reg[idx].value = val;
723 dev_priv->workarounds.reg[idx].mask = mask;
724
725 dev_priv->workarounds.count++;
726
727 return 0;
728}
729
730#define WA_REG(addr, val, mask) { \
731 const int r = wa_add(dev_priv, (addr), (val), (mask)); \
732 if (r) \
733 return r; \
734 }
735
736#define WA_SET_BIT_MASKED(addr, mask) \
737 WA_REG(addr, _MASKED_BIT_ENABLE(mask), (mask) & 0xffff)
738
739#define WA_CLR_BIT_MASKED(addr, mask) \
740 WA_REG(addr, _MASKED_BIT_DISABLE(mask), (mask) & 0xffff)
741
742#define WA_SET_BIT(addr, mask) WA_REG(addr, I915_READ(addr) | (mask), mask)
743#define WA_CLR_BIT(addr, mask) WA_REG(addr, I915_READ(addr) & ~(mask), mask)
744
745#define WA_WRITE(addr, val) WA_REG(addr, val, 0xffffffff)
746
747static int bdw_init_workarounds(struct intel_engine_cs *ring)
748{
749 struct drm_device *dev = ring->dev;
750 struct drm_i915_private *dev_priv = dev->dev_private;
751
Arun Siluvery86d7f232014-08-26 14:44:50 +0100752 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700753 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300754 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
755 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
756 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100757
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700758 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300759 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
760 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100761
Mika Kuoppala72253422014-10-07 17:21:26 +0300762 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
763 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100764
765 /* Use Force Non-Coherent whenever executing a 3D context. This is a
766 * workaround for for a possible hang in the unlikely event a TLB
767 * invalidation occurs during a PSD flush.
768 */
Michel Thierryf3f32362014-12-04 15:07:52 +0000769 /* WaHdcDisableFetchWhenMasked:bdw */
Rodrigo Vivida096542014-09-19 20:16:27 -0400770 /* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300771 WA_SET_BIT_MASKED(HDC_CHICKEN0,
772 HDC_FORCE_NON_COHERENT |
Michel Thierryf3f32362014-12-04 15:07:52 +0000773 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Mika Kuoppala72253422014-10-07 17:21:26 +0300774 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100775
776 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300777 WA_SET_BIT_MASKED(CACHE_MODE_1,
778 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100779
780 /*
781 * BSpec recommends 8x4 when MSAA is used,
782 * however in practice 16x4 seems fastest.
783 *
784 * Note that PS/WM thread counts depend on the WIZ hashing
785 * disable bit, which we don't touch here, but it's good
786 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
787 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300788 WA_SET_BIT_MASKED(GEN7_GT_MODE,
789 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100790
Arun Siluvery86d7f232014-08-26 14:44:50 +0100791 return 0;
792}
793
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300794static int chv_init_workarounds(struct intel_engine_cs *ring)
795{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300796 struct drm_device *dev = ring->dev;
797 struct drm_i915_private *dev_priv = dev->dev_private;
798
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300799 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300800 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300801 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000802 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
803 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300804
Arun Siluvery952890092014-10-28 18:33:14 +0000805 /* Use Force Non-Coherent whenever executing a 3D context. This is a
806 * workaround for a possible hang in the unlikely event a TLB
807 * invalidation occurs during a PSD flush.
808 */
809 /* WaForceEnableNonCoherent:chv */
810 /* WaHdcDisableFetchWhenMasked:chv */
811 WA_SET_BIT_MASKED(HDC_CHICKEN0,
812 HDC_FORCE_NON_COHERENT |
813 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
814
Mika Kuoppala72253422014-10-07 17:21:26 +0300815 return 0;
816}
817
Michel Thierry771b9a52014-11-11 16:47:33 +0000818int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +0300819{
820 struct drm_device *dev = ring->dev;
821 struct drm_i915_private *dev_priv = dev->dev_private;
822
823 WARN_ON(ring->id != RCS);
824
825 dev_priv->workarounds.count = 0;
826
827 if (IS_BROADWELL(dev))
828 return bdw_init_workarounds(ring);
829
830 if (IS_CHERRYVIEW(dev))
831 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300832
833 return 0;
834}
835
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100836static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800837{
Chris Wilson78501ea2010-10-27 12:18:21 +0100838 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000839 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100840 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200841 if (ret)
842 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800843
Akash Goel61a563a2014-03-25 18:01:50 +0530844 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
845 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200846 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000847
848 /* We need to disable the AsyncFlip performance optimisations in order
849 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
850 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100851 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300852 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000853 */
Imre Deakfbdcb062013-02-13 15:27:34 +0000854 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000855 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
856
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000857 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530858 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000859 if (INTEL_INFO(dev)->gen == 6)
860 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000861 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000862
Akash Goel01fa0302014-03-24 23:00:04 +0530863 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000864 if (IS_GEN7(dev))
865 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530866 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000867 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100868
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200869 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700870 /* From the Sandybridge PRM, volume 1 part 3, page 24:
871 * "If this bit is set, STCunit will have LRA as replacement
872 * policy. [...] This bit must be reset. LRA replacement
873 * policy is not supported."
874 */
875 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200876 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800877 }
878
Daniel Vetter6b26c862012-04-24 14:04:12 +0200879 if (INTEL_INFO(dev)->gen >= 6)
880 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000881
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700882 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700883 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700884
Mika Kuoppala72253422014-10-07 17:21:26 +0300885 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800886}
887
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100888static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000889{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100890 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700891 struct drm_i915_private *dev_priv = dev->dev_private;
892
893 if (dev_priv->semaphore_obj) {
894 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
895 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
896 dev_priv->semaphore_obj = NULL;
897 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100898
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100899 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000900}
901
Ben Widawsky3e789982014-06-30 09:53:37 -0700902static int gen8_rcs_signal(struct intel_engine_cs *signaller,
903 unsigned int num_dwords)
904{
905#define MBOX_UPDATE_DWORDS 8
906 struct drm_device *dev = signaller->dev;
907 struct drm_i915_private *dev_priv = dev->dev_private;
908 struct intel_engine_cs *waiter;
909 int i, ret, num_rings;
910
911 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
912 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
913#undef MBOX_UPDATE_DWORDS
914
915 ret = intel_ring_begin(signaller, num_dwords);
916 if (ret)
917 return ret;
918
919 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +0000920 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -0700921 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
922 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
923 continue;
924
John Harrison6259cea2014-11-24 18:49:29 +0000925 seqno = i915_gem_request_get_seqno(
926 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -0700927 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
928 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
929 PIPE_CONTROL_QW_WRITE |
930 PIPE_CONTROL_FLUSH_ENABLE);
931 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
932 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +0000933 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -0700934 intel_ring_emit(signaller, 0);
935 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
936 MI_SEMAPHORE_TARGET(waiter->id));
937 intel_ring_emit(signaller, 0);
938 }
939
940 return 0;
941}
942
943static int gen8_xcs_signal(struct intel_engine_cs *signaller,
944 unsigned int num_dwords)
945{
946#define MBOX_UPDATE_DWORDS 6
947 struct drm_device *dev = signaller->dev;
948 struct drm_i915_private *dev_priv = dev->dev_private;
949 struct intel_engine_cs *waiter;
950 int i, ret, num_rings;
951
952 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
953 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
954#undef MBOX_UPDATE_DWORDS
955
956 ret = intel_ring_begin(signaller, num_dwords);
957 if (ret)
958 return ret;
959
960 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +0000961 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -0700962 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
963 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
964 continue;
965
John Harrison6259cea2014-11-24 18:49:29 +0000966 seqno = i915_gem_request_get_seqno(
967 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -0700968 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
969 MI_FLUSH_DW_OP_STOREDW);
970 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
971 MI_FLUSH_DW_USE_GTT);
972 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +0000973 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -0700974 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
975 MI_SEMAPHORE_TARGET(waiter->id));
976 intel_ring_emit(signaller, 0);
977 }
978
979 return 0;
980}
981
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100982static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700983 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000984{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700985 struct drm_device *dev = signaller->dev;
986 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100987 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -0700988 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -0700989
Ben Widawskya1444b72014-06-30 09:53:35 -0700990#define MBOX_UPDATE_DWORDS 3
991 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
992 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
993#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -0700994
995 ret = intel_ring_begin(signaller, num_dwords);
996 if (ret)
997 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700998
Ben Widawsky78325f22014-04-29 14:52:29 -0700999 for_each_ring(useless, dev_priv, i) {
1000 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1001 if (mbox_reg != GEN6_NOSYNC) {
John Harrison6259cea2014-11-24 18:49:29 +00001002 u32 seqno = i915_gem_request_get_seqno(
1003 signaller->outstanding_lazy_request);
Ben Widawsky78325f22014-04-29 14:52:29 -07001004 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1005 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001006 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001007 }
1008 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001009
Ben Widawskya1444b72014-06-30 09:53:35 -07001010 /* If num_dwords was rounded, make sure the tail pointer is correct */
1011 if (num_rings % 2 == 0)
1012 intel_ring_emit(signaller, MI_NOOP);
1013
Ben Widawsky024a43e2014-04-29 14:52:30 -07001014 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001015}
1016
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001017/**
1018 * gen6_add_request - Update the semaphore mailbox registers
1019 *
1020 * @ring - ring that is adding a request
1021 * @seqno - return seqno stuck into the ring
1022 *
1023 * Update the mailbox registers in the *other* rings with the current seqno.
1024 * This acts like a signal in the canonical semaphore.
1025 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001026static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001027gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001028{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001029 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001030
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001031 if (ring->semaphore.signal)
1032 ret = ring->semaphore.signal(ring, 4);
1033 else
1034 ret = intel_ring_begin(ring, 4);
1035
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001036 if (ret)
1037 return ret;
1038
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001039 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1040 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001041 intel_ring_emit(ring,
1042 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001043 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001044 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001045
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001046 return 0;
1047}
1048
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001049static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1050 u32 seqno)
1051{
1052 struct drm_i915_private *dev_priv = dev->dev_private;
1053 return dev_priv->last_seqno < seqno;
1054}
1055
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001056/**
1057 * intel_ring_sync - sync the waiter to the signaller on seqno
1058 *
1059 * @waiter - ring that is waiting
1060 * @signaller - ring which has, or will signal
1061 * @seqno - seqno which the waiter will block on
1062 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001063
1064static int
1065gen8_ring_sync(struct intel_engine_cs *waiter,
1066 struct intel_engine_cs *signaller,
1067 u32 seqno)
1068{
1069 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1070 int ret;
1071
1072 ret = intel_ring_begin(waiter, 4);
1073 if (ret)
1074 return ret;
1075
1076 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1077 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001078 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001079 MI_SEMAPHORE_SAD_GTE_SDD);
1080 intel_ring_emit(waiter, seqno);
1081 intel_ring_emit(waiter,
1082 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1083 intel_ring_emit(waiter,
1084 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1085 intel_ring_advance(waiter);
1086 return 0;
1087}
1088
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001089static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001090gen6_ring_sync(struct intel_engine_cs *waiter,
1091 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001092 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001093{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001094 u32 dw1 = MI_SEMAPHORE_MBOX |
1095 MI_SEMAPHORE_COMPARE |
1096 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001097 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1098 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001099
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001100 /* Throughout all of the GEM code, seqno passed implies our current
1101 * seqno is >= the last seqno executed. However for hardware the
1102 * comparison is strictly greater than.
1103 */
1104 seqno -= 1;
1105
Ben Widawskyebc348b2014-04-29 14:52:28 -07001106 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001107
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001108 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001109 if (ret)
1110 return ret;
1111
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001112 /* If seqno wrap happened, omit the wait with no-ops */
1113 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001114 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001115 intel_ring_emit(waiter, seqno);
1116 intel_ring_emit(waiter, 0);
1117 intel_ring_emit(waiter, MI_NOOP);
1118 } else {
1119 intel_ring_emit(waiter, MI_NOOP);
1120 intel_ring_emit(waiter, MI_NOOP);
1121 intel_ring_emit(waiter, MI_NOOP);
1122 intel_ring_emit(waiter, MI_NOOP);
1123 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001124 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001125
1126 return 0;
1127}
1128
Chris Wilsonc6df5412010-12-15 09:56:50 +00001129#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1130do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001131 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1132 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001133 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1134 intel_ring_emit(ring__, 0); \
1135 intel_ring_emit(ring__, 0); \
1136} while (0)
1137
1138static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001139pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001140{
Chris Wilson18393f62014-04-09 09:19:40 +01001141 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001142 int ret;
1143
1144 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1145 * incoherent with writes to memory, i.e. completely fubar,
1146 * so we need to use PIPE_NOTIFY instead.
1147 *
1148 * However, we also need to workaround the qword write
1149 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1150 * memory before requesting an interrupt.
1151 */
1152 ret = intel_ring_begin(ring, 32);
1153 if (ret)
1154 return ret;
1155
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001156 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001157 PIPE_CONTROL_WRITE_FLUSH |
1158 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001159 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001160 intel_ring_emit(ring,
1161 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001162 intel_ring_emit(ring, 0);
1163 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001164 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001165 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001166 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001167 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001168 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001169 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001170 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001171 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001172 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001173 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001174
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001175 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001176 PIPE_CONTROL_WRITE_FLUSH |
1177 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001178 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001179 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001180 intel_ring_emit(ring,
1181 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001182 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001183 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001184
Chris Wilsonc6df5412010-12-15 09:56:50 +00001185 return 0;
1186}
1187
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001188static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001189gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001190{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001191 /* Workaround to force correct ordering between irq and seqno writes on
1192 * ivb (and maybe also on snb) by reading from a CS register (like
1193 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001194 if (!lazy_coherency) {
1195 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1196 POSTING_READ(RING_ACTHD(ring->mmio_base));
1197 }
1198
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001199 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1200}
1201
1202static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001203ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001204{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001205 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1206}
1207
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001208static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001209ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001210{
1211 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1212}
1213
Chris Wilsonc6df5412010-12-15 09:56:50 +00001214static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001215pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001216{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001217 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001218}
1219
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001220static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001221pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001222{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001223 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001224}
1225
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001226static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001227gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001228{
1229 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001230 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001231 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001232
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001233 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001234 return false;
1235
Chris Wilson7338aef2012-04-24 21:48:47 +01001236 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001237 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001238 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001239 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001240
1241 return true;
1242}
1243
1244static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001245gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001246{
1247 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001248 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001249 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001250
Chris Wilson7338aef2012-04-24 21:48:47 +01001251 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001252 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001253 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001254 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001255}
1256
1257static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001258i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001259{
Chris Wilson78501ea2010-10-27 12:18:21 +01001260 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001261 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001262 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001263
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001264 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001265 return false;
1266
Chris Wilson7338aef2012-04-24 21:48:47 +01001267 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001268 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001269 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1270 I915_WRITE(IMR, dev_priv->irq_mask);
1271 POSTING_READ(IMR);
1272 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001273 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001274
1275 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001276}
1277
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001278static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001279i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001280{
Chris Wilson78501ea2010-10-27 12:18:21 +01001281 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001282 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001283 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001284
Chris Wilson7338aef2012-04-24 21:48:47 +01001285 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001286 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001287 dev_priv->irq_mask |= ring->irq_enable_mask;
1288 I915_WRITE(IMR, dev_priv->irq_mask);
1289 POSTING_READ(IMR);
1290 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001291 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001292}
1293
Chris Wilsonc2798b12012-04-22 21:13:57 +01001294static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001295i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001296{
1297 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001298 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001299 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001300
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001301 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001302 return false;
1303
Chris Wilson7338aef2012-04-24 21:48:47 +01001304 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001305 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001306 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1307 I915_WRITE16(IMR, dev_priv->irq_mask);
1308 POSTING_READ16(IMR);
1309 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001310 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001311
1312 return true;
1313}
1314
1315static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001316i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001317{
1318 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001319 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001320 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001321
Chris Wilson7338aef2012-04-24 21:48:47 +01001322 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001323 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001324 dev_priv->irq_mask |= ring->irq_enable_mask;
1325 I915_WRITE16(IMR, dev_priv->irq_mask);
1326 POSTING_READ16(IMR);
1327 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001328 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001329}
1330
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001331void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001332{
Eric Anholt45930102011-05-06 17:12:35 -07001333 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001334 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001335 u32 mmio = 0;
1336
1337 /* The ring status page addresses are no longer next to the rest of
1338 * the ring registers as of gen7.
1339 */
1340 if (IS_GEN7(dev)) {
1341 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001342 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001343 mmio = RENDER_HWS_PGA_GEN7;
1344 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001345 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001346 mmio = BLT_HWS_PGA_GEN7;
1347 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001348 /*
1349 * VCS2 actually doesn't exist on Gen7. Only shut up
1350 * gcc switch check warning
1351 */
1352 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001353 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001354 mmio = BSD_HWS_PGA_GEN7;
1355 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001356 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001357 mmio = VEBOX_HWS_PGA_GEN7;
1358 break;
Eric Anholt45930102011-05-06 17:12:35 -07001359 }
1360 } else if (IS_GEN6(ring->dev)) {
1361 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1362 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001363 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001364 mmio = RING_HWS_PGA(ring->mmio_base);
1365 }
1366
Chris Wilson78501ea2010-10-27 12:18:21 +01001367 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1368 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001369
Damien Lespiaudc616b82014-03-13 01:40:28 +00001370 /*
1371 * Flush the TLB for this page
1372 *
1373 * FIXME: These two bits have disappeared on gen8, so a question
1374 * arises: do we still need this and if so how should we go about
1375 * invalidating the TLB?
1376 */
1377 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001378 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301379
1380 /* ring should be idle before issuing a sync flush*/
1381 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1382
Chris Wilson884020b2013-08-06 19:01:14 +01001383 I915_WRITE(reg,
1384 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1385 INSTPM_SYNC_FLUSH));
1386 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1387 1000))
1388 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1389 ring->name);
1390 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001391}
1392
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001393static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001394bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001395 u32 invalidate_domains,
1396 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001397{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001398 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001399
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001400 ret = intel_ring_begin(ring, 2);
1401 if (ret)
1402 return ret;
1403
1404 intel_ring_emit(ring, MI_FLUSH);
1405 intel_ring_emit(ring, MI_NOOP);
1406 intel_ring_advance(ring);
1407 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001408}
1409
Chris Wilson3cce4692010-10-27 16:11:02 +01001410static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001411i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001412{
Chris Wilson3cce4692010-10-27 16:11:02 +01001413 int ret;
1414
1415 ret = intel_ring_begin(ring, 4);
1416 if (ret)
1417 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001418
Chris Wilson3cce4692010-10-27 16:11:02 +01001419 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1420 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001421 intel_ring_emit(ring,
1422 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson3cce4692010-10-27 16:11:02 +01001423 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001424 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001425
Chris Wilson3cce4692010-10-27 16:11:02 +01001426 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001427}
1428
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001429static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001430gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001431{
1432 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001433 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001434 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001435
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001436 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1437 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001438
Chris Wilson7338aef2012-04-24 21:48:47 +01001439 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001440 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001441 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001442 I915_WRITE_IMR(ring,
1443 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001444 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001445 else
1446 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001447 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001448 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001449 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001450
1451 return true;
1452}
1453
1454static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001455gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001456{
1457 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001458 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001459 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001460
Chris Wilson7338aef2012-04-24 21:48:47 +01001461 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001462 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001463 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001464 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001465 else
1466 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001467 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001468 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001469 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001470}
1471
Ben Widawskya19d2932013-05-28 19:22:30 -07001472static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001473hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001474{
1475 struct drm_device *dev = ring->dev;
1476 struct drm_i915_private *dev_priv = dev->dev_private;
1477 unsigned long flags;
1478
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001479 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001480 return false;
1481
Daniel Vetter59cdb632013-07-04 23:35:28 +02001482 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001483 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001484 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001485 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001486 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001487 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001488
1489 return true;
1490}
1491
1492static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001493hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001494{
1495 struct drm_device *dev = ring->dev;
1496 struct drm_i915_private *dev_priv = dev->dev_private;
1497 unsigned long flags;
1498
Daniel Vetter59cdb632013-07-04 23:35:28 +02001499 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001500 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001501 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001502 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001503 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001504 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001505}
1506
Ben Widawskyabd58f02013-11-02 21:07:09 -07001507static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001508gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001509{
1510 struct drm_device *dev = ring->dev;
1511 struct drm_i915_private *dev_priv = dev->dev_private;
1512 unsigned long flags;
1513
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001514 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001515 return false;
1516
1517 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1518 if (ring->irq_refcount++ == 0) {
1519 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1520 I915_WRITE_IMR(ring,
1521 ~(ring->irq_enable_mask |
1522 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1523 } else {
1524 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1525 }
1526 POSTING_READ(RING_IMR(ring->mmio_base));
1527 }
1528 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1529
1530 return true;
1531}
1532
1533static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001534gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001535{
1536 struct drm_device *dev = ring->dev;
1537 struct drm_i915_private *dev_priv = dev->dev_private;
1538 unsigned long flags;
1539
1540 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1541 if (--ring->irq_refcount == 0) {
1542 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1543 I915_WRITE_IMR(ring,
1544 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1545 } else {
1546 I915_WRITE_IMR(ring, ~0);
1547 }
1548 POSTING_READ(RING_IMR(ring->mmio_base));
1549 }
1550 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1551}
1552
Zou Nan haid1b851f2010-05-21 09:08:57 +08001553static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001554i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001555 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001556 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001557{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001558 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001559
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001560 ret = intel_ring_begin(ring, 2);
1561 if (ret)
1562 return ret;
1563
Chris Wilson78501ea2010-10-27 12:18:21 +01001564 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001565 MI_BATCH_BUFFER_START |
1566 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001567 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001568 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001569 intel_ring_advance(ring);
1570
Zou Nan haid1b851f2010-05-21 09:08:57 +08001571 return 0;
1572}
1573
Daniel Vetterb45305f2012-12-17 16:21:27 +01001574/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1575#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001576#define I830_TLB_ENTRIES (2)
1577#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001578static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001579i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001580 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001581 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001582{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001583 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001584 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001585
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001586 ret = intel_ring_begin(ring, 6);
1587 if (ret)
1588 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001589
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001590 /* Evict the invalid PTE TLBs */
1591 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1592 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1593 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1594 intel_ring_emit(ring, cs_offset);
1595 intel_ring_emit(ring, 0xdeadbeef);
1596 intel_ring_emit(ring, MI_NOOP);
1597 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001598
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001599 if ((flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001600 if (len > I830_BATCH_LIMIT)
1601 return -ENOSPC;
1602
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001603 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001604 if (ret)
1605 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001606
1607 /* Blit the batch (which has now all relocs applied) to the
1608 * stable batch scratch bo area (so that the CS never
1609 * stumbles over its tlb invalidation bug) ...
1610 */
1611 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1612 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001613 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001614 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001615 intel_ring_emit(ring, 4096);
1616 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001617
Daniel Vetterb45305f2012-12-17 16:21:27 +01001618 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001619 intel_ring_emit(ring, MI_NOOP);
1620 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001621
1622 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001623 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001624 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001625
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001626 ret = intel_ring_begin(ring, 4);
1627 if (ret)
1628 return ret;
1629
1630 intel_ring_emit(ring, MI_BATCH_BUFFER);
1631 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1632 intel_ring_emit(ring, offset + len - 8);
1633 intel_ring_emit(ring, MI_NOOP);
1634 intel_ring_advance(ring);
1635
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001636 return 0;
1637}
1638
1639static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001640i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001641 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001642 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001643{
1644 int ret;
1645
1646 ret = intel_ring_begin(ring, 2);
1647 if (ret)
1648 return ret;
1649
Chris Wilson65f56872012-04-17 16:38:12 +01001650 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001651 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001652 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001653
Eric Anholt62fdfea2010-05-21 13:26:39 -07001654 return 0;
1655}
1656
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001657static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001658{
Chris Wilson05394f32010-11-08 19:18:58 +00001659 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001660
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001661 obj = ring->status_page.obj;
1662 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001663 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001664
Chris Wilson9da3da62012-06-01 15:20:22 +01001665 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001666 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001667 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001668 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001669}
1670
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001671static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001672{
Chris Wilson05394f32010-11-08 19:18:58 +00001673 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001674
Chris Wilsone3efda42014-04-09 09:19:41 +01001675 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001676 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001677 int ret;
1678
1679 obj = i915_gem_alloc_object(ring->dev, 4096);
1680 if (obj == NULL) {
1681 DRM_ERROR("Failed to allocate status page\n");
1682 return -ENOMEM;
1683 }
1684
1685 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1686 if (ret)
1687 goto err_unref;
1688
Chris Wilson1f767e02014-07-03 17:33:03 -04001689 flags = 0;
1690 if (!HAS_LLC(ring->dev))
1691 /* On g33, we cannot place HWS above 256MiB, so
1692 * restrict its pinning to the low mappable arena.
1693 * Though this restriction is not documented for
1694 * gen4, gen5, or byt, they also behave similarly
1695 * and hang if the HWS is placed at the top of the
1696 * GTT. To generalise, it appears that all !llc
1697 * platforms have issues with us placing the HWS
1698 * above the mappable region (even though we never
1699 * actualy map it).
1700 */
1701 flags |= PIN_MAPPABLE;
1702 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001703 if (ret) {
1704err_unref:
1705 drm_gem_object_unreference(&obj->base);
1706 return ret;
1707 }
1708
1709 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001710 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001711
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001712 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001713 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001714 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001715
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001716 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1717 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001718
1719 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001720}
1721
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001722static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001723{
1724 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001725
1726 if (!dev_priv->status_page_dmah) {
1727 dev_priv->status_page_dmah =
1728 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1729 if (!dev_priv->status_page_dmah)
1730 return -ENOMEM;
1731 }
1732
Chris Wilson6b8294a2012-11-16 11:43:20 +00001733 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1734 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1735
1736 return 0;
1737}
1738
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001739void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1740{
1741 iounmap(ringbuf->virtual_start);
1742 ringbuf->virtual_start = NULL;
1743 i915_gem_object_ggtt_unpin(ringbuf->obj);
1744}
1745
1746int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1747 struct intel_ringbuffer *ringbuf)
1748{
1749 struct drm_i915_private *dev_priv = to_i915(dev);
1750 struct drm_i915_gem_object *obj = ringbuf->obj;
1751 int ret;
1752
1753 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1754 if (ret)
1755 return ret;
1756
1757 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1758 if (ret) {
1759 i915_gem_object_ggtt_unpin(obj);
1760 return ret;
1761 }
1762
1763 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1764 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1765 if (ringbuf->virtual_start == NULL) {
1766 i915_gem_object_ggtt_unpin(obj);
1767 return -EINVAL;
1768 }
1769
1770 return 0;
1771}
1772
Oscar Mateo84c23772014-07-24 17:04:15 +01001773void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001774{
Oscar Mateo2919d292014-07-03 16:28:02 +01001775 drm_gem_object_unreference(&ringbuf->obj->base);
1776 ringbuf->obj = NULL;
1777}
1778
Oscar Mateo84c23772014-07-24 17:04:15 +01001779int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1780 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001781{
Chris Wilsone3efda42014-04-09 09:19:41 +01001782 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001783
1784 obj = NULL;
1785 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001786 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001787 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001788 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001789 if (obj == NULL)
1790 return -ENOMEM;
1791
Akash Goel24f3a8c2014-06-17 10:59:42 +05301792 /* mark ring buffers as read-only from GPU side by default */
1793 obj->gt_ro = 1;
1794
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001795 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001796
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001797 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001798}
1799
Ben Widawskyc43b5632012-04-16 14:07:40 -07001800static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001801 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001802{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001803 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01001804 int ret;
1805
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001806 WARN_ON(ring->buffer);
1807
1808 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1809 if (!ringbuf)
1810 return -ENOMEM;
1811 ring->buffer = ringbuf;
Oscar Mateo8ee14972014-05-22 14:13:34 +01001812
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001813 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001814 INIT_LIST_HEAD(&ring->active_list);
1815 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001816 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001817 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001818 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001819 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001820
Chris Wilsonb259f672011-03-29 13:19:09 +01001821 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001822
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001823 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001824 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001825 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001826 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001827 } else {
1828 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001829 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001830 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001831 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001832 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001833
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001834 WARN_ON(ringbuf->obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001835
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001836 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1837 if (ret) {
1838 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
1839 ring->name, ret);
1840 goto error;
1841 }
1842
1843 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
1844 if (ret) {
1845 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
1846 ring->name, ret);
1847 intel_destroy_ringbuffer_obj(ringbuf);
1848 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001849 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001850
Chris Wilson55249ba2010-12-22 14:04:47 +00001851 /* Workaround an erratum on the i830 which causes a hang if
1852 * the TAIL pointer points to within the last 2 cachelines
1853 * of the buffer.
1854 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001855 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001856 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001857 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001858
Brad Volkin44e895a2014-05-10 14:10:43 -07001859 ret = i915_cmd_parser_init_ring(ring);
1860 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001861 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001862
Oscar Mateo8ee14972014-05-22 14:13:34 +01001863 return 0;
1864
1865error:
1866 kfree(ringbuf);
1867 ring->buffer = NULL;
1868 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001869}
1870
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001871void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001872{
John Harrison6402c332014-10-31 12:00:26 +00001873 struct drm_i915_private *dev_priv;
1874 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01001875
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001876 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001877 return;
1878
John Harrison6402c332014-10-31 12:00:26 +00001879 dev_priv = to_i915(ring->dev);
1880 ringbuf = ring->buffer;
1881
Chris Wilsone3efda42014-04-09 09:19:41 +01001882 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001883 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001884
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001885 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01001886 intel_destroy_ringbuffer_obj(ringbuf);
John Harrison6259cea2014-11-24 18:49:29 +00001887 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Chris Wilson78501ea2010-10-27 12:18:21 +01001888
Zou Nan hai8d192152010-11-02 16:31:01 +08001889 if (ring->cleanup)
1890 ring->cleanup(ring);
1891
Chris Wilson78501ea2010-10-27 12:18:21 +01001892 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001893
1894 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001895
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001896 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001897 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001898}
1899
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001900static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001901{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001902 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001903 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001904 int ret;
1905
Dave Gordonebd0fd42014-11-27 11:22:49 +00001906 if (intel_ring_space(ringbuf) >= n)
1907 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001908
1909 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo82e104c2014-07-24 17:04:26 +01001910 if (__intel_ring_space(request->tail, ringbuf->tail,
1911 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001912 break;
1913 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001914 }
1915
Daniel Vettera4b3a572014-11-26 14:17:05 +01001916 if (&request->list == &ring->request_list)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001917 return -ENOSPC;
1918
Daniel Vettera4b3a572014-11-26 14:17:05 +01001919 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001920 if (ret)
1921 return ret;
1922
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001923 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001924
1925 return 0;
1926}
1927
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001928static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001929{
Chris Wilson78501ea2010-10-27 12:18:21 +01001930 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001931 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001932 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001933 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001934 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001935
Chris Wilsona71d8d92012-02-15 11:25:36 +00001936 ret = intel_ring_wait_request(ring, n);
1937 if (ret != -ENOSPC)
1938 return ret;
1939
Chris Wilson09246732013-08-10 22:16:32 +01001940 /* force the tail write in case we have been skipping them */
1941 __intel_ring_advance(ring);
1942
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001943 /* With GEM the hangcheck timer should kick us out of the loop,
1944 * leaving it early runs the risk of corrupting GEM state (due
1945 * to running on almost untested codepaths). But on resume
1946 * timers don't work yet, so prevent a complete hang in that
1947 * case by choosing an insanely large timeout. */
1948 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001949
Dave Gordonebd0fd42014-11-27 11:22:49 +00001950 ret = 0;
Chris Wilsondcfe0502014-05-05 09:07:32 +01001951 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001952 do {
Dave Gordonebd0fd42014-11-27 11:22:49 +00001953 if (intel_ring_space(ringbuf) >= n)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001954 break;
Dave Gordonebd0fd42014-11-27 11:22:49 +00001955 ringbuf->head = I915_READ_HEAD(ring);
1956 if (intel_ring_space(ringbuf) >= n)
1957 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001958
Chris Wilsone60a0b12010-10-13 10:09:14 +01001959 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001960
Chris Wilsondcfe0502014-05-05 09:07:32 +01001961 if (dev_priv->mm.interruptible && signal_pending(current)) {
1962 ret = -ERESTARTSYS;
1963 break;
1964 }
1965
Daniel Vetter33196de2012-11-14 17:14:05 +01001966 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1967 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001968 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001969 break;
1970
1971 if (time_after(jiffies, end)) {
1972 ret = -EBUSY;
1973 break;
1974 }
1975 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001976 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001977 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001978}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001979
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001980static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001981{
1982 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001983 struct intel_ringbuffer *ringbuf = ring->buffer;
1984 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001985
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001986 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00001987 int ret = ring_wait_for_space(ring, rem);
1988 if (ret)
1989 return ret;
1990 }
1991
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001992 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001993 rem /= 4;
1994 while (rem--)
1995 iowrite32(MI_NOOP, virt++);
1996
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001997 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00001998 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00001999
2000 return 0;
2001}
2002
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002003int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002004{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002005 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002006 int ret;
2007
2008 /* We need to add any requests required to flush the objects and ring */
John Harrison6259cea2014-11-24 18:49:29 +00002009 if (ring->outstanding_lazy_request) {
John Harrison9400ae52014-11-24 18:49:36 +00002010 ret = i915_add_request(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00002011 if (ret)
2012 return ret;
2013 }
2014
2015 /* Wait upon the last request to be completed */
2016 if (list_empty(&ring->request_list))
2017 return 0;
2018
Daniel Vettera4b3a572014-11-26 14:17:05 +01002019 req = list_entry(ring->request_list.prev,
Chris Wilson3e960502012-11-27 16:22:54 +00002020 struct drm_i915_gem_request,
Daniel Vettera4b3a572014-11-26 14:17:05 +01002021 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002022
Daniel Vettera4b3a572014-11-26 14:17:05 +01002023 return i915_wait_request(req);
Chris Wilson3e960502012-11-27 16:22:54 +00002024}
2025
Chris Wilson9d7730912012-11-27 16:22:52 +00002026static int
John Harrison6259cea2014-11-24 18:49:29 +00002027intel_ring_alloc_request(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002028{
John Harrison9eba5d42014-11-24 18:49:23 +00002029 int ret;
2030 struct drm_i915_gem_request *request;
2031
John Harrison6259cea2014-11-24 18:49:29 +00002032 if (ring->outstanding_lazy_request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002033 return 0;
John Harrison9eba5d42014-11-24 18:49:23 +00002034
John Harrisonaaeb1ba2014-12-05 13:49:34 +00002035 request = kzalloc(sizeof(*request), GFP_KERNEL);
John Harrison9eba5d42014-11-24 18:49:23 +00002036 if (request == NULL)
2037 return -ENOMEM;
2038
John Harrisonabfe2622014-11-24 18:49:24 +00002039 kref_init(&request->ref);
John Harrisonff79e852014-11-24 18:49:41 +00002040 request->ring = ring;
John Harrisonabfe2622014-11-24 18:49:24 +00002041
John Harrison6259cea2014-11-24 18:49:29 +00002042 ret = i915_gem_get_seqno(ring->dev, &request->seqno);
John Harrison9eba5d42014-11-24 18:49:23 +00002043 if (ret) {
2044 kfree(request);
2045 return ret;
2046 }
2047
John Harrison6259cea2014-11-24 18:49:29 +00002048 ring->outstanding_lazy_request = request;
John Harrison9eba5d42014-11-24 18:49:23 +00002049 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002050}
2051
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002052static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002053 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002054{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002055 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002056 int ret;
2057
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002058 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002059 ret = intel_wrap_ring_buffer(ring);
2060 if (unlikely(ret))
2061 return ret;
2062 }
2063
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002064 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002065 ret = ring_wait_for_space(ring, bytes);
2066 if (unlikely(ret))
2067 return ret;
2068 }
2069
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002070 return 0;
2071}
2072
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002073int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002074 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002075{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002076 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002077 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002078
Daniel Vetter33196de2012-11-14 17:14:05 +01002079 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2080 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002081 if (ret)
2082 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002083
Chris Wilson304d6952014-01-02 14:32:35 +00002084 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2085 if (ret)
2086 return ret;
2087
Chris Wilson9d7730912012-11-27 16:22:52 +00002088 /* Preallocate the olr before touching the ring */
John Harrison6259cea2014-11-24 18:49:29 +00002089 ret = intel_ring_alloc_request(ring);
Chris Wilson9d7730912012-11-27 16:22:52 +00002090 if (ret)
2091 return ret;
2092
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002093 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002094 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002095}
2096
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002097/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002098int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002099{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002100 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002101 int ret;
2102
2103 if (num_dwords == 0)
2104 return 0;
2105
Chris Wilson18393f62014-04-09 09:19:40 +01002106 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002107 ret = intel_ring_begin(ring, num_dwords);
2108 if (ret)
2109 return ret;
2110
2111 while (num_dwords--)
2112 intel_ring_emit(ring, MI_NOOP);
2113
2114 intel_ring_advance(ring);
2115
2116 return 0;
2117}
2118
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002119void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002120{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002121 struct drm_device *dev = ring->dev;
2122 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002123
John Harrison6259cea2014-11-24 18:49:29 +00002124 BUG_ON(ring->outstanding_lazy_request);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002125
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002126 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002127 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2128 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002129 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002130 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002131 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002132
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002133 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002134 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002135}
2136
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002137static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002138 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002139{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002140 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002141
2142 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002143
Chris Wilson12f55812012-07-05 17:14:01 +01002144 /* Disable notification that the ring is IDLE. The GT
2145 * will then assume that it is busy and bring it out of rc6.
2146 */
2147 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2148 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2149
2150 /* Clear the context id. Here be magic! */
2151 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2152
2153 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002154 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002155 GEN6_BSD_SLEEP_INDICATOR) == 0,
2156 50))
2157 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002158
Chris Wilson12f55812012-07-05 17:14:01 +01002159 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002160 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002161 POSTING_READ(RING_TAIL(ring->mmio_base));
2162
2163 /* Let the ring send IDLE messages to the GT again,
2164 * and so let it sleep to conserve power when idle.
2165 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002166 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002167 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002168}
2169
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002170static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002171 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002172{
Chris Wilson71a77e02011-02-02 12:13:49 +00002173 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002174 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002175
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002176 ret = intel_ring_begin(ring, 4);
2177 if (ret)
2178 return ret;
2179
Chris Wilson71a77e02011-02-02 12:13:49 +00002180 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002181 if (INTEL_INFO(ring->dev)->gen >= 8)
2182 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002183 /*
2184 * Bspec vol 1c.5 - video engine command streamer:
2185 * "If ENABLED, all TLBs will be invalidated once the flush
2186 * operation is complete. This bit is only valid when the
2187 * Post-Sync Operation field is a value of 1h or 3h."
2188 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002189 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07002190 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2191 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002192 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002193 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002194 if (INTEL_INFO(ring->dev)->gen >= 8) {
2195 intel_ring_emit(ring, 0); /* upper addr */
2196 intel_ring_emit(ring, 0); /* value */
2197 } else {
2198 intel_ring_emit(ring, 0);
2199 intel_ring_emit(ring, MI_NOOP);
2200 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002201 intel_ring_advance(ring);
2202 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002203}
2204
2205static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002206gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002207 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002208 unsigned flags)
2209{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002210 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002211 int ret;
2212
2213 ret = intel_ring_begin(ring, 4);
2214 if (ret)
2215 return ret;
2216
2217 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002218 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002219 intel_ring_emit(ring, lower_32_bits(offset));
2220 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002221 intel_ring_emit(ring, MI_NOOP);
2222 intel_ring_advance(ring);
2223
2224 return 0;
2225}
2226
2227static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002228hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002229 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002230 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002231{
Akshay Joshi0206e352011-08-16 15:34:10 -04002232 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002233
Akshay Joshi0206e352011-08-16 15:34:10 -04002234 ret = intel_ring_begin(ring, 2);
2235 if (ret)
2236 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002237
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002238 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002239 MI_BATCH_BUFFER_START |
2240 (flags & I915_DISPATCH_SECURE ?
2241 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002242 /* bit0-7 is the length on GEN6+ */
2243 intel_ring_emit(ring, offset);
2244 intel_ring_advance(ring);
2245
2246 return 0;
2247}
2248
2249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002250gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002251 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002252 unsigned flags)
2253{
2254 int ret;
2255
2256 ret = intel_ring_begin(ring, 2);
2257 if (ret)
2258 return ret;
2259
2260 intel_ring_emit(ring,
2261 MI_BATCH_BUFFER_START |
2262 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002263 /* bit0-7 is the length on GEN6+ */
2264 intel_ring_emit(ring, offset);
2265 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002266
Akshay Joshi0206e352011-08-16 15:34:10 -04002267 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002268}
2269
Chris Wilson549f7362010-10-19 11:19:32 +01002270/* Blitter support (SandyBridge+) */
2271
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002272static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002273 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002274{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002275 struct drm_device *dev = ring->dev;
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002276 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71a77e02011-02-02 12:13:49 +00002277 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002278 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002279
Daniel Vetter6a233c72011-12-14 13:57:07 +01002280 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002281 if (ret)
2282 return ret;
2283
Chris Wilson71a77e02011-02-02 12:13:49 +00002284 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002285 if (INTEL_INFO(ring->dev)->gen >= 8)
2286 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002287 /*
2288 * Bspec vol 1c.3 - blitter engine command streamer:
2289 * "If ENABLED, all TLBs will be invalidated once the flush
2290 * operation is complete. This bit is only valid when the
2291 * Post-Sync Operation field is a value of 1h or 3h."
2292 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002293 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002294 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002295 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002296 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002297 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002298 if (INTEL_INFO(ring->dev)->gen >= 8) {
2299 intel_ring_emit(ring, 0); /* upper addr */
2300 intel_ring_emit(ring, 0); /* value */
2301 } else {
2302 intel_ring_emit(ring, 0);
2303 intel_ring_emit(ring, MI_NOOP);
2304 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002305 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002306
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002307 if (!invalidate && flush) {
2308 if (IS_GEN7(dev))
2309 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2310 else if (IS_BROADWELL(dev))
2311 dev_priv->fbc.need_sw_cache_clean = true;
2312 }
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002313
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002314 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002315}
2316
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002317int intel_init_render_ring_buffer(struct drm_device *dev)
2318{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002319 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002320 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002321 struct drm_i915_gem_object *obj;
2322 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002323
Daniel Vetter59465b52012-04-11 22:12:48 +02002324 ring->name = "render ring";
2325 ring->id = RCS;
2326 ring->mmio_base = RENDER_RING_BASE;
2327
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002328 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002329 if (i915_semaphore_is_enabled(dev)) {
2330 obj = i915_gem_alloc_object(dev, 4096);
2331 if (obj == NULL) {
2332 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2333 i915.semaphores = 0;
2334 } else {
2335 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2336 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2337 if (ret != 0) {
2338 drm_gem_object_unreference(&obj->base);
2339 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2340 i915.semaphores = 0;
2341 } else
2342 dev_priv->semaphore_obj = obj;
2343 }
2344 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002345
2346 ring->init_context = intel_ring_workarounds_emit;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002347 ring->add_request = gen6_add_request;
2348 ring->flush = gen8_render_ring_flush;
2349 ring->irq_get = gen8_ring_get_irq;
2350 ring->irq_put = gen8_ring_put_irq;
2351 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2352 ring->get_seqno = gen6_ring_get_seqno;
2353 ring->set_seqno = ring_set_seqno;
2354 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002355 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002356 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002357 ring->semaphore.signal = gen8_rcs_signal;
2358 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002359 }
2360 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002361 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002362 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002363 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002364 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002365 ring->irq_get = gen6_ring_get_irq;
2366 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002367 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002368 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002369 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002370 if (i915_semaphore_is_enabled(dev)) {
2371 ring->semaphore.sync_to = gen6_ring_sync;
2372 ring->semaphore.signal = gen6_signal;
2373 /*
2374 * The current semaphore is only applied on pre-gen8
2375 * platform. And there is no VCS2 ring on the pre-gen8
2376 * platform. So the semaphore between RCS and VCS2 is
2377 * initialized as INVALID. Gen8 will initialize the
2378 * sema between VCS2 and RCS later.
2379 */
2380 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2381 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2382 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2383 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2384 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2385 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2386 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2387 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2388 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2389 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2390 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002391 } else if (IS_GEN5(dev)) {
2392 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002393 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002394 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002395 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002396 ring->irq_get = gen5_ring_get_irq;
2397 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002398 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2399 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002400 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002401 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002402 if (INTEL_INFO(dev)->gen < 4)
2403 ring->flush = gen2_render_ring_flush;
2404 else
2405 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002406 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002407 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002408 if (IS_GEN2(dev)) {
2409 ring->irq_get = i8xx_ring_get_irq;
2410 ring->irq_put = i8xx_ring_put_irq;
2411 } else {
2412 ring->irq_get = i9xx_ring_get_irq;
2413 ring->irq_put = i9xx_ring_put_irq;
2414 }
Daniel Vettere3670312012-04-11 22:12:53 +02002415 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002416 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002417 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002418
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002419 if (IS_HASWELL(dev))
2420 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002421 else if (IS_GEN8(dev))
2422 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002423 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002424 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2425 else if (INTEL_INFO(dev)->gen >= 4)
2426 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2427 else if (IS_I830(dev) || IS_845G(dev))
2428 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2429 else
2430 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002431 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002432 ring->cleanup = render_ring_cleanup;
2433
Daniel Vetterb45305f2012-12-17 16:21:27 +01002434 /* Workaround batchbuffer to combat CS tlb bug. */
2435 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002436 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002437 if (obj == NULL) {
2438 DRM_ERROR("Failed to allocate batch bo\n");
2439 return -ENOMEM;
2440 }
2441
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002442 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002443 if (ret != 0) {
2444 drm_gem_object_unreference(&obj->base);
2445 DRM_ERROR("Failed to ping batch bo\n");
2446 return ret;
2447 }
2448
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002449 ring->scratch.obj = obj;
2450 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002451 }
2452
Daniel Vetter99be1df2014-11-20 00:33:06 +01002453 ret = intel_init_ring_buffer(dev, ring);
2454 if (ret)
2455 return ret;
2456
2457 if (INTEL_INFO(dev)->gen >= 5) {
2458 ret = intel_init_pipe_control(ring);
2459 if (ret)
2460 return ret;
2461 }
2462
2463 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002464}
2465
2466int intel_init_bsd_ring_buffer(struct drm_device *dev)
2467{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002468 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002469 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002470
Daniel Vetter58fa3832012-04-11 22:12:49 +02002471 ring->name = "bsd ring";
2472 ring->id = VCS;
2473
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002474 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002475 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002476 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002477 /* gen6 bsd needs a special wa for tail updates */
2478 if (IS_GEN6(dev))
2479 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002480 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002481 ring->add_request = gen6_add_request;
2482 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002483 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002484 if (INTEL_INFO(dev)->gen >= 8) {
2485 ring->irq_enable_mask =
2486 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2487 ring->irq_get = gen8_ring_get_irq;
2488 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002489 ring->dispatch_execbuffer =
2490 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002491 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002492 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002493 ring->semaphore.signal = gen8_xcs_signal;
2494 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002495 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002496 } else {
2497 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2498 ring->irq_get = gen6_ring_get_irq;
2499 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002500 ring->dispatch_execbuffer =
2501 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002502 if (i915_semaphore_is_enabled(dev)) {
2503 ring->semaphore.sync_to = gen6_ring_sync;
2504 ring->semaphore.signal = gen6_signal;
2505 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2506 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2507 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2508 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2509 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2510 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2511 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2512 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2513 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2514 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2515 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002516 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002517 } else {
2518 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002519 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002520 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002521 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002522 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002523 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002524 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002525 ring->irq_get = gen5_ring_get_irq;
2526 ring->irq_put = gen5_ring_put_irq;
2527 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002528 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002529 ring->irq_get = i9xx_ring_get_irq;
2530 ring->irq_put = i9xx_ring_put_irq;
2531 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002532 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002533 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002534 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002535
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002536 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002537}
Chris Wilson549f7362010-10-19 11:19:32 +01002538
Zhao Yakui845f74a2014-04-17 10:37:37 +08002539/**
2540 * Initialize the second BSD ring for Broadwell GT3.
2541 * It is noted that this only exists on Broadwell GT3.
2542 */
2543int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2544{
2545 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002546 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002547
2548 if ((INTEL_INFO(dev)->gen != 8)) {
2549 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2550 return -EINVAL;
2551 }
2552
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002553 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002554 ring->id = VCS2;
2555
2556 ring->write_tail = ring_write_tail;
2557 ring->mmio_base = GEN8_BSD2_RING_BASE;
2558 ring->flush = gen6_bsd_ring_flush;
2559 ring->add_request = gen6_add_request;
2560 ring->get_seqno = gen6_ring_get_seqno;
2561 ring->set_seqno = ring_set_seqno;
2562 ring->irq_enable_mask =
2563 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2564 ring->irq_get = gen8_ring_get_irq;
2565 ring->irq_put = gen8_ring_put_irq;
2566 ring->dispatch_execbuffer =
2567 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002568 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002569 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002570 ring->semaphore.signal = gen8_xcs_signal;
2571 GEN8_RING_SEMAPHORE_INIT;
2572 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002573 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002574
2575 return intel_init_ring_buffer(dev, ring);
2576}
2577
Chris Wilson549f7362010-10-19 11:19:32 +01002578int intel_init_blt_ring_buffer(struct drm_device *dev)
2579{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002580 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002581 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002582
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002583 ring->name = "blitter ring";
2584 ring->id = BCS;
2585
2586 ring->mmio_base = BLT_RING_BASE;
2587 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002588 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002589 ring->add_request = gen6_add_request;
2590 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002591 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002592 if (INTEL_INFO(dev)->gen >= 8) {
2593 ring->irq_enable_mask =
2594 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2595 ring->irq_get = gen8_ring_get_irq;
2596 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002597 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002598 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002599 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002600 ring->semaphore.signal = gen8_xcs_signal;
2601 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002602 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002603 } else {
2604 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2605 ring->irq_get = gen6_ring_get_irq;
2606 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002607 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002608 if (i915_semaphore_is_enabled(dev)) {
2609 ring->semaphore.signal = gen6_signal;
2610 ring->semaphore.sync_to = gen6_ring_sync;
2611 /*
2612 * The current semaphore is only applied on pre-gen8
2613 * platform. And there is no VCS2 ring on the pre-gen8
2614 * platform. So the semaphore between BCS and VCS2 is
2615 * initialized as INVALID. Gen8 will initialize the
2616 * sema between BCS and VCS2 later.
2617 */
2618 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2619 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2620 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2621 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2622 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2623 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2624 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2625 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2626 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2627 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2628 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002629 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002630 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002631
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002632 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002633}
Chris Wilsona7b97612012-07-20 12:41:08 +01002634
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002635int intel_init_vebox_ring_buffer(struct drm_device *dev)
2636{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002637 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002638 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002639
2640 ring->name = "video enhancement ring";
2641 ring->id = VECS;
2642
2643 ring->mmio_base = VEBOX_RING_BASE;
2644 ring->write_tail = ring_write_tail;
2645 ring->flush = gen6_ring_flush;
2646 ring->add_request = gen6_add_request;
2647 ring->get_seqno = gen6_ring_get_seqno;
2648 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002649
2650 if (INTEL_INFO(dev)->gen >= 8) {
2651 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002652 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002653 ring->irq_get = gen8_ring_get_irq;
2654 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002655 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002656 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002657 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002658 ring->semaphore.signal = gen8_xcs_signal;
2659 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002660 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002661 } else {
2662 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2663 ring->irq_get = hsw_vebox_get_irq;
2664 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002665 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002666 if (i915_semaphore_is_enabled(dev)) {
2667 ring->semaphore.sync_to = gen6_ring_sync;
2668 ring->semaphore.signal = gen6_signal;
2669 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2670 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2671 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2672 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2673 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2674 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2675 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2676 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2677 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2678 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2679 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002680 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002681 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002682
2683 return intel_init_ring_buffer(dev, ring);
2684}
2685
Chris Wilsona7b97612012-07-20 12:41:08 +01002686int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002687intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002688{
2689 int ret;
2690
2691 if (!ring->gpu_caches_dirty)
2692 return 0;
2693
2694 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2695 if (ret)
2696 return ret;
2697
2698 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2699
2700 ring->gpu_caches_dirty = false;
2701 return 0;
2702}
2703
2704int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002705intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002706{
2707 uint32_t flush_domains;
2708 int ret;
2709
2710 flush_domains = 0;
2711 if (ring->gpu_caches_dirty)
2712 flush_domains = I915_GEM_GPU_DOMAINS;
2713
2714 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2715 if (ret)
2716 return ret;
2717
2718 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2719
2720 ring->gpu_caches_dirty = false;
2721 return 0;
2722}
Chris Wilsone3efda42014-04-09 09:19:41 +01002723
2724void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002725intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002726{
2727 int ret;
2728
2729 if (!intel_ring_initialized(ring))
2730 return;
2731
2732 ret = intel_ring_idle(ring);
2733 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2734 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2735 ring->name, ret);
2736
2737 stop_ring(ring);
2738}