blob: 666049849d3f289f40fac654307a576041a4350a [file] [log] [blame]
Greg Rose92915f72010-01-09 02:24:10 +00001/*******************************************************************************
2
3 Intel 82599 Virtual Function driver
Mark Rustad2e7cfbd2014-03-04 03:02:13 +00004 Copyright(c) 1999 - 2014 Intel Corporation.
Greg Rose92915f72010-01-09 02:24:10 +00005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBEVF_H_
29#define _IXGBEVF_H_
30
31#include <linux/types.h>
Jiri Pirkodadcd652011-07-21 03:25:09 +000032#include <linux/bitops.h>
Greg Rose92915f72010-01-09 02:24:10 +000033#include <linux/timer.h>
34#include <linux/io.h>
35#include <linux/netdevice.h>
Jiri Pirkodadcd652011-07-21 03:25:09 +000036#include <linux/if_vlan.h>
Eric Dumazet4197aa72011-06-22 05:01:35 +000037#include <linux/u64_stats_sync.h>
Greg Rose92915f72010-01-09 02:24:10 +000038
39#include "vf.h"
40
Jacob Kellerc777cdf2013-09-21 06:24:20 +000041#ifdef CONFIG_NET_RX_BUSY_POLL
42#include <net/busy_poll.h>
Jacob Keller3b5dca22013-09-21 06:24:25 +000043#define BP_EXTENDED_STATS
Jacob Kellerc777cdf2013-09-21 06:24:20 +000044#endif
45
Greg Rose92915f72010-01-09 02:24:10 +000046/* wrapper around a pointer to a socket buffer,
47 * so a DMA handle can be stored along with the buffer */
48struct ixgbevf_tx_buffer {
Alexander Duycke757e3e2013-01-31 07:43:22 +000049 union ixgbe_adv_tx_desc *next_to_watch;
Emil Tantilov7ad1a092014-01-17 18:30:03 -080050 unsigned long time_stamp;
51 struct sk_buff *skb;
52 unsigned int bytecount;
53 unsigned short gso_segs;
54 __be16 protocol;
Emil Tantilov9bdfefd2014-01-17 18:30:04 -080055 DEFINE_DMA_UNMAP_ADDR(dma);
56 DEFINE_DMA_UNMAP_LEN(len);
Emil Tantilov7ad1a092014-01-17 18:30:03 -080057 u32 tx_flags;
Greg Rose92915f72010-01-09 02:24:10 +000058};
59
60struct ixgbevf_rx_buffer {
Greg Rose92915f72010-01-09 02:24:10 +000061 dma_addr_t dma;
Emil Tantilovbad17232014-11-21 02:57:15 +000062 struct page *page;
63 unsigned int page_offset;
Greg Rose92915f72010-01-09 02:24:10 +000064};
65
Emil Tantilov095e2612014-01-17 18:30:00 -080066struct ixgbevf_stats {
67 u64 packets;
68 u64 bytes;
69#ifdef BP_EXTENDED_STATS
70 u64 yields;
71 u64 misses;
72 u64 cleaned;
73#endif
74};
75
76struct ixgbevf_tx_queue_stats {
77 u64 restart_queue;
78 u64 tx_busy;
79 u64 tx_done_old;
80};
81
82struct ixgbevf_rx_queue_stats {
Emil Tantilov095e2612014-01-17 18:30:00 -080083 u64 alloc_rx_page_failed;
84 u64 alloc_rx_buff_failed;
85 u64 csum_err;
86};
87
Greg Rose92915f72010-01-09 02:24:10 +000088struct ixgbevf_ring {
Alexander Duyck6b43c442012-05-11 08:32:45 +000089 struct ixgbevf_ring *next;
Alexander Duyckfb401952012-05-11 08:33:16 +000090 struct net_device *netdev;
91 struct device *dev;
Greg Rose92915f72010-01-09 02:24:10 +000092 void *desc; /* descriptor ring memory */
93 dma_addr_t dma; /* phys. address of descriptor ring */
94 unsigned int size; /* length in bytes */
Emil Tantilovbad17232014-11-21 02:57:15 +000095 u16 count; /* amount of descriptors */
96 u16 next_to_use;
97 u16 next_to_clean;
98 u16 next_to_alloc;
Greg Rose92915f72010-01-09 02:24:10 +000099
Greg Rose92915f72010-01-09 02:24:10 +0000100 union {
101 struct ixgbevf_tx_buffer *tx_buffer_info;
102 struct ixgbevf_rx_buffer *rx_buffer_info;
103 };
104
Emil Tantilov095e2612014-01-17 18:30:00 -0800105 struct ixgbevf_stats stats;
106 struct u64_stats_sync syncp;
107 union {
108 struct ixgbevf_tx_queue_stats tx_stats;
109 struct ixgbevf_rx_queue_stats rx_stats;
110 };
111
Greg Rose55fb2772012-11-06 05:53:32 +0000112 u64 hw_csum_rx_error;
Don Skidmore5cdab2f2013-10-30 07:45:39 +0000113 u8 __iomem *tail;
Emil Tantilovbad17232014-11-21 02:57:15 +0000114 struct sk_buff *skb;
Greg Rose92915f72010-01-09 02:24:10 +0000115
Greg Rose92915f72010-01-09 02:24:10 +0000116 u16 reg_idx; /* holds the special value that gets the hardware register
117 * offset associated with this ring, which is different
118 * for DCB and RSS modes */
Emil Tantilov095e2612014-01-17 18:30:00 -0800119 int queue_index; /* needed for multiqueue queue management */
Greg Rose92915f72010-01-09 02:24:10 +0000120};
121
Greg Rose92915f72010-01-09 02:24:10 +0000122/* How many Rx Buffers do we bundle into one write to the hardware ? */
123#define IXGBEVF_RX_BUFFER_WRITE 16 /* Must be power of 2 */
124
Alexander Duyck56e94092012-07-20 08:10:03 +0000125#define MAX_RX_QUEUES IXGBE_VF_MAX_RX_QUEUES
126#define MAX_TX_QUEUES IXGBE_VF_MAX_TX_QUEUES
Greg Rose92915f72010-01-09 02:24:10 +0000127
128#define IXGBEVF_DEFAULT_TXD 1024
129#define IXGBEVF_DEFAULT_RXD 512
130#define IXGBEVF_MAX_TXD 4096
131#define IXGBEVF_MIN_TXD 64
132#define IXGBEVF_MAX_RXD 4096
133#define IXGBEVF_MIN_RXD 64
134
135/* Supported Rx Buffer Sizes */
Greg Rose92915f72010-01-09 02:24:10 +0000136#define IXGBEVF_RXBUFFER_256 256 /* Used for packet split */
Emil Tantilovbad17232014-11-21 02:57:15 +0000137#define IXGBEVF_RXBUFFER_2048 2048
Greg Rose92915f72010-01-09 02:24:10 +0000138
139#define IXGBEVF_RX_HDR_SIZE IXGBEVF_RXBUFFER_256
Emil Tantilovbad17232014-11-21 02:57:15 +0000140#define IXGBEVF_RX_BUFSZ IXGBEVF_RXBUFFER_2048
Greg Rose92915f72010-01-09 02:24:10 +0000141
142#define MAXIMUM_ETHERNET_VLAN_SIZE (VLAN_ETH_FRAME_LEN + ETH_FCS_LEN)
143
144#define IXGBE_TX_FLAGS_CSUM (u32)(1)
145#define IXGBE_TX_FLAGS_VLAN (u32)(1 << 1)
146#define IXGBE_TX_FLAGS_TSO (u32)(1 << 2)
147#define IXGBE_TX_FLAGS_IPV4 (u32)(1 << 3)
Greg Rose92915f72010-01-09 02:24:10 +0000148#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
149#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0x0000e000
150#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
151
Alexander Duyck6b43c442012-05-11 08:32:45 +0000152struct ixgbevf_ring_container {
153 struct ixgbevf_ring *ring; /* pointer to linked list of rings */
Alexander Duyck5f3600e2012-05-11 08:32:55 +0000154 unsigned int total_bytes; /* total bytes processed this int */
155 unsigned int total_packets; /* total packets processed this int */
Alexander Duyck6b43c442012-05-11 08:32:45 +0000156 u8 count; /* total number of rings in vector */
157 u8 itr; /* current ITR setting for ring */
158};
159
160/* iterator for handling rings in ring container */
161#define ixgbevf_for_each_ring(pos, head) \
162 for (pos = (head).ring; pos != NULL; pos = pos->next)
163
Greg Rose92915f72010-01-09 02:24:10 +0000164/* MAX_MSIX_Q_VECTORS of these are allocated,
165 * but we only use one per queue-specific vector.
166 */
167struct ixgbevf_q_vector {
168 struct ixgbevf_adapter *adapter;
Alexander Duyck5f3600e2012-05-11 08:32:55 +0000169 u16 v_idx; /* index of q_vector within array, also used for
170 * finding the bit in EICR and friends that
171 * represents the vector for this ring */
172 u16 itr; /* Interrupt throttle rate written to EITR */
Greg Rose92915f72010-01-09 02:24:10 +0000173 struct napi_struct napi;
Alexander Duyck6b43c442012-05-11 08:32:45 +0000174 struct ixgbevf_ring_container rx, tx;
Alexander Duyckfa71ae22012-05-11 08:32:50 +0000175 char name[IFNAMSIZ + 9];
Jacob Kellerc777cdf2013-09-21 06:24:20 +0000176#ifdef CONFIG_NET_RX_BUSY_POLL
177 unsigned int state;
178#define IXGBEVF_QV_STATE_IDLE 0
179#define IXGBEVF_QV_STATE_NAPI 1 /* NAPI owns this QV */
180#define IXGBEVF_QV_STATE_POLL 2 /* poll owns this QV */
181#define IXGBEVF_QV_STATE_DISABLED 4 /* QV is disabled */
182#define IXGBEVF_QV_OWNED (IXGBEVF_QV_STATE_NAPI | IXGBEVF_QV_STATE_POLL)
183#define IXGBEVF_QV_LOCKED (IXGBEVF_QV_OWNED | IXGBEVF_QV_STATE_DISABLED)
184#define IXGBEVF_QV_STATE_NAPI_YIELD 8 /* NAPI yielded this QV */
185#define IXGBEVF_QV_STATE_POLL_YIELD 16 /* poll yielded this QV */
186#define IXGBEVF_QV_YIELD (IXGBEVF_QV_STATE_NAPI_YIELD | IXGBEVF_QV_STATE_POLL_YIELD)
187#define IXGBEVF_QV_USER_PEND (IXGBEVF_QV_STATE_POLL | IXGBEVF_QV_STATE_POLL_YIELD)
188 spinlock_t lock;
189#endif /* CONFIG_NET_RX_BUSY_POLL */
Greg Rose92915f72010-01-09 02:24:10 +0000190};
Jacob Kellerc777cdf2013-09-21 06:24:20 +0000191#ifdef CONFIG_NET_RX_BUSY_POLL
192static inline void ixgbevf_qv_init_lock(struct ixgbevf_q_vector *q_vector)
193{
194
195 spin_lock_init(&q_vector->lock);
196 q_vector->state = IXGBEVF_QV_STATE_IDLE;
197}
198
199/* called from the device poll routine to get ownership of a q_vector */
200static inline bool ixgbevf_qv_lock_napi(struct ixgbevf_q_vector *q_vector)
201{
202 int rc = true;
203 spin_lock_bh(&q_vector->lock);
204 if (q_vector->state & IXGBEVF_QV_LOCKED) {
205 WARN_ON(q_vector->state & IXGBEVF_QV_STATE_NAPI);
206 q_vector->state |= IXGBEVF_QV_STATE_NAPI_YIELD;
207 rc = false;
Jacob Keller3b5dca22013-09-21 06:24:25 +0000208#ifdef BP_EXTENDED_STATS
Emil Tantilov095e2612014-01-17 18:30:00 -0800209 q_vector->tx.ring->stats.yields++;
Jacob Keller3b5dca22013-09-21 06:24:25 +0000210#endif
Jacob Kellerc777cdf2013-09-21 06:24:20 +0000211 } else {
212 /* we don't care if someone yielded */
213 q_vector->state = IXGBEVF_QV_STATE_NAPI;
214 }
215 spin_unlock_bh(&q_vector->lock);
216 return rc;
217}
218
219/* returns true is someone tried to get the qv while napi had it */
220static inline bool ixgbevf_qv_unlock_napi(struct ixgbevf_q_vector *q_vector)
221{
222 int rc = false;
223 spin_lock_bh(&q_vector->lock);
224 WARN_ON(q_vector->state & (IXGBEVF_QV_STATE_POLL |
225 IXGBEVF_QV_STATE_NAPI_YIELD));
226
227 if (q_vector->state & IXGBEVF_QV_STATE_POLL_YIELD)
228 rc = true;
229 /* reset state to idle, unless QV is disabled */
230 q_vector->state &= IXGBEVF_QV_STATE_DISABLED;
231 spin_unlock_bh(&q_vector->lock);
232 return rc;
233}
234
235/* called from ixgbevf_low_latency_poll() */
236static inline bool ixgbevf_qv_lock_poll(struct ixgbevf_q_vector *q_vector)
237{
238 int rc = true;
239 spin_lock_bh(&q_vector->lock);
240 if ((q_vector->state & IXGBEVF_QV_LOCKED)) {
241 q_vector->state |= IXGBEVF_QV_STATE_POLL_YIELD;
242 rc = false;
Jacob Keller3b5dca22013-09-21 06:24:25 +0000243#ifdef BP_EXTENDED_STATS
Emil Tantilov095e2612014-01-17 18:30:00 -0800244 q_vector->rx.ring->stats.yields++;
Jacob Keller3b5dca22013-09-21 06:24:25 +0000245#endif
Jacob Kellerc777cdf2013-09-21 06:24:20 +0000246 } else {
247 /* preserve yield marks */
248 q_vector->state |= IXGBEVF_QV_STATE_POLL;
249 }
250 spin_unlock_bh(&q_vector->lock);
251 return rc;
252}
253
254/* returns true if someone tried to get the qv while it was locked */
255static inline bool ixgbevf_qv_unlock_poll(struct ixgbevf_q_vector *q_vector)
256{
257 int rc = false;
258 spin_lock_bh(&q_vector->lock);
259 WARN_ON(q_vector->state & (IXGBEVF_QV_STATE_NAPI));
260
261 if (q_vector->state & IXGBEVF_QV_STATE_POLL_YIELD)
262 rc = true;
263 /* reset state to idle, unless QV is disabled */
264 q_vector->state &= IXGBEVF_QV_STATE_DISABLED;
265 spin_unlock_bh(&q_vector->lock);
266 return rc;
267}
268
269/* true if a socket is polling, even if it did not get the lock */
270static inline bool ixgbevf_qv_busy_polling(struct ixgbevf_q_vector *q_vector)
271{
272 WARN_ON(!(q_vector->state & IXGBEVF_QV_OWNED));
273 return q_vector->state & IXGBEVF_QV_USER_PEND;
274}
275
276/* false if QV is currently owned */
277static inline bool ixgbevf_qv_disable(struct ixgbevf_q_vector *q_vector)
278{
279 int rc = true;
280 spin_lock_bh(&q_vector->lock);
281 if (q_vector->state & IXGBEVF_QV_OWNED)
282 rc = false;
Jacob Kellere689e722014-01-16 02:30:06 -0800283 q_vector->state |= IXGBEVF_QV_STATE_DISABLED;
Jacob Kellerc777cdf2013-09-21 06:24:20 +0000284 spin_unlock_bh(&q_vector->lock);
285 return rc;
286}
287
288#endif /* CONFIG_NET_RX_BUSY_POLL */
Greg Rose92915f72010-01-09 02:24:10 +0000289
Alexander Duyck5f3600e2012-05-11 08:32:55 +0000290/*
291 * microsecond values for various ITR rates shifted by 2 to fit itr register
292 * with the first 3 bits reserved 0
293 */
294#define IXGBE_MIN_RSC_ITR 24
295#define IXGBE_100K_ITR 40
296#define IXGBE_20K_ITR 200
297#define IXGBE_10K_ITR 400
298#define IXGBE_8K_ITR 500
299
Greg Rose92915f72010-01-09 02:24:10 +0000300/* Helper macros to switch between ints/sec and what the register uses.
301 * And yes, it's the same math going both ways. The lowest value
302 * supported by all of the ixgbe hardware is 8.
303 */
304#define EITR_INTS_PER_SEC_TO_REG(_eitr) \
305 ((_eitr) ? (1000000000 / ((_eitr) * 256)) : 8)
306#define EITR_REG_TO_INTS_PER_SEC EITR_INTS_PER_SEC_TO_REG
307
Emil Tantilovec62fe22014-11-08 01:39:20 +0000308/* ixgbevf_test_staterr - tests bits in Rx descriptor status and error fields */
309static inline __le32 ixgbevf_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
310 const u32 stat_err_bits)
311{
312 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
313}
314
Don Skidmoref880d072013-10-23 02:17:52 +0000315static inline u16 ixgbevf_desc_unused(struct ixgbevf_ring *ring)
316{
317 u16 ntc = ring->next_to_clean;
318 u16 ntu = ring->next_to_use;
319
320 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
321}
Greg Rose92915f72010-01-09 02:24:10 +0000322
Mark Rustad06380db2014-03-04 03:02:23 +0000323static inline void ixgbevf_write_tail(struct ixgbevf_ring *ring, u32 value)
324{
325 writel(value, ring->tail);
326}
327
Alexander Duyck908421f2012-05-11 08:33:00 +0000328#define IXGBEVF_RX_DESC(R, i) \
329 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
330#define IXGBEVF_TX_DESC(R, i) \
331 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
332#define IXGBEVF_TX_CTXTDESC(R, i) \
333 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
Greg Rose92915f72010-01-09 02:24:10 +0000334
Alexander Duyckc88887e2012-08-22 02:04:37 +0000335#define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */
Greg Rose92915f72010-01-09 02:24:10 +0000336
337#define OTHER_VECTOR 1
338#define NON_Q_VECTORS (OTHER_VECTOR)
339
340#define MAX_MSIX_Q_VECTORS 2
Greg Rose92915f72010-01-09 02:24:10 +0000341
Alexander Duyckfa71ae22012-05-11 08:32:50 +0000342#define MIN_MSIX_Q_VECTORS 1
Greg Rose92915f72010-01-09 02:24:10 +0000343#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
344
345/* board specific private data structure */
346struct ixgbevf_adapter {
Emil Tantilovdff80522014-11-08 01:39:25 +0000347 /* this field must be first, see ixgbevf_process_skb_fields */
Jiri Pirkodadcd652011-07-21 03:25:09 +0000348 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Emil Tantilovdff80522014-11-08 01:39:25 +0000349
350 struct timer_list watchdog_timer;
Greg Rose92915f72010-01-09 02:24:10 +0000351 struct work_struct reset_task;
352 struct ixgbevf_q_vector *q_vector[MAX_MSIX_Q_VECTORS];
Greg Rose92915f72010-01-09 02:24:10 +0000353
354 /* Interrupt Throttle Rate */
Alexander Duyck5f3600e2012-05-11 08:32:55 +0000355 u16 rx_itr_setting;
356 u16 tx_itr_setting;
357
358 /* interrupt masks */
359 u32 eims_enable_mask;
360 u32 eims_other;
Greg Rose92915f72010-01-09 02:24:10 +0000361
362 /* TX */
Greg Rose92915f72010-01-09 02:24:10 +0000363 int num_tx_queues;
Emil Tantilov97031922014-01-17 18:30:01 -0800364 struct ixgbevf_ring *tx_ring[MAX_TX_QUEUES]; /* One per active queue */
Greg Rose92915f72010-01-09 02:24:10 +0000365 u64 restart_queue;
Greg Rose92915f72010-01-09 02:24:10 +0000366 u32 tx_timeout_count;
Greg Rose92915f72010-01-09 02:24:10 +0000367
368 /* RX */
Greg Rose92915f72010-01-09 02:24:10 +0000369 int num_rx_queues;
Emil Tantilov97031922014-01-17 18:30:01 -0800370 struct ixgbevf_ring *rx_ring[MAX_TX_QUEUES]; /* One per active queue */
Greg Rose92915f72010-01-09 02:24:10 +0000371 u64 hw_csum_rx_error;
372 u64 hw_rx_no_dma_resources;
Greg Rose92915f72010-01-09 02:24:10 +0000373 int num_msix_vectors;
Greg Rose92915f72010-01-09 02:24:10 +0000374 u32 alloc_rx_page_failed;
375 u32 alloc_rx_buff_failed;
376
377 /* Some features need tri-state capability,
378 * thus the additional *_CAPABLE flags.
379 */
380 u32 flags;
Alexander Duyck525a9402012-05-11 08:32:29 +0000381#define IXGBE_FLAG_IN_WATCHDOG_TASK (u32)(1)
Greg Rose366c1092012-11-13 04:03:18 +0000382#define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 1)
Don Skidmore220fe052013-09-21 01:40:49 +0000383#define IXGBEVF_FLAG_QUEUE_RESET_REQUESTED (u32)(1 << 2)
Alexander Duyck77d5dfc2012-05-11 08:32:19 +0000384
Emil Tantilov97031922014-01-17 18:30:01 -0800385 struct msix_entry *msix_entries;
386
Greg Rose92915f72010-01-09 02:24:10 +0000387 /* OS defined structs */
388 struct net_device *netdev;
389 struct pci_dev *pdev;
Greg Rose92915f72010-01-09 02:24:10 +0000390
391 /* structs defined in ixgbe_vf.h */
392 struct ixgbe_hw hw;
393 u16 msg_enable;
Greg Rose92915f72010-01-09 02:24:10 +0000394 /* Interrupt Throttle Rate */
395 u32 eitr_param;
396
Emil Tantilov97031922014-01-17 18:30:01 -0800397 struct ixgbevf_hw_stats stats;
398
Greg Rose92915f72010-01-09 02:24:10 +0000399 unsigned long state;
Greg Rose92915f72010-01-09 02:24:10 +0000400 u64 tx_busy;
401 unsigned int tx_ring_count;
402 unsigned int rx_ring_count;
403
Jacob Keller3b5dca22013-09-21 06:24:25 +0000404#ifdef BP_EXTENDED_STATS
405 u64 bp_rx_yields;
406 u64 bp_rx_cleaned;
407 u64 bp_rx_missed;
408
409 u64 bp_tx_yields;
410 u64 bp_tx_cleaned;
411 u64 bp_tx_missed;
412#endif
413
Mark Rustaddbf8b0d2014-03-04 03:02:34 +0000414 u8 __iomem *io_addr; /* Mainly for iounmap use */
Greg Rose92915f72010-01-09 02:24:10 +0000415 u32 link_speed;
416 bool link_up;
Greg Rose92915f72010-01-09 02:24:10 +0000417
Alexander Duyck1c55ed72012-05-11 08:33:06 +0000418 spinlock_t mbx_lock;
Emil Tantilov97031922014-01-17 18:30:01 -0800419
420 struct work_struct watchdog_task;
Greg Rose92915f72010-01-09 02:24:10 +0000421};
422
423enum ixbgevf_state_t {
424 __IXGBEVF_TESTING,
425 __IXGBEVF_RESETTING,
Mark Rustad2e7cfbd2014-03-04 03:02:13 +0000426 __IXGBEVF_DOWN,
Mark Rustadbc0c7152014-03-12 00:38:45 +0000427 __IXGBEVF_DISABLED,
Mark Rustad2e7cfbd2014-03-04 03:02:13 +0000428 __IXGBEVF_REMOVING,
Mark Rustadea699562014-03-12 00:38:51 +0000429 __IXGBEVF_WORK_INIT,
Greg Rose92915f72010-01-09 02:24:10 +0000430};
431
432enum ixgbevf_boards {
433 board_82599_vf,
Greg Rose2316aa22010-12-02 07:12:26 +0000434 board_X540_vf,
Greg Rose92915f72010-01-09 02:24:10 +0000435};
436
Stephen Hemminger3d8fe982012-01-18 22:13:34 +0000437extern const struct ixgbevf_info ixgbevf_82599_vf_info;
438extern const struct ixgbevf_info ixgbevf_X540_vf_info;
Stephen Hemmingerb5417bf2012-01-18 22:13:33 +0000439extern const struct ixgbe_mbx_operations ixgbevf_mbx_ops;
Greg Rose92915f72010-01-09 02:24:10 +0000440
441/* needed by ethtool.c */
Stephen Hemminger3d8fe982012-01-18 22:13:34 +0000442extern const char ixgbevf_driver_name[];
Greg Rose92915f72010-01-09 02:24:10 +0000443extern const char ixgbevf_driver_version[];
444
Joe Perches5ccc9212013-09-23 11:37:59 -0700445void ixgbevf_up(struct ixgbevf_adapter *adapter);
446void ixgbevf_down(struct ixgbevf_adapter *adapter);
447void ixgbevf_reinit_locked(struct ixgbevf_adapter *adapter);
448void ixgbevf_reset(struct ixgbevf_adapter *adapter);
449void ixgbevf_set_ethtool_ops(struct net_device *netdev);
Emil Tantilov05d063a2014-01-17 18:29:59 -0800450int ixgbevf_setup_rx_resources(struct ixgbevf_ring *);
451int ixgbevf_setup_tx_resources(struct ixgbevf_ring *);
452void ixgbevf_free_rx_resources(struct ixgbevf_ring *);
453void ixgbevf_free_tx_resources(struct ixgbevf_ring *);
Joe Perches5ccc9212013-09-23 11:37:59 -0700454void ixgbevf_update_stats(struct ixgbevf_adapter *adapter);
455int ethtool_ioctl(struct ifreq *ifr);
Greg Rose92915f72010-01-09 02:24:10 +0000456
Jacob Keller38496232013-10-22 06:19:18 +0000457extern void ixgbevf_write_eitr(struct ixgbevf_q_vector *q_vector);
458
Joe Perches5ccc9212013-09-23 11:37:59 -0700459void ixgbe_napi_add_all(struct ixgbevf_adapter *adapter);
460void ixgbe_napi_del_all(struct ixgbevf_adapter *adapter);
Greg Rose92915f72010-01-09 02:24:10 +0000461
462#ifdef DEBUG
Joe Perches5ccc9212013-09-23 11:37:59 -0700463char *ixgbevf_get_hw_dev_name(struct ixgbe_hw *hw);
Greg Rose92915f72010-01-09 02:24:10 +0000464#define hw_dbg(hw, format, arg...) \
465 printk(KERN_DEBUG "%s: " format, ixgbevf_get_hw_dev_name(hw), ##arg)
466#else
467#define hw_dbg(hw, format, arg...) do {} while (0)
468#endif
469
470#endif /* _IXGBEVF_H_ */