blob: 39432b0802f76758922cdcdbebe4b63d5765bc0a [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/**
2 * \file amdgpu_drv.c
3 * AMD Amdgpu driver
4 *
5 * \author Gareth Hughes <gareth@valinux.com>
6 */
7
8/*
9 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
10 * All Rights Reserved.
11 *
12 * Permission is hereby granted, free of charge, to any person obtaining a
13 * copy of this software and associated documentation files (the "Software"),
14 * to deal in the Software without restriction, including without limitation
15 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
16 * and/or sell copies of the Software, and to permit persons to whom the
17 * Software is furnished to do so, subject to the following conditions:
18 *
19 * The above copyright notice and this permission notice (including the next
20 * paragraph) shall be included in all copies or substantial portions of the
21 * Software.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
24 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
25 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
26 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
27 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
28 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
29 * OTHER DEALINGS IN THE SOFTWARE.
30 */
31
32#include <drm/drmP.h>
33#include <drm/amdgpu_drm.h>
34#include <drm/drm_gem.h>
35#include "amdgpu_drv.h"
36
37#include <drm/drm_pciids.h>
38#include <linux/console.h>
39#include <linux/module.h>
40#include <linux/pm_runtime.h>
41#include <linux/vga_switcheroo.h>
42#include "drm_crtc_helper.h"
43
44#include "amdgpu.h"
45#include "amdgpu_irq.h"
46
Oded Gabbay130e0372015-06-12 21:35:14 +030047#include "amdgpu_amdkfd.h"
48
Alex Deucherd38ceaf2015-04-20 16:55:21 -040049/*
50 * KMS wrapper.
51 * - 3.0.0 - initial driver
Marek Olšák6055f372015-08-18 23:58:47 +020052 * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
Marek Olšákf84e63f2016-04-28 14:32:44 +020053 * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
54 * at the end of IBs.
Christian Königd347ce62016-07-14 14:34:17 +020055 * - 3.3.0 - Add VM support for UVD on supported hardware.
Marek Olšák83a59b62016-08-17 23:58:58 +020056 * - 3.4.0 - Add AMDGPU_INFO_NUM_EVICTIONS.
Alex Deucher8dd31d72016-08-22 17:58:14 -040057 * - 3.5.0 - Add support for new UVD_NO_OP register.
Monk Liu753ad492016-08-26 13:28:28 +080058 * - 3.6.0 - kmd involves use CONTEXT_CONTROL in ring buffer.
Alex Deucher9cee3c1f2016-09-21 18:04:50 -040059 * - 3.7.0 - Add support for VCE clock list packet
Alex Deucherb62b5932016-09-26 16:44:54 -040060 * - 3.8.0 - Add support raster config init in the kernel
Junwei Zhangef704312016-09-28 13:27:15 +080061 * - 3.9.0 - Add support for memory query info about VRAM and GTT.
Alex Deuchera5b11da2017-03-08 17:23:21 -050062 * - 3.10.0 - Add support for new fences ioctl, new gem ioctl flags
Alex Deucher5ebbac42017-03-08 18:25:15 -050063 * - 3.11.0 - Add support for sensor query info (clocks, temp, etc).
Alex Deucherdfe38bd2017-03-08 18:27:07 -050064 * - 3.12.0 - Add query for double offchip LDS buffers
Alex Deucher8eafd502017-03-16 10:45:58 -040065 * - 3.13.0 - Add PRT support
Alex Deucher203eb0c2017-04-10 15:36:32 -040066 * - 3.14.0 - Fix race in amdgpu_ctx_get_fence() and note new functionality
Junwei Zhang44eb8c12017-04-27 16:27:43 +080067 * - 3.15.0 - Export more gpu info for gfx9
Chunming Zhoub98b8db2017-04-24 11:47:05 +080068 * - 3.16.0 - Add reserved vmid support
Marek Olšák68e2c5f2017-05-17 20:05:08 +020069 * - 3.17.0 - Add AMDGPU_NUM_VRAM_CPU_PAGE_FAULTS.
Alex Deucherd38ceaf2015-04-20 16:55:21 -040070 */
71#define KMS_DRIVER_MAJOR 3
Marek Olšák68e2c5f2017-05-17 20:05:08 +020072#define KMS_DRIVER_MINOR 17
Alex Deucherd38ceaf2015-04-20 16:55:21 -040073#define KMS_DRIVER_PATCHLEVEL 0
74
75int amdgpu_vram_limit = 0;
76int amdgpu_gart_size = -1; /* auto */
Marek Olšák95844d22016-08-17 23:49:27 +020077int amdgpu_moverate = -1; /* auto */
Alex Deucherd38ceaf2015-04-20 16:55:21 -040078int amdgpu_benchmarking = 0;
79int amdgpu_testing = 0;
80int amdgpu_audio = -1;
81int amdgpu_disp_priority = 0;
82int amdgpu_hw_i2c = 0;
83int amdgpu_pcie_gen2 = -1;
84int amdgpu_msi = -1;
Alex Deuchera895c222015-08-13 13:20:20 -040085int amdgpu_lockup_timeout = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040086int amdgpu_dpm = -1;
Huang Ruie635ee02016-11-01 15:35:38 +080087int amdgpu_fw_load_type = -1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040088int amdgpu_aspm = -1;
89int amdgpu_runtime_pm = -1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040090unsigned amdgpu_ip_block_mask = 0xffffffff;
91int amdgpu_bapm = -1;
92int amdgpu_deep_color = 0;
Junwei Zhangbab4fee2017-04-05 13:54:56 +080093int amdgpu_vm_size = -1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040094int amdgpu_vm_block_size = -1;
Christian Königd9c13152015-09-28 12:31:26 +020095int amdgpu_vm_fault_stop = 0;
Christian Königb495bd32015-09-10 14:00:35 +020096int amdgpu_vm_debug = 0;
Christian König60bfcd32017-05-10 14:26:09 +020097int amdgpu_vram_page_split = 512;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040098int amdgpu_exp_hw_support = 0;
Chunming Zhoub70f0142015-12-10 15:46:50 +080099int amdgpu_sched_jobs = 32;
Jammy Zhou4afcb302015-07-30 16:44:05 +0800100int amdgpu_sched_hw_submission = 2;
Rex Zhu3ca67302016-11-02 13:38:37 +0800101int amdgpu_no_evict = 0;
102int amdgpu_direct_gma_size = 0;
Alex Deuchercd474ba2016-02-04 10:21:23 -0500103unsigned amdgpu_pcie_gen_cap = 0;
104unsigned amdgpu_pcie_lane_cap = 0;
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +0200105unsigned amdgpu_cg_mask = 0xffffffff;
106unsigned amdgpu_pg_mask = 0xffffffff;
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +0200107char *amdgpu_disable_cu = NULL;
Emily Deng9accf2f2016-08-10 16:01:25 +0800108char *amdgpu_virtual_display = NULL;
Rex Zhu5141e9d2016-09-06 16:34:37 +0800109unsigned amdgpu_pp_feature_mask = 0xffffffff;
Alex Deucherbce23e02017-03-28 12:52:08 -0400110int amdgpu_ngg = 0;
111int amdgpu_prim_buf_per_se = 0;
112int amdgpu_pos_buf_per_se = 0;
113int amdgpu_cntl_sb_buf_per_se = 0;
114int amdgpu_param_buf_per_se = 0;
Monk Liu65781c72017-05-11 13:36:44 +0800115int amdgpu_job_hang_limit = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400116
117MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
118module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
119
120MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc., -1 = auto)");
121module_param_named(gartsize, amdgpu_gart_size, int, 0600);
122
Marek Olšák95844d22016-08-17 23:49:27 +0200123MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)");
124module_param_named(moverate, amdgpu_moverate, int, 0600);
125
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400126MODULE_PARM_DESC(benchmark, "Run benchmark");
127module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
128
129MODULE_PARM_DESC(test, "Run tests");
130module_param_named(test, amdgpu_testing, int, 0444);
131
132MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
133module_param_named(audio, amdgpu_audio, int, 0444);
134
135MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
136module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
137
138MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
139module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
140
141MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
142module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
143
144MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
145module_param_named(msi, amdgpu_msi, int, 0444);
146
Alex Deuchera895c222015-08-13 13:20:20 -0400147MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default 0 = disable)");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400148module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
149
150MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
151module_param_named(dpm, amdgpu_dpm, int, 0444);
152
Huang Ruie635ee02016-11-01 15:35:38 +0800153MODULE_PARM_DESC(fw_load_type, "firmware loading type (0 = direct, 1 = SMU, 2 = PSP, -1 = auto)");
154module_param_named(fw_load_type, amdgpu_fw_load_type, int, 0444);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400155
156MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
157module_param_named(aspm, amdgpu_aspm, int, 0444);
158
159MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
160module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
161
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400162MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
163module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
164
165MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
166module_param_named(bapm, amdgpu_bapm, int, 0444);
167
168MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
169module_param_named(deep_color, amdgpu_deep_color, int, 0444);
170
Christian Königed885b22015-10-15 17:34:20 +0200171MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400172module_param_named(vm_size, amdgpu_vm_size, int, 0444);
173
174MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
175module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
176
Christian Königd9c13152015-09-28 12:31:26 +0200177MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
178module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
179
Christian Königb495bd32015-09-10 14:00:35 +0200180MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
181module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
182
Christian König6a7f76e2016-08-24 15:51:49 +0200183MODULE_PARM_DESC(vram_page_split, "Number of pages after we split VRAM allocations (default 1024, -1 = disable)");
184module_param_named(vram_page_split, amdgpu_vram_page_split, int, 0444);
185
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400186MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
187module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
188
Chunming Zhoub70f0142015-12-10 15:46:50 +0800189MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
Jammy Zhou1333f722015-07-30 16:36:58 +0800190module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
191
Jammy Zhou4afcb302015-07-30 16:44:05 +0800192MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
193module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
194
Rex Zhu5141e9d2016-09-06 16:34:37 +0800195MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))");
196module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, int, 0444);
Jammy Zhou3a74f6f2015-07-21 14:01:50 +0800197
Rex Zhu3ca67302016-11-02 13:38:37 +0800198MODULE_PARM_DESC(no_evict, "Support pinning request from user space (1 = enable, 0 = disable (default))");
199module_param_named(no_evict, amdgpu_no_evict, int, 0444);
200
201MODULE_PARM_DESC(direct_gma_size, "Direct GMA size in megabytes (max 96MB)");
202module_param_named(direct_gma_size, amdgpu_direct_gma_size, int, 0444);
Rex Zhuaf223df2016-07-28 16:51:47 +0800203
Alex Deuchercd474ba2016-02-04 10:21:23 -0500204MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
205module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
206
207MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
208module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
209
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +0200210MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
211module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
212
213MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
214module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
215
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +0200216MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
217module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
218
Emily Deng0f663562016-09-30 13:02:18 -0400219MODULE_PARM_DESC(virtual_display,
220 "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)");
Emily Deng9accf2f2016-08-10 16:01:25 +0800221module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444);
Emily Denge4430592016-08-08 11:37:29 +0800222
Alex Deucherbce23e02017-03-28 12:52:08 -0400223MODULE_PARM_DESC(ngg, "Next Generation Graphics (1 = enable, 0 = disable(default depending on gfx))");
224module_param_named(ngg, amdgpu_ngg, int, 0444);
225
226MODULE_PARM_DESC(prim_buf_per_se, "the size of Primitive Buffer per Shader Engine (default depending on gfx)");
227module_param_named(prim_buf_per_se, amdgpu_prim_buf_per_se, int, 0444);
228
229MODULE_PARM_DESC(pos_buf_per_se, "the size of Position Buffer per Shader Engine (default depending on gfx)");
230module_param_named(pos_buf_per_se, amdgpu_pos_buf_per_se, int, 0444);
231
232MODULE_PARM_DESC(cntl_sb_buf_per_se, "the size of Control Sideband per Shader Engine (default depending on gfx)");
233module_param_named(cntl_sb_buf_per_se, amdgpu_cntl_sb_buf_per_se, int, 0444);
234
235MODULE_PARM_DESC(param_buf_per_se, "the size of Off-Chip Pramater Cache per Shader Engine (default depending on gfx)");
236module_param_named(param_buf_per_se, amdgpu_param_buf_per_se, int, 0444);
237
Monk Liu65781c72017-05-11 13:36:44 +0800238MODULE_PARM_DESC(job_hang_limit, "how much time allow a job hang and not drop it (default 0)");
239module_param_named(job_hang_limit, amdgpu_job_hang_limit, int ,0444);
240
Alex Deucherbce23e02017-03-28 12:52:08 -0400241
Nils Wallméniusf498d9e2016-04-10 16:29:59 +0200242static const struct pci_device_id pciidlist[] = {
Ken Wang78fbb682016-01-21 17:33:00 +0800243#ifdef CONFIG_DRM_AMDGPU_SI
244 {0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
245 {0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
246 {0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
247 {0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
248 {0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
249 {0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
250 {0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
251 {0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
252 {0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
253 {0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
254 {0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
255 {0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
256 {0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
257 {0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
258 {0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
259 {0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
260 {0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
261 {0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
262 {0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
263 {0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
264 {0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
265 {0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
266 {0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
267 {0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
268 {0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
269 {0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
270 {0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
271 {0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
272 {0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
273 {0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
274 {0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
275 {0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
276 {0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
277 {0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
278 {0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
279 {0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
280 {0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
281 {0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
282 {0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
283 {0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
284 {0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
285 {0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
286 {0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
287 {0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
288 {0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
289 {0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
290 {0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
291 {0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
292 {0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
293 {0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
294 {0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
295 {0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
296 {0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
297 {0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
298 {0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
299 {0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
300 {0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
301 {0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
302 {0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
303 {0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
304 {0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
305 {0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
306 {0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
307 {0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
308 {0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
309 {0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
310 {0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
311 {0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
312 {0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
313 {0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
314 {0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
315 {0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
316#endif
Alex Deucher89330c32015-04-20 17:36:52 -0400317#ifdef CONFIG_DRM_AMDGPU_CIK
318 /* Kaveri */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800319 {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
320 {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
321 {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
322 {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
323 {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
324 {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
325 {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
326 {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
327 {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
328 {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
329 {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
330 {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
331 {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
332 {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
333 {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
334 {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
335 {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
336 {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
337 {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
338 {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
339 {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
340 {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400341 /* Bonaire */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800342 {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
343 {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
344 {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
345 {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
Alex Deucher89330c32015-04-20 17:36:52 -0400346 {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
347 {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
348 {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
349 {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
350 {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
351 {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
Alex Deucherfb4f1732015-05-12 13:06:45 -0400352 {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
Alex Deucher89330c32015-04-20 17:36:52 -0400353 /* Hawaii */
354 {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
355 {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
356 {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
357 {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
358 {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
359 {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
360 {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
361 {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
362 {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
363 {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
364 {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
365 {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
366 /* Kabini */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800367 {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
368 {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
369 {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
370 {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
371 {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
372 {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
373 {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
374 {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
375 {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
376 {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
377 {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
378 {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
379 {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
380 {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
381 {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
382 {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400383 /* mullins */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800384 {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
385 {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
386 {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
387 {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
388 {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
389 {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
390 {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
391 {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
392 {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
393 {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
394 {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
395 {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
396 {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
397 {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
398 {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
399 {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400400#endif
Alex Deucher1256a8b2015-04-20 17:37:54 -0400401 /* topaz */
Alex Deucherdba280b2016-02-02 16:24:20 -0500402 {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
403 {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
404 {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
405 {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
406 {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400407 /* tonga */
408 {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
409 {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
410 {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1f8d9622015-05-12 13:10:05 -0400411 {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400412 {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
413 {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1f8d9622015-05-12 13:10:05 -0400414 {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400415 {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
416 {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
David Zhang2da78e22015-07-11 23:13:40 +0800417 /* fiji */
418 {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
Frank Mine1d99212016-04-27 19:07:18 +0800419 {0x1002, 0x730F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400420 /* carrizo */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800421 {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
422 {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
423 {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
424 {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
425 {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
Samuel Li81b15092015-10-08 16:32:03 -0400426 /* stoney */
427 {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400428 /* Polaris11 */
429 {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui35621b82016-05-17 09:52:02 +0800430 {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400431 {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400432 {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui35621b82016-05-17 09:52:02 +0800433 {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400434 {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui35621b82016-05-17 09:52:02 +0800435 {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
436 {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
437 {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400438 /* Polaris10 */
439 {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Flora Cui1dcf4802016-05-16 17:17:41 +0800440 {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
441 {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
442 {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
443 {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Junshan Fang7dae6182017-01-19 10:36:18 +0800444 {0x1002, 0x67D0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400445 {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Flora Cui1dcf4802016-05-16 17:17:41 +0800446 {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
447 {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
448 {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
449 {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
450 {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Junwei Zhangfc8e9c52016-08-04 12:54:22 +0800451 /* Polaris12 */
452 {0x1002, 0x6980, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
453 {0x1002, 0x6981, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
454 {0x1002, 0x6985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
455 {0x1002, 0x6986, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
456 {0x1002, 0x6987, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
Evan Quancf8c73a2017-03-17 10:22:51 +0800457 {0x1002, 0x6995, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
Junwei Zhangfc8e9c52016-08-04 12:54:22 +0800458 {0x1002, 0x699F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
Junwei Zhangca2f1cc2017-03-03 16:54:00 -0500459 /* Vega 10 */
460 {0x1002, 0x6860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
461 {0x1002, 0x6861, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
462 {0x1002, 0x6862, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
463 {0x1002, 0x6863, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
Alex Deucher09062ae2017-05-09 13:08:39 -0400464 {0x1002, 0x6864, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
Junwei Zhangca2f1cc2017-03-03 16:54:00 -0500465 {0x1002, 0x6867, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
Alex Deucher09062ae2017-05-09 13:08:39 -0400466 {0x1002, 0x6868, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
Junwei Zhangca2f1cc2017-03-03 16:54:00 -0500467 {0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
468 {0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10|AMD_EXP_HW_SUPPORT},
Chunming Zhoudf515052017-05-11 16:31:52 -0400469 /* Raven */
470 {0x1002, 0x15dd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU|AMD_EXP_HW_SUPPORT},
471
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400472 {0, 0, 0}
473};
474
475MODULE_DEVICE_TABLE(pci, pciidlist);
476
477static struct drm_driver kms_driver;
478
479static int amdgpu_kick_out_firmware_fb(struct pci_dev *pdev)
480{
481 struct apertures_struct *ap;
482 bool primary = false;
483
484 ap = alloc_apertures(1);
485 if (!ap)
486 return -ENOMEM;
487
488 ap->ranges[0].base = pci_resource_start(pdev, 0);
489 ap->ranges[0].size = pci_resource_len(pdev, 0);
490
491#ifdef CONFIG_X86
492 primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
493#endif
Daniel Vetter44adece2016-08-10 18:52:34 +0200494 drm_fb_helper_remove_conflicting_framebuffers(ap, "amdgpudrmfb", primary);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400495 kfree(ap);
496
497 return 0;
498}
499
500static int amdgpu_pci_probe(struct pci_dev *pdev,
501 const struct pci_device_id *ent)
502{
503 unsigned long flags = ent->driver_data;
504 int ret;
505
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800506 if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400507 DRM_INFO("This hardware requires experimental hardware support.\n"
508 "See modparam exp_hw_support\n");
509 return -ENODEV;
510 }
511
Oded Gabbayefb1c652016-02-09 13:30:12 +0200512 /*
513 * Initialize amdkfd before starting radeon. If it was not loaded yet,
514 * defer radeon probing
515 */
516 ret = amdgpu_amdkfd_init();
517 if (ret == -EPROBE_DEFER)
518 return ret;
519
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400520 /* Get rid of things like offb */
521 ret = amdgpu_kick_out_firmware_fb(pdev);
522 if (ret)
523 return ret;
524
525 return drm_get_pci_dev(pdev, ent, &kms_driver);
526}
527
528static void
529amdgpu_pci_remove(struct pci_dev *pdev)
530{
531 struct drm_device *dev = pci_get_drvdata(pdev);
532
533 drm_put_dev(dev);
534}
535
Alex Deucher61e11302016-08-22 13:50:22 -0400536static void
537amdgpu_pci_shutdown(struct pci_dev *pdev)
538{
Alex Deucherfaefba92016-12-06 10:38:29 -0500539 struct drm_device *dev = pci_get_drvdata(pdev);
540 struct amdgpu_device *adev = dev->dev_private;
541
Alex Deucher61e11302016-08-22 13:50:22 -0400542 /* if we are running in a VM, make sure the device
Alex Deucher00ea8cb2016-09-22 14:40:29 -0400543 * torn down properly on reboot/shutdown.
544 * unfortunately we can't detect certain
545 * hypervisors so just do this all the time.
Alex Deucher61e11302016-08-22 13:50:22 -0400546 */
Alex Deucherfaefba92016-12-06 10:38:29 -0500547 amdgpu_suspend(adev);
Alex Deucher61e11302016-08-22 13:50:22 -0400548}
549
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400550static int amdgpu_pmops_suspend(struct device *dev)
551{
552 struct pci_dev *pdev = to_pci_dev(dev);
jimqu74b0b152016-09-07 17:09:12 +0800553
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400554 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Alex Deucher810ddc32016-08-23 13:25:49 -0400555 return amdgpu_device_suspend(drm_dev, true, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400556}
557
558static int amdgpu_pmops_resume(struct device *dev)
559{
560 struct pci_dev *pdev = to_pci_dev(dev);
561 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Alex Deucher85e154c2016-08-27 14:53:08 -0400562
563 /* GPU comes up enabled by the bios on resume */
564 if (amdgpu_device_is_px(drm_dev)) {
565 pm_runtime_disable(dev);
566 pm_runtime_set_active(dev);
567 pm_runtime_enable(dev);
568 }
569
Alex Deucher810ddc32016-08-23 13:25:49 -0400570 return amdgpu_device_resume(drm_dev, true, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400571}
572
573static int amdgpu_pmops_freeze(struct device *dev)
574{
575 struct pci_dev *pdev = to_pci_dev(dev);
jimqu74b0b152016-09-07 17:09:12 +0800576
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400577 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Alex Deucher810ddc32016-08-23 13:25:49 -0400578 return amdgpu_device_suspend(drm_dev, false, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400579}
580
581static int amdgpu_pmops_thaw(struct device *dev)
582{
583 struct pci_dev *pdev = to_pci_dev(dev);
jimqu74b0b152016-09-07 17:09:12 +0800584
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400585 struct drm_device *drm_dev = pci_get_drvdata(pdev);
jimqu74b0b152016-09-07 17:09:12 +0800586 return amdgpu_device_resume(drm_dev, false, true);
587}
588
589static int amdgpu_pmops_poweroff(struct device *dev)
590{
591 struct pci_dev *pdev = to_pci_dev(dev);
592
593 struct drm_device *drm_dev = pci_get_drvdata(pdev);
594 return amdgpu_device_suspend(drm_dev, true, true);
595}
596
597static int amdgpu_pmops_restore(struct device *dev)
598{
599 struct pci_dev *pdev = to_pci_dev(dev);
600
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400601 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Alex Deucher810ddc32016-08-23 13:25:49 -0400602 return amdgpu_device_resume(drm_dev, false, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400603}
604
605static int amdgpu_pmops_runtime_suspend(struct device *dev)
606{
607 struct pci_dev *pdev = to_pci_dev(dev);
608 struct drm_device *drm_dev = pci_get_drvdata(pdev);
609 int ret;
610
611 if (!amdgpu_device_is_px(drm_dev)) {
612 pm_runtime_forbid(dev);
613 return -EBUSY;
614 }
615
616 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
617 drm_kms_helper_poll_disable(drm_dev);
618 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_OFF);
619
Alex Deucher810ddc32016-08-23 13:25:49 -0400620 ret = amdgpu_device_suspend(drm_dev, false, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400621 pci_save_state(pdev);
622 pci_disable_device(pdev);
623 pci_ignore_hotplug(pdev);
Alex Deucher11670972016-06-02 09:08:32 -0400624 if (amdgpu_is_atpx_hybrid())
625 pci_set_power_state(pdev, PCI_D3cold);
Alex Deucher522761c2016-06-02 09:18:34 -0400626 else if (!amdgpu_has_atpx_dgpu_power_cntl())
Alex Deucher7e32aa62016-06-01 13:12:25 -0400627 pci_set_power_state(pdev, PCI_D3hot);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400628 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
629
630 return 0;
631}
632
633static int amdgpu_pmops_runtime_resume(struct device *dev)
634{
635 struct pci_dev *pdev = to_pci_dev(dev);
636 struct drm_device *drm_dev = pci_get_drvdata(pdev);
637 int ret;
638
639 if (!amdgpu_device_is_px(drm_dev))
640 return -EINVAL;
641
642 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
643
Alex Deucher522761c2016-06-02 09:18:34 -0400644 if (amdgpu_is_atpx_hybrid() ||
645 !amdgpu_has_atpx_dgpu_power_cntl())
646 pci_set_power_state(pdev, PCI_D0);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400647 pci_restore_state(pdev);
648 ret = pci_enable_device(pdev);
649 if (ret)
650 return ret;
651 pci_set_master(pdev);
652
Alex Deucher810ddc32016-08-23 13:25:49 -0400653 ret = amdgpu_device_resume(drm_dev, false, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400654 drm_kms_helper_poll_enable(drm_dev);
655 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_ON);
656 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
657 return 0;
658}
659
660static int amdgpu_pmops_runtime_idle(struct device *dev)
661{
662 struct pci_dev *pdev = to_pci_dev(dev);
663 struct drm_device *drm_dev = pci_get_drvdata(pdev);
664 struct drm_crtc *crtc;
665
666 if (!amdgpu_device_is_px(drm_dev)) {
667 pm_runtime_forbid(dev);
668 return -EBUSY;
669 }
670
671 list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
672 if (crtc->enabled) {
673 DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
674 return -EBUSY;
675 }
676 }
677
678 pm_runtime_mark_last_busy(dev);
679 pm_runtime_autosuspend(dev);
680 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
681 return 1;
682}
683
684long amdgpu_drm_ioctl(struct file *filp,
685 unsigned int cmd, unsigned long arg)
686{
687 struct drm_file *file_priv = filp->private_data;
688 struct drm_device *dev;
689 long ret;
690 dev = file_priv->minor->dev;
691 ret = pm_runtime_get_sync(dev->dev);
692 if (ret < 0)
693 return ret;
694
695 ret = drm_ioctl(filp, cmd, arg);
696
697 pm_runtime_mark_last_busy(dev->dev);
698 pm_runtime_put_autosuspend(dev->dev);
699 return ret;
700}
701
702static const struct dev_pm_ops amdgpu_pm_ops = {
703 .suspend = amdgpu_pmops_suspend,
704 .resume = amdgpu_pmops_resume,
705 .freeze = amdgpu_pmops_freeze,
706 .thaw = amdgpu_pmops_thaw,
jimqu74b0b152016-09-07 17:09:12 +0800707 .poweroff = amdgpu_pmops_poweroff,
708 .restore = amdgpu_pmops_restore,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400709 .runtime_suspend = amdgpu_pmops_runtime_suspend,
710 .runtime_resume = amdgpu_pmops_runtime_resume,
711 .runtime_idle = amdgpu_pmops_runtime_idle,
712};
713
714static const struct file_operations amdgpu_driver_kms_fops = {
715 .owner = THIS_MODULE,
716 .open = drm_open,
717 .release = drm_release,
718 .unlocked_ioctl = amdgpu_drm_ioctl,
719 .mmap = amdgpu_mmap,
720 .poll = drm_poll,
721 .read = drm_read,
722#ifdef CONFIG_COMPAT
723 .compat_ioctl = amdgpu_kms_compat_ioctl,
724#endif
725};
726
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200727static bool
728amdgpu_get_crtc_scanout_position(struct drm_device *dev, unsigned int pipe,
729 bool in_vblank_irq, int *vpos, int *hpos,
730 ktime_t *stime, ktime_t *etime,
731 const struct drm_display_mode *mode)
732{
733 return amdgpu_get_crtc_scanoutpos(dev, pipe, 0, vpos, hpos,
734 stime, etime, mode);
735}
736
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400737static struct drm_driver kms_driver = {
738 .driver_features =
739 DRIVER_USE_AGP |
740 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
Frank Binns7056bb52016-06-24 18:15:17 +0100741 DRIVER_PRIME | DRIVER_RENDER | DRIVER_MODESET,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400742 .load = amdgpu_driver_load_kms,
743 .open = amdgpu_driver_open_kms,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400744 .postclose = amdgpu_driver_postclose_kms,
745 .lastclose = amdgpu_driver_lastclose_kms,
746 .set_busid = drm_pci_set_busid,
747 .unload = amdgpu_driver_unload_kms,
748 .get_vblank_counter = amdgpu_get_vblank_counter_kms,
749 .enable_vblank = amdgpu_enable_vblank_kms,
750 .disable_vblank = amdgpu_disable_vblank_kms,
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200751 .get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
752 .get_scanout_position = amdgpu_get_crtc_scanout_position,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400753#if defined(CONFIG_DEBUG_FS)
754 .debugfs_init = amdgpu_debugfs_init,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400755#endif
756 .irq_preinstall = amdgpu_irq_preinstall,
757 .irq_postinstall = amdgpu_irq_postinstall,
758 .irq_uninstall = amdgpu_irq_uninstall,
759 .irq_handler = amdgpu_irq_handler,
760 .ioctls = amdgpu_ioctls_kms,
Daniel Vettere7294de2016-04-26 19:29:43 +0200761 .gem_free_object_unlocked = amdgpu_gem_object_free,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400762 .gem_open_object = amdgpu_gem_object_open,
763 .gem_close_object = amdgpu_gem_object_close,
764 .dumb_create = amdgpu_mode_dumb_create,
765 .dumb_map_offset = amdgpu_mode_dumb_mmap,
766 .dumb_destroy = drm_gem_dumb_destroy,
767 .fops = &amdgpu_driver_kms_fops,
768
769 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
770 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
771 .gem_prime_export = amdgpu_gem_prime_export,
772 .gem_prime_import = drm_gem_prime_import,
773 .gem_prime_pin = amdgpu_gem_prime_pin,
774 .gem_prime_unpin = amdgpu_gem_prime_unpin,
775 .gem_prime_res_obj = amdgpu_gem_prime_res_obj,
776 .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
777 .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
778 .gem_prime_vmap = amdgpu_gem_prime_vmap,
779 .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
780
781 .name = DRIVER_NAME,
782 .desc = DRIVER_DESC,
783 .date = DRIVER_DATE,
784 .major = KMS_DRIVER_MAJOR,
785 .minor = KMS_DRIVER_MINOR,
786 .patchlevel = KMS_DRIVER_PATCHLEVEL,
787};
788
789static struct drm_driver *driver;
790static struct pci_driver *pdriver;
791
792static struct pci_driver amdgpu_kms_pci_driver = {
793 .name = DRIVER_NAME,
794 .id_table = pciidlist,
795 .probe = amdgpu_pci_probe,
796 .remove = amdgpu_pci_remove,
Alex Deucher61e11302016-08-22 13:50:22 -0400797 .shutdown = amdgpu_pci_shutdown,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400798 .driver.pm = &amdgpu_pm_ops,
799};
800
Rex Zhud573de22016-05-12 13:27:28 +0800801
802
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400803static int __init amdgpu_init(void)
804{
Christian König245ae5e2016-10-28 17:39:08 +0200805 int r;
806
807 r = amdgpu_sync_init();
808 if (r)
809 goto error_sync;
810
811 r = amdgpu_fence_slab_init();
812 if (r)
813 goto error_fence;
814
815 r = amd_sched_fence_slab_init();
816 if (r)
817 goto error_sched;
818
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400819 if (vgacon_text_force()) {
820 DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
821 return -EINVAL;
822 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400823 DRM_INFO("amdgpu kernel modesetting enabled.\n");
824 driver = &kms_driver;
825 pdriver = &amdgpu_kms_pci_driver;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400826 driver->num_ioctls = amdgpu_max_kms_ioctl;
827 amdgpu_register_atpx_handler();
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400828 /* let modprobe override vga console setting */
829 return drm_pci_init(driver, pdriver);
Christian König245ae5e2016-10-28 17:39:08 +0200830
831error_sched:
832 amdgpu_fence_slab_fini();
833
834error_fence:
835 amdgpu_sync_fini();
836
837error_sync:
838 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400839}
840
841static void __exit amdgpu_exit(void)
842{
Oded Gabbay130e0372015-06-12 21:35:14 +0300843 amdgpu_amdkfd_fini();
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400844 drm_pci_exit(driver, pdriver);
845 amdgpu_unregister_atpx_handler();
Christian König257bf152016-02-16 11:24:58 +0100846 amdgpu_sync_fini();
Christian Königc24784f2016-10-28 17:04:07 +0200847 amd_sched_fence_slab_fini();
Rex Zhud573de22016-05-12 13:27:28 +0800848 amdgpu_fence_slab_fini();
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400849}
850
851module_init(amdgpu_init);
852module_exit(amdgpu_exit);
853
854MODULE_AUTHOR(DRIVER_AUTHOR);
855MODULE_DESCRIPTION(DRIVER_DESC);
856MODULE_LICENSE("GPL and additional rights");