blob: f2549b4b862662032c284891d35da27637e69309 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
Matias Bjørlingcd9e9802015-10-28 19:54:55 +01002#ifndef NVM_H
3#define NVM_H
4
Matias Bjørlingb76eb20b2016-07-07 09:54:16 +02005#include <linux/blkdev.h>
Jens Axboea7fd9a42016-01-13 13:04:11 -07006#include <linux/types.h>
Matias Bjørlingb76eb20b2016-07-07 09:54:16 +02007#include <uapi/linux/lightnvm.h>
Jens Axboea7fd9a42016-01-13 13:04:11 -07008
Matias Bjørlingcd9e9802015-10-28 19:54:55 +01009enum {
10 NVM_IO_OK = 0,
11 NVM_IO_REQUEUE = 1,
12 NVM_IO_DONE = 2,
13 NVM_IO_ERR = 3,
14
15 NVM_IOTYPE_NONE = 0,
16 NVM_IOTYPE_GC = 1,
17};
18
Javier González69471512018-03-30 00:05:15 +020019/* common format */
20#define NVM_GEN_CH_BITS (8)
21#define NVM_GEN_LUN_BITS (8)
22#define NVM_GEN_BLK_BITS (16)
23#define NVM_GEN_RESERVED (32)
24
25/* 1.2 format */
26#define NVM_12_PG_BITS (16)
27#define NVM_12_PL_BITS (4)
28#define NVM_12_SEC_BITS (4)
29#define NVM_12_RESERVED (8)
30
31/* 2.0 format */
32#define NVM_20_SEC_BITS (24)
33#define NVM_20_RESERVED (8)
Jens Axboea7fd9a42016-01-13 13:04:11 -070034
Javier Gonzálezf1d4e812018-03-30 00:05:12 +020035enum {
36 NVM_OCSSD_SPEC_12 = 12,
37 NVM_OCSSD_SPEC_20 = 20,
38};
39
Jens Axboea7fd9a42016-01-13 13:04:11 -070040struct ppa_addr {
41 /* Generic structure for all addresses */
42 union {
Javier González69471512018-03-30 00:05:15 +020043 /* generic device format */
Jens Axboea7fd9a42016-01-13 13:04:11 -070044 struct {
Javier González69471512018-03-30 00:05:15 +020045 u64 ch : NVM_GEN_CH_BITS;
46 u64 lun : NVM_GEN_LUN_BITS;
47 u64 blk : NVM_GEN_BLK_BITS;
48 u64 reserved : NVM_GEN_RESERVED;
49 } a;
50
51 /* 1.2 device format */
52 struct {
53 u64 ch : NVM_GEN_CH_BITS;
54 u64 lun : NVM_GEN_LUN_BITS;
55 u64 blk : NVM_GEN_BLK_BITS;
56 u64 pg : NVM_12_PG_BITS;
57 u64 pl : NVM_12_PL_BITS;
58 u64 sec : NVM_12_SEC_BITS;
59 u64 reserved : NVM_12_RESERVED;
Jens Axboea7fd9a42016-01-13 13:04:11 -070060 } g;
61
Javier González69471512018-03-30 00:05:15 +020062 /* 2.0 device format */
63 struct {
64 u64 grp : NVM_GEN_CH_BITS;
65 u64 pu : NVM_GEN_LUN_BITS;
66 u64 chk : NVM_GEN_BLK_BITS;
67 u64 sec : NVM_20_SEC_BITS;
68 u64 reserved : NVM_20_RESERVED;
69 } m;
70
Matias Bjørlingdf414b32016-05-06 20:03:19 +020071 struct {
72 u64 line : 63;
73 u64 is_cached : 1;
74 } c;
75
Jens Axboea7fd9a42016-01-13 13:04:11 -070076 u64 ppa;
77 };
78};
79
80struct nvm_rq;
81struct nvm_id;
82struct nvm_dev;
Javier González8e536242016-11-28 22:39:10 +010083struct nvm_tgt_dev;
Jens Axboea7fd9a42016-01-13 13:04:11 -070084
Javier Gonzáleze46f4e42018-03-30 00:05:10 +020085typedef int (nvm_id_fn)(struct nvm_dev *);
Matias Bjørlinge11903f2016-05-06 20:03:05 +020086typedef int (nvm_op_bb_tbl_fn)(struct nvm_dev *, struct ppa_addr, u8 *);
Matias Bjørling00ee6cc2016-05-06 20:03:09 +020087typedef int (nvm_op_set_bb_fn)(struct nvm_dev *, struct ppa_addr *, int, int);
Jens Axboea7fd9a42016-01-13 13:04:11 -070088typedef int (nvm_submit_io_fn)(struct nvm_dev *, struct nvm_rq *);
Javier González1a94b2d2017-10-13 14:46:47 +020089typedef int (nvm_submit_io_sync_fn)(struct nvm_dev *, struct nvm_rq *);
Jens Axboea7fd9a42016-01-13 13:04:11 -070090typedef void *(nvm_create_dma_pool_fn)(struct nvm_dev *, char *);
91typedef void (nvm_destroy_dma_pool_fn)(void *);
92typedef void *(nvm_dev_dma_alloc_fn)(struct nvm_dev *, void *, gfp_t,
93 dma_addr_t *);
94typedef void (nvm_dev_dma_free_fn)(void *, void*, dma_addr_t);
95
96struct nvm_dev_ops {
97 nvm_id_fn *identity;
Jens Axboea7fd9a42016-01-13 13:04:11 -070098 nvm_op_bb_tbl_fn *get_bb_tbl;
99 nvm_op_set_bb_fn *set_bb_tbl;
100
101 nvm_submit_io_fn *submit_io;
Javier González1a94b2d2017-10-13 14:46:47 +0200102 nvm_submit_io_sync_fn *submit_io_sync;
Jens Axboea7fd9a42016-01-13 13:04:11 -0700103
104 nvm_create_dma_pool_fn *create_dma_pool;
105 nvm_destroy_dma_pool_fn *destroy_dma_pool;
106 nvm_dev_dma_alloc_fn *dev_dma_alloc;
107 nvm_dev_dma_free_fn *dev_dma_free;
Jens Axboea7fd9a42016-01-13 13:04:11 -0700108};
109
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100110#ifdef CONFIG_NVM
111
112#include <linux/blkdev.h>
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100113#include <linux/file.h>
114#include <linux/dmapool.h>
Matias Bjørlinge3eb3792016-01-12 07:49:36 +0100115#include <uapi/linux/lightnvm.h>
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100116
117enum {
118 /* HW Responsibilities */
119 NVM_RSP_L2P = 1 << 0,
120 NVM_RSP_ECC = 1 << 1,
121
122 /* Physical Adressing Mode */
123 NVM_ADDRMODE_LINEAR = 0,
124 NVM_ADDRMODE_CHANNEL = 1,
125
126 /* Plane programming mode for LUN */
Matias Bjørlingd5bdec82016-02-19 13:56:58 +0100127 NVM_PLANE_SINGLE = 1,
128 NVM_PLANE_DOUBLE = 2,
129 NVM_PLANE_QUAD = 4,
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100130
131 /* Status codes */
132 NVM_RSP_SUCCESS = 0x0,
133 NVM_RSP_NOT_CHANGEABLE = 0x1,
134 NVM_RSP_ERR_FAILWRITE = 0x40ff,
135 NVM_RSP_ERR_EMPTYPAGE = 0x42ff,
Javier González402ab9a2016-11-28 22:38:57 +0100136 NVM_RSP_ERR_FAILECC = 0x4281,
Javier González38ea2f72017-01-31 13:17:18 +0100137 NVM_RSP_ERR_FAILCRC = 0x4004,
Javier González402ab9a2016-11-28 22:38:57 +0100138 NVM_RSP_WARN_HIGHECC = 0x4700,
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100139
140 /* Device opcodes */
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100141 NVM_OP_PWRITE = 0x91,
142 NVM_OP_PREAD = 0x92,
143 NVM_OP_ERASE = 0x90,
144
145 /* PPA Command Flags */
146 NVM_IO_SNGL_ACCESS = 0x0,
147 NVM_IO_DUAL_ACCESS = 0x1,
148 NVM_IO_QUAD_ACCESS = 0x2,
149
Matias Bjørling57b4bd02015-12-06 11:25:47 +0100150 /* NAND Access Modes */
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100151 NVM_IO_SUSPEND = 0x80,
152 NVM_IO_SLC_MODE = 0x100,
Javier Gonzáleza7737f32017-04-15 20:55:38 +0200153 NVM_IO_SCRAMBLE_ENABLE = 0x200,
Matias Bjørling57b4bd02015-12-06 11:25:47 +0100154
155 /* Block Types */
156 NVM_BLK_T_FREE = 0x0,
157 NVM_BLK_T_BAD = 0x1,
Matias Bjørlingb5d4acd2016-01-12 07:49:32 +0100158 NVM_BLK_T_GRWN_BAD = 0x2,
159 NVM_BLK_T_DEV = 0x4,
160 NVM_BLK_T_HOST = 0x8,
Matias Bjørlingf9a99952016-01-12 07:49:34 +0100161
162 /* Memory capabilities */
163 NVM_ID_CAP_SLC = 0x1,
164 NVM_ID_CAP_CMD_SUSPEND = 0x2,
165 NVM_ID_CAP_SCRAMBLE = 0x4,
166 NVM_ID_CAP_ENCRYPT = 0x8,
Matias Bjørlingca5927e2016-01-12 07:49:35 +0100167
168 /* Memory types */
169 NVM_ID_FMTYPE_SLC = 0,
170 NVM_ID_FMTYPE_MLC = 1,
Matias Bjørlingbf643182016-02-04 15:13:27 +0100171
172 /* Device capabilities */
173 NVM_ID_DCAP_BBLKMGMT = 0x1,
174 NVM_UD_DCAP_ECC = 0x2,
Matias Bjørlingca5927e2016-01-12 07:49:35 +0100175};
176
177struct nvm_id_lp_mlc {
178 u16 num_pairs;
179 u8 pairs[886];
180};
181
182struct nvm_id_lp_tbl {
183 __u8 id[8];
184 struct nvm_id_lp_mlc mlc;
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100185};
186
Javier Gonzáleze46f4e42018-03-30 00:05:10 +0200187struct nvm_addrf_12 {
Matias Bjørlingc6ac3f32018-03-30 00:05:01 +0200188 u8 ch_len;
Matias Bjørlingc6ac3f32018-03-30 00:05:01 +0200189 u8 lun_len;
Matias Bjørlingc6ac3f32018-03-30 00:05:01 +0200190 u8 blk_len;
Matias Bjørlingc6ac3f32018-03-30 00:05:01 +0200191 u8 pg_len;
Javier Gonzáleze46f4e42018-03-30 00:05:10 +0200192 u8 pln_len;
Javier Gonzáleza40afad2018-03-30 00:05:14 +0200193 u8 sec_len;
Javier Gonzáleze46f4e42018-03-30 00:05:10 +0200194
195 u8 ch_offset;
196 u8 lun_offset;
197 u8 blk_offset;
198 u8 pg_offset;
199 u8 pln_offset;
Javier Gonzáleza40afad2018-03-30 00:05:14 +0200200 u8 sec_offset;
Javier Gonzáleze46f4e42018-03-30 00:05:10 +0200201
202 u64 ch_mask;
203 u64 lun_mask;
204 u64 blk_mask;
205 u64 pg_mask;
206 u64 pln_mask;
207 u64 sec_mask;
Matias Bjørlingc6ac3f32018-03-30 00:05:01 +0200208};
209
Javier Gonzáleze46f4e42018-03-30 00:05:10 +0200210struct nvm_addrf {
211 u8 ch_len;
212 u8 lun_len;
213 u8 chk_len;
214 u8 sec_len;
215 u8 rsv_len[2];
Matias Bjørlingc6ac3f32018-03-30 00:05:01 +0200216
Javier Gonzáleze46f4e42018-03-30 00:05:10 +0200217 u8 ch_offset;
218 u8 lun_offset;
219 u8 chk_offset;
220 u8 sec_offset;
221 u8 rsv_off[2];
Matias Bjørlingc6ac3f32018-03-30 00:05:01 +0200222
Javier Gonzáleze46f4e42018-03-30 00:05:10 +0200223 u64 ch_mask;
224 u64 lun_mask;
225 u64 chk_mask;
226 u64 sec_mask;
227 u64 rsv_mask[2];
228};
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100229
230struct nvm_target {
231 struct list_head list;
Javier González8e79b5c2016-11-28 22:39:06 +0100232 struct nvm_tgt_dev *dev;
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100233 struct nvm_tgt_type *type;
234 struct gendisk *disk;
235};
236
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100237#define ADDR_EMPTY (~0ULL)
238
Javier Gonzáleze5392732018-01-05 14:16:14 +0100239#define NVM_TARGET_DEFAULT_OP (101)
240#define NVM_TARGET_MIN_OP (3)
241#define NVM_TARGET_MAX_OP (80)
242
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100243#define NVM_VERSION_MAJOR 1
244#define NVM_VERSION_MINOR 0
245#define NVM_VERSION_PATCH 0
246
Matias Bjørling89a09c52018-03-30 00:05:04 +0200247#define NVM_MAX_VLBA (64) /* max logical blocks in a vector command */
248
Matias Bjørling912761622016-01-12 07:49:21 +0100249struct nvm_rq;
Matias Bjørling72d256e2016-01-12 07:49:29 +0100250typedef void (nvm_end_io_fn)(struct nvm_rq *);
Matias Bjørling912761622016-01-12 07:49:21 +0100251
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100252struct nvm_rq {
Javier González8e536242016-11-28 22:39:10 +0100253 struct nvm_tgt_dev *dev;
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100254
255 struct bio *bio;
256
257 union {
258 struct ppa_addr ppa_addr;
259 dma_addr_t dma_ppa_list;
260 };
261
262 struct ppa_addr *ppa_list;
263
Javier González003fad32016-05-06 20:03:12 +0200264 void *meta_list;
265 dma_addr_t dma_meta_list;
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100266
Matias Bjørling912761622016-01-12 07:49:21 +0100267 nvm_end_io_fn *end_io;
268
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100269 uint8_t opcode;
Javier González6d5be952016-05-06 20:03:20 +0200270 uint16_t nr_ppas;
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100271 uint16_t flags;
Matias Bjørling72d256e2016-01-12 07:49:29 +0100272
Matias Bjorling9f867262016-03-03 15:06:39 +0100273 u64 ppa_status; /* ppa media status */
Matias Bjørling72d256e2016-01-12 07:49:29 +0100274 int error;
Matias Bjørling06894ef2017-01-31 13:17:17 +0100275
276 void *private;
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100277};
278
279static inline struct nvm_rq *nvm_rq_from_pdu(void *pdu)
280{
281 return pdu - sizeof(struct nvm_rq);
282}
283
284static inline void *nvm_rq_to_pdu(struct nvm_rq *rqdata)
285{
286 return rqdata + 1;
287}
288
Javier Gonzálezff0e4982016-01-12 07:49:33 +0100289enum {
290 NVM_BLK_ST_FREE = 0x1, /* Free block */
Matias Bjørling077d2382016-07-07 09:54:14 +0200291 NVM_BLK_ST_TGT = 0x2, /* Block in use by target */
Javier Gonzálezff0e4982016-01-12 07:49:33 +0100292 NVM_BLK_ST_BAD = 0x8, /* Bad block */
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100293};
294
Javier Gonzáleze46f4e42018-03-30 00:05:10 +0200295/* Instance geometry */
Javier González8e79b5c2016-11-28 22:39:06 +0100296struct nvm_geo {
Javier Gonzáleze46f4e42018-03-30 00:05:10 +0200297 /* device reported version */
Javier González3cb98f82018-03-30 00:05:11 +0200298 u8 major_ver_id;
299 u8 minor_ver_id;
Javier Gonzáleze46f4e42018-03-30 00:05:10 +0200300
Javier Gonzálezf1d4e812018-03-30 00:05:12 +0200301 /* kernel short version */
302 u8 version;
303
Javier Gonzáleze46f4e42018-03-30 00:05:10 +0200304 /* instance specific geometry */
Javier Gonzáleza40afad2018-03-30 00:05:14 +0200305 int num_ch;
306 int num_lun; /* per channel */
Matias Bjørlingfae7fae2018-01-05 14:16:03 +0100307
Javier Gonzáleze46f4e42018-03-30 00:05:10 +0200308 /* calculated values */
309 int all_luns; /* across channels */
310 int all_chunks; /* across channels */
Matias Bjørlingfae7fae2018-01-05 14:16:03 +0100311
Javier Gonzáleze46f4e42018-03-30 00:05:10 +0200312 int op; /* over-provision in instance */
Matias Bjørlingfae7fae2018-01-05 14:16:03 +0100313
Javier Gonzáleze46f4e42018-03-30 00:05:10 +0200314 sector_t total_secs; /* across channels */
Matias Bjørlingfae7fae2018-01-05 14:16:03 +0100315
Javier Gonzáleze46f4e42018-03-30 00:05:10 +0200316 /* chunk geometry */
Javier Gonzáleza40afad2018-03-30 00:05:14 +0200317 u32 num_chk; /* chunks per lun */
Javier Gonzáleze46f4e42018-03-30 00:05:10 +0200318 u32 clba; /* sectors per chunk */
319 u16 csecs; /* sector size */
320 u16 sos; /* out-of-band area size */
Javier Gonzáleze5392732018-01-05 14:16:14 +0100321
Javier Gonzáleze46f4e42018-03-30 00:05:10 +0200322 /* device write constrains */
323 u32 ws_min; /* minimum write size */
324 u32 ws_opt; /* optimal write size */
325 u32 mw_cunits; /* distance required for successful read */
Javier González3f480212018-03-30 00:05:13 +0200326 u32 maxoc; /* maximum open chunks */
327 u32 maxocpu; /* maximum open chunks per parallel unit */
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100328
Javier Gonzáleze46f4e42018-03-30 00:05:10 +0200329 /* device capabilities */
330 u32 mccap;
331
332 /* device timings */
333 u32 trdt; /* Avg. Tread (ns) */
334 u32 trdm; /* Max Tread (ns) */
335 u32 tprt; /* Avg. Tprog (ns) */
336 u32 tprm; /* Max Tprog (ns) */
337 u32 tbet; /* Avg. Terase (ns) */
338 u32 tbem; /* Max Terase (ns) */
339
340 /* generic address format */
341 struct nvm_addrf addrf;
342
343 /* 1.2 compatibility */
344 u8 vmnt;
345 u32 cap;
346 u32 dom;
347
348 u8 mtype;
349 u8 fmtype;
350
351 u16 cpar;
352 u32 mpos;
353
354 u8 num_pln;
Javier Gonzáleza40afad2018-03-30 00:05:14 +0200355 u8 pln_mode;
Javier Gonzáleze46f4e42018-03-30 00:05:10 +0200356 u16 num_pg;
357 u16 fpg_sz;
Javier González8e79b5c2016-11-28 22:39:06 +0100358};
359
Matias Bjørlingade69e22017-01-31 13:17:09 +0100360/* sub-device structure */
Javier González8e79b5c2016-11-28 22:39:06 +0100361struct nvm_tgt_dev {
362 /* Device information */
363 struct nvm_geo geo;
364
Javier González8e536242016-11-28 22:39:10 +0100365 /* Base ppas for target LUNs */
366 struct ppa_addr *luns;
367
Javier González8e79b5c2016-11-28 22:39:06 +0100368 struct request_queue *q;
369
Javier González959e9112016-11-28 22:39:11 +0100370 struct nvm_dev *parent;
Javier González8e536242016-11-28 22:39:10 +0100371 void *map;
Javier González8e79b5c2016-11-28 22:39:06 +0100372};
373
374struct nvm_dev {
375 struct nvm_dev_ops *ops;
376
377 struct list_head devices;
378
Javier González8e79b5c2016-11-28 22:39:06 +0100379 /* Device information */
380 struct nvm_geo geo;
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100381
Wenwei Taoda1e2842016-03-03 15:06:38 +0100382 unsigned long *lun_map;
Javier González75b85642016-05-06 20:03:13 +0200383 void *dma_pool;
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100384
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100385 /* Backend device */
386 struct request_queue *q;
387 char name[DISK_NAME_LEN];
Simon A. F. Lund40267ef2016-09-16 14:25:08 +0200388 void *private_data;
Matias Bjørlinge3eb3792016-01-12 07:49:36 +0100389
Javier González8e536242016-11-28 22:39:10 +0100390 void *rmap;
391
Matias Bjørlinge3eb3792016-01-12 07:49:36 +0100392 struct mutex mlock;
Wenwei Tao4c9dacb2016-03-03 15:06:37 +0100393 spinlock_t lock;
Matias Bjørlingade69e22017-01-31 13:17:09 +0100394
395 /* target management */
396 struct list_head area_list;
397 struct list_head targets;
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100398};
399
Matias Bjørlingdab8ee92017-01-31 13:17:14 +0100400static inline struct ppa_addr generic_to_dev_addr(struct nvm_tgt_dev *tgt_dev,
401 struct ppa_addr r)
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100402{
Matias Bjørlingdab8ee92017-01-31 13:17:14 +0100403 struct nvm_geo *geo = &tgt_dev->geo;
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100404 struct ppa_addr l;
405
Javier González69471512018-03-30 00:05:15 +0200406 if (geo->version == NVM_OCSSD_SPEC_12) {
407 struct nvm_addrf_12 *ppaf = (struct nvm_addrf_12 *)&geo->addrf;
408
409 l.ppa = ((u64)r.g.ch) << ppaf->ch_offset;
410 l.ppa |= ((u64)r.g.lun) << ppaf->lun_offset;
411 l.ppa |= ((u64)r.g.blk) << ppaf->blk_offset;
412 l.ppa |= ((u64)r.g.pg) << ppaf->pg_offset;
413 l.ppa |= ((u64)r.g.pl) << ppaf->pln_offset;
414 l.ppa |= ((u64)r.g.sec) << ppaf->sec_offset;
415 } else {
416 struct nvm_addrf *lbaf = &geo->addrf;
417
418 l.ppa = ((u64)r.m.grp) << lbaf->ch_offset;
419 l.ppa |= ((u64)r.m.pu) << lbaf->lun_offset;
420 l.ppa |= ((u64)r.m.chk) << lbaf->chk_offset;
421 l.ppa |= ((u64)r.m.sec) << lbaf->sec_offset;
422 }
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100423
424 return l;
425}
426
Matias Bjørlingdab8ee92017-01-31 13:17:14 +0100427static inline struct ppa_addr dev_to_generic_addr(struct nvm_tgt_dev *tgt_dev,
428 struct ppa_addr r)
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100429{
Matias Bjørlingdab8ee92017-01-31 13:17:14 +0100430 struct nvm_geo *geo = &tgt_dev->geo;
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100431 struct ppa_addr l;
432
Javier González5389a1d2016-07-07 09:54:09 +0200433 l.ppa = 0;
Javier Gonzáleze46f4e42018-03-30 00:05:10 +0200434
Javier González69471512018-03-30 00:05:15 +0200435 if (geo->version == NVM_OCSSD_SPEC_12) {
436 struct nvm_addrf_12 *ppaf = (struct nvm_addrf_12 *)&geo->addrf;
437
438 l.g.ch = (r.ppa & ppaf->ch_mask) >> ppaf->ch_offset;
439 l.g.lun = (r.ppa & ppaf->lun_mask) >> ppaf->lun_offset;
440 l.g.blk = (r.ppa & ppaf->blk_mask) >> ppaf->blk_offset;
441 l.g.pg = (r.ppa & ppaf->pg_mask) >> ppaf->pg_offset;
442 l.g.pl = (r.ppa & ppaf->pln_mask) >> ppaf->pln_offset;
443 l.g.sec = (r.ppa & ppaf->sec_mask) >> ppaf->sec_offset;
444 } else {
445 struct nvm_addrf *lbaf = &geo->addrf;
446
447 l.m.grp = (r.ppa & lbaf->ch_mask) >> lbaf->ch_offset;
448 l.m.pu = (r.ppa & lbaf->lun_mask) >> lbaf->lun_offset;
449 l.m.chk = (r.ppa & lbaf->chk_mask) >> lbaf->chk_offset;
450 l.m.sec = (r.ppa & lbaf->sec_mask) >> lbaf->sec_offset;
451 }
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100452
453 return l;
454}
455
Jens Axboedece1632015-11-05 10:41:16 -0700456typedef blk_qc_t (nvm_tgt_make_rq_fn)(struct request_queue *, struct bio *);
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100457typedef sector_t (nvm_tgt_capacity_fn)(void *);
Javier González4af3f752017-04-15 20:55:45 +0200458typedef void *(nvm_tgt_init_fn)(struct nvm_tgt_dev *, struct gendisk *,
459 int flags);
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100460typedef void (nvm_tgt_exit_fn)(void *);
Javier González9a69b0e2017-01-31 13:17:20 +0100461typedef int (nvm_tgt_sysfs_init_fn)(struct gendisk *);
462typedef void (nvm_tgt_sysfs_exit_fn)(struct gendisk *);
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100463
464struct nvm_tgt_type {
465 const char *name;
466 unsigned int version[3];
467
468 /* target entry points */
469 nvm_tgt_make_rq_fn *make_rq;
470 nvm_tgt_capacity_fn *capacity;
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100471
472 /* module-specific init/teardown */
473 nvm_tgt_init_fn *init;
474 nvm_tgt_exit_fn *exit;
475
Javier González9a69b0e2017-01-31 13:17:20 +0100476 /* sysfs */
477 nvm_tgt_sysfs_init_fn *sysfs_init;
478 nvm_tgt_sysfs_exit_fn *sysfs_exit;
479
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100480 /* For internal use */
481 struct list_head list;
Rakesh Pandit90014822017-10-13 14:45:50 +0200482 struct module *owner;
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100483};
484
Simon A. F. Lund6063fe32016-05-06 20:03:02 +0200485extern int nvm_register_tgt_type(struct nvm_tgt_type *);
486extern void nvm_unregister_tgt_type(struct nvm_tgt_type *);
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100487
488extern void *nvm_dev_dma_alloc(struct nvm_dev *, gfp_t, dma_addr_t *);
489extern void nvm_dev_dma_free(struct nvm_dev *, void *, dma_addr_t);
490
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200491extern struct nvm_dev *nvm_alloc_dev(int);
492extern int nvm_register(struct nvm_dev *);
493extern void nvm_unregister(struct nvm_dev *);
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100494
Javier González333ba052016-11-28 22:39:14 +0100495extern int nvm_set_tgt_bb_tbl(struct nvm_tgt_dev *, struct ppa_addr *,
496 int, int);
Javier González8e536242016-11-28 22:39:10 +0100497extern int nvm_submit_io(struct nvm_tgt_dev *, struct nvm_rq *);
Javier González1a94b2d2017-10-13 14:46:47 +0200498extern int nvm_submit_io_sync(struct nvm_tgt_dev *, struct nvm_rq *);
Matias Bjørling06894ef2017-01-31 13:17:17 +0100499extern void nvm_end_io(struct nvm_rq *);
Matias Bjørling22e8c972016-05-06 20:02:58 +0200500extern int nvm_bb_tbl_fold(struct nvm_dev *, u8 *, int);
Javier González333ba052016-11-28 22:39:14 +0100501extern int nvm_get_tgt_bb_tbl(struct nvm_tgt_dev *, struct ppa_addr, u8 *);
Matias Bjørlinge3eb3792016-01-12 07:49:36 +0100502
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100503#else /* CONFIG_NVM */
504struct nvm_dev_ops;
505
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200506static inline struct nvm_dev *nvm_alloc_dev(int node)
507{
508 return ERR_PTR(-EINVAL);
509}
510static inline int nvm_register(struct nvm_dev *dev)
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100511{
512 return -EINVAL;
513}
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200514static inline void nvm_unregister(struct nvm_dev *dev) {}
Matias Bjørlingcd9e9802015-10-28 19:54:55 +0100515#endif /* CONFIG_NVM */
516#endif /* LIGHTNVM.H */