blob: 99f8334d1dfe9930a1ae479affe7b78e2b3e4d6b [file] [log] [blame]
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -04001/*
2 * Copyright (c) 2010 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_HW_OPS_H
18#define ATH9K_HW_OPS_H
19
20#include "hw.h"
21
22/* Hardware core and driver accessible callbacks */
23
24static inline void ath9k_hw_configpcipowersave(struct ath_hw *ah,
25 int restore,
26 int power_off)
27{
28 ath9k_hw_ops(ah)->config_pci_powersave(ah, restore, power_off);
29}
30
Vasanthakumar Thiagarajancee1f622010-04-15 17:38:26 -040031static inline void ath9k_hw_rxena(struct ath_hw *ah)
32{
33 ath9k_hw_ops(ah)->rx_enable(ah);
34}
35
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -040036static inline void ath9k_hw_set_desc_link(struct ath_hw *ah, void *ds,
37 u32 link)
38{
39 ath9k_hw_ops(ah)->set_desc_link(ds, link);
40}
41
42static inline void ath9k_hw_get_desc_link(struct ath_hw *ah, void *ds,
43 u32 **link)
44{
45 ath9k_hw_ops(ah)->get_desc_link(ds, link);
46}
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -040047static inline bool ath9k_hw_calibrate(struct ath_hw *ah,
48 struct ath9k_channel *chan,
49 u8 rxchainmask,
50 bool longcal)
51{
52 return ath9k_hw_ops(ah)->calibrate(ah, chan, rxchainmask, longcal);
53}
54
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -040055static inline bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
56{
57 return ath9k_hw_ops(ah)->get_isr(ah, masked);
58}
59
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -040060static inline void ath9k_hw_filltxdesc(struct ath_hw *ah, void *ds, u32 seglen,
61 bool is_firstseg, bool is_lastseg,
62 const void *ds0, dma_addr_t buf_addr,
63 unsigned int qcu)
64{
65 ath9k_hw_ops(ah)->fill_txdesc(ah, ds, seglen, is_firstseg, is_lastseg,
66 ds0, buf_addr, qcu);
67}
68
69static inline int ath9k_hw_txprocdesc(struct ath_hw *ah, void *ds,
70 struct ath_tx_status *ts)
71{
72 return ath9k_hw_ops(ah)->proc_txdesc(ah, ds, ts);
73}
74
75static inline void ath9k_hw_set11n_txdesc(struct ath_hw *ah, void *ds,
76 u32 pktLen, enum ath9k_pkt_type type,
77 u32 txPower, u32 keyIx,
78 enum ath9k_key_type keyType,
79 u32 flags)
80{
81 ath9k_hw_ops(ah)->set11n_txdesc(ah, ds, pktLen, type, txPower, keyIx,
82 keyType, flags);
83}
84
85static inline void ath9k_hw_set11n_ratescenario(struct ath_hw *ah, void *ds,
86 void *lastds,
87 u32 durUpdateEn, u32 rtsctsRate,
88 u32 rtsctsDuration,
89 struct ath9k_11n_rate_series series[],
90 u32 nseries, u32 flags)
91{
92 ath9k_hw_ops(ah)->set11n_ratescenario(ah, ds, lastds, durUpdateEn,
93 rtsctsRate, rtsctsDuration, series,
94 nseries, flags);
95}
96
97static inline void ath9k_hw_set11n_aggr_first(struct ath_hw *ah, void *ds,
98 u32 aggrLen)
99{
100 ath9k_hw_ops(ah)->set11n_aggr_first(ah, ds, aggrLen);
101}
102
103static inline void ath9k_hw_set11n_aggr_middle(struct ath_hw *ah, void *ds,
104 u32 numDelims)
105{
106 ath9k_hw_ops(ah)->set11n_aggr_middle(ah, ds, numDelims);
107}
108
109static inline void ath9k_hw_set11n_aggr_last(struct ath_hw *ah, void *ds)
110{
111 ath9k_hw_ops(ah)->set11n_aggr_last(ah, ds);
112}
113
114static inline void ath9k_hw_clr11n_aggr(struct ath_hw *ah, void *ds)
115{
116 ath9k_hw_ops(ah)->clr11n_aggr(ah, ds);
117}
118
Felix Fietkau55195412011-04-17 23:28:09 +0200119static inline void ath9k_hw_set_clrdmask(struct ath_hw *ah, void *ds, bool val)
120{
121 ath9k_hw_ops(ah)->set_clrdmask(ah, ds, val);
122}
123
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400124/* Private hardware call ops */
125
126/* PHY ops */
127
128static inline int ath9k_hw_rf_set_freq(struct ath_hw *ah,
129 struct ath9k_channel *chan)
130{
131 return ath9k_hw_private_ops(ah)->rf_set_freq(ah, chan);
132}
133
134static inline void ath9k_hw_spur_mitigate_freq(struct ath_hw *ah,
135 struct ath9k_channel *chan)
136{
137 ath9k_hw_private_ops(ah)->spur_mitigate_freq(ah, chan);
138}
139
140static inline int ath9k_hw_rf_alloc_ext_banks(struct ath_hw *ah)
141{
142 if (!ath9k_hw_private_ops(ah)->rf_alloc_ext_banks)
143 return 0;
144
145 return ath9k_hw_private_ops(ah)->rf_alloc_ext_banks(ah);
146}
147
148static inline void ath9k_hw_rf_free_ext_banks(struct ath_hw *ah)
149{
150 if (!ath9k_hw_private_ops(ah)->rf_free_ext_banks)
151 return;
152
153 ath9k_hw_private_ops(ah)->rf_free_ext_banks(ah);
154}
155
156static inline bool ath9k_hw_set_rf_regs(struct ath_hw *ah,
157 struct ath9k_channel *chan,
158 u16 modesIndex)
159{
160 if (!ath9k_hw_private_ops(ah)->set_rf_regs)
161 return true;
162
163 return ath9k_hw_private_ops(ah)->set_rf_regs(ah, chan, modesIndex);
164}
165
166static inline void ath9k_hw_init_bb(struct ath_hw *ah,
167 struct ath9k_channel *chan)
168{
169 return ath9k_hw_private_ops(ah)->init_bb(ah, chan);
170}
171
172static inline void ath9k_hw_set_channel_regs(struct ath_hw *ah,
173 struct ath9k_channel *chan)
174{
175 return ath9k_hw_private_ops(ah)->set_channel_regs(ah, chan);
176}
177
178static inline int ath9k_hw_process_ini(struct ath_hw *ah,
179 struct ath9k_channel *chan)
180{
181 return ath9k_hw_private_ops(ah)->process_ini(ah, chan);
182}
183
184static inline void ath9k_olc_init(struct ath_hw *ah)
185{
186 if (!ath9k_hw_private_ops(ah)->olc_init)
187 return;
188
189 return ath9k_hw_private_ops(ah)->olc_init(ah);
190}
191
192static inline void ath9k_hw_set_rfmode(struct ath_hw *ah,
193 struct ath9k_channel *chan)
194{
195 return ath9k_hw_private_ops(ah)->set_rfmode(ah, chan);
196}
197
198static inline void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
199{
200 return ath9k_hw_private_ops(ah)->mark_phy_inactive(ah);
201}
202
203static inline void ath9k_hw_set_delta_slope(struct ath_hw *ah,
204 struct ath9k_channel *chan)
205{
206 return ath9k_hw_private_ops(ah)->set_delta_slope(ah, chan);
207}
208
209static inline bool ath9k_hw_rfbus_req(struct ath_hw *ah)
210{
211 return ath9k_hw_private_ops(ah)->rfbus_req(ah);
212}
213
214static inline void ath9k_hw_rfbus_done(struct ath_hw *ah)
215{
216 return ath9k_hw_private_ops(ah)->rfbus_done(ah);
217}
218
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400219static inline void ath9k_hw_restore_chainmask(struct ath_hw *ah)
220{
221 if (!ath9k_hw_private_ops(ah)->restore_chainmask)
222 return;
223
224 return ath9k_hw_private_ops(ah)->restore_chainmask(ah);
225}
226
227static inline void ath9k_hw_set_diversity(struct ath_hw *ah, bool value)
228{
229 return ath9k_hw_private_ops(ah)->set_diversity(ah, value);
230}
231
Felix Fietkauc16fcb42010-04-15 17:38:39 -0400232static inline bool ath9k_hw_ani_control(struct ath_hw *ah,
233 enum ath9k_ani_cmd cmd, int param)
234{
235 return ath9k_hw_private_ops(ah)->ani_control(ah, cmd, param);
236}
237
Felix Fietkau641d9922010-04-15 17:38:49 -0400238static inline void ath9k_hw_do_getnf(struct ath_hw *ah,
239 int16_t nfarray[NUM_NF_READINGS])
240{
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400241 ath9k_hw_private_ops(ah)->do_getnf(ah, nfarray);
242}
243
244static inline bool ath9k_hw_init_cal(struct ath_hw *ah,
245 struct ath9k_channel *chan)
246{
247 return ath9k_hw_private_ops(ah)->init_cal(ah, chan);
248}
249
250static inline void ath9k_hw_setup_calibration(struct ath_hw *ah,
251 struct ath9k_cal_list *currCal)
252{
253 ath9k_hw_private_ops(ah)->setup_calibration(ah, currCal);
254}
255
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400256#endif /* ATH9K_HW_OPS_H */