Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 1 | /* |
Paul Walmsley | 7359154 | 2010-02-22 22:09:32 -0700 | [diff] [blame] | 2 | * omap_hwmod_2430_data.c - hardware modules present on the OMAP2430 chips |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 3 | * |
Paul Walmsley | 7359154 | 2010-02-22 22:09:32 -0700 | [diff] [blame] | 4 | * Copyright (C) 2009-2010 Nokia Corporation |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 5 | * Paul Walmsley |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License version 2 as |
| 9 | * published by the Free Software Foundation. |
| 10 | * |
| 11 | * XXX handle crossbar/shared link difference for L3? |
Paul Walmsley | 7359154 | 2010-02-22 22:09:32 -0700 | [diff] [blame] | 12 | * XXX these should be marked initdata for multi-OMAP kernels |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 13 | */ |
Tony Lindgren | ce491cf | 2009-10-20 09:40:47 -0700 | [diff] [blame] | 14 | #include <plat/omap_hwmod.h> |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 15 | #include <mach/irqs.h> |
Tony Lindgren | ce491cf | 2009-10-20 09:40:47 -0700 | [diff] [blame] | 16 | #include <plat/cpu.h> |
| 17 | #include <plat/dma.h> |
Kevin Hilman | 046465b | 2010-09-27 20:19:30 +0530 | [diff] [blame] | 18 | #include <plat/serial.h> |
Paul Walmsley | 2004290 | 2010-09-30 02:40:12 +0530 | [diff] [blame] | 19 | #include <plat/i2c.h> |
Varadarajan, Charulatha | aeac0e4 | 2010-12-07 16:26:56 -0800 | [diff] [blame] | 20 | #include <plat/gpio.h> |
Charulatha V | 37801b3 | 2011-02-24 12:51:46 -0800 | [diff] [blame] | 21 | #include <plat/mcbsp.h> |
Charulatha V | 7f904c7 | 2011-02-17 09:53:10 -0800 | [diff] [blame] | 22 | #include <plat/mcspi.h> |
Thara Gopinath | b6b5822 | 2011-02-23 00:14:05 -0700 | [diff] [blame] | 23 | #include <plat/dmtimer.h> |
Kishore Kadiyala | 6ab8946 | 2011-03-01 13:12:56 -0800 | [diff] [blame] | 24 | #include <plat/mmc.h> |
Senthilvadivu Guruswamy | de56dbb | 2011-02-22 09:51:15 +0200 | [diff] [blame] | 25 | #include <plat/l3_2xxx.h> |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 26 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 27 | #include "omap_hwmod_common_data.h" |
| 28 | |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 29 | #include "prm-regbits-24xx.h" |
Varadarajan, Charulatha | 165e216 | 2010-09-23 20:02:40 +0530 | [diff] [blame] | 30 | #include "cm-regbits-24xx.h" |
Paul Walmsley | ff2516f | 2010-12-21 15:39:15 -0700 | [diff] [blame] | 31 | #include "wd_timer.h" |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 32 | |
Paul Walmsley | 7359154 | 2010-02-22 22:09:32 -0700 | [diff] [blame] | 33 | /* |
| 34 | * OMAP2430 hardware module integration data |
| 35 | * |
| 36 | * ALl of the data in this section should be autogeneratable from the |
| 37 | * TI hardware database or other technical documentation. Data that |
| 38 | * is driver-specific or driver-kernel integration-specific belongs |
| 39 | * elsewhere. |
| 40 | */ |
| 41 | |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 42 | static struct omap_hwmod omap2430_mpu_hwmod; |
Paul Walmsley | 08072ac | 2010-07-26 16:34:33 -0600 | [diff] [blame] | 43 | static struct omap_hwmod omap2430_iva_hwmod; |
Kevin Hilman | 4a7cf90 | 2010-07-26 16:34:32 -0600 | [diff] [blame] | 44 | static struct omap_hwmod omap2430_l3_main_hwmod; |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 45 | static struct omap_hwmod omap2430_l4_core_hwmod; |
Senthilvadivu Guruswamy | de56dbb | 2011-02-22 09:51:15 +0200 | [diff] [blame] | 46 | static struct omap_hwmod omap2430_dss_core_hwmod; |
| 47 | static struct omap_hwmod omap2430_dss_dispc_hwmod; |
| 48 | static struct omap_hwmod omap2430_dss_rfbi_hwmod; |
| 49 | static struct omap_hwmod omap2430_dss_venc_hwmod; |
Varadarajan, Charulatha | 165e216 | 2010-09-23 20:02:40 +0530 | [diff] [blame] | 50 | static struct omap_hwmod omap2430_wd_timer2_hwmod; |
Varadarajan, Charulatha | aeac0e4 | 2010-12-07 16:26:56 -0800 | [diff] [blame] | 51 | static struct omap_hwmod omap2430_gpio1_hwmod; |
| 52 | static struct omap_hwmod omap2430_gpio2_hwmod; |
| 53 | static struct omap_hwmod omap2430_gpio3_hwmod; |
| 54 | static struct omap_hwmod omap2430_gpio4_hwmod; |
| 55 | static struct omap_hwmod omap2430_gpio5_hwmod; |
G, Manjunath Kondaiah | 82cbd1a | 2010-12-20 18:27:18 -0800 | [diff] [blame] | 56 | static struct omap_hwmod omap2430_dma_system_hwmod; |
Charulatha V | 37801b3 | 2011-02-24 12:51:46 -0800 | [diff] [blame] | 57 | static struct omap_hwmod omap2430_mcbsp1_hwmod; |
| 58 | static struct omap_hwmod omap2430_mcbsp2_hwmod; |
| 59 | static struct omap_hwmod omap2430_mcbsp3_hwmod; |
| 60 | static struct omap_hwmod omap2430_mcbsp4_hwmod; |
| 61 | static struct omap_hwmod omap2430_mcbsp5_hwmod; |
Charulatha V | 7f904c7 | 2011-02-17 09:53:10 -0800 | [diff] [blame] | 62 | static struct omap_hwmod omap2430_mcspi1_hwmod; |
| 63 | static struct omap_hwmod omap2430_mcspi2_hwmod; |
| 64 | static struct omap_hwmod omap2430_mcspi3_hwmod; |
Paul Walmsley | bce06f3 | 2011-03-01 13:12:55 -0800 | [diff] [blame] | 65 | static struct omap_hwmod omap2430_mmc1_hwmod; |
| 66 | static struct omap_hwmod omap2430_mmc2_hwmod; |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 67 | |
| 68 | /* L3 -> L4_CORE interface */ |
Kevin Hilman | 4a7cf90 | 2010-07-26 16:34:32 -0600 | [diff] [blame] | 69 | static struct omap_hwmod_ocp_if omap2430_l3_main__l4_core = { |
| 70 | .master = &omap2430_l3_main_hwmod, |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 71 | .slave = &omap2430_l4_core_hwmod, |
| 72 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 73 | }; |
| 74 | |
| 75 | /* MPU -> L3 interface */ |
Kevin Hilman | 4a7cf90 | 2010-07-26 16:34:32 -0600 | [diff] [blame] | 76 | static struct omap_hwmod_ocp_if omap2430_mpu__l3_main = { |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 77 | .master = &omap2430_mpu_hwmod, |
Kevin Hilman | 4a7cf90 | 2010-07-26 16:34:32 -0600 | [diff] [blame] | 78 | .slave = &omap2430_l3_main_hwmod, |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 79 | .user = OCP_USER_MPU, |
| 80 | }; |
| 81 | |
| 82 | /* Slave interfaces on the L3 interconnect */ |
Kevin Hilman | 4a7cf90 | 2010-07-26 16:34:32 -0600 | [diff] [blame] | 83 | static struct omap_hwmod_ocp_if *omap2430_l3_main_slaves[] = { |
| 84 | &omap2430_mpu__l3_main, |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 85 | }; |
| 86 | |
Senthilvadivu Guruswamy | de56dbb | 2011-02-22 09:51:15 +0200 | [diff] [blame] | 87 | /* DSS -> l3 */ |
| 88 | static struct omap_hwmod_ocp_if omap2430_dss__l3 = { |
| 89 | .master = &omap2430_dss_core_hwmod, |
| 90 | .slave = &omap2430_l3_main_hwmod, |
| 91 | .fw = { |
| 92 | .omap2 = { |
| 93 | .l3_perm_bit = OMAP2_L3_CORE_FW_CONNID_DSS, |
| 94 | .flags = OMAP_FIREWALL_L3, |
| 95 | } |
| 96 | }, |
| 97 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 98 | }; |
| 99 | |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 100 | /* Master interfaces on the L3 interconnect */ |
Kevin Hilman | 4a7cf90 | 2010-07-26 16:34:32 -0600 | [diff] [blame] | 101 | static struct omap_hwmod_ocp_if *omap2430_l3_main_masters[] = { |
| 102 | &omap2430_l3_main__l4_core, |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 103 | }; |
| 104 | |
| 105 | /* L3 */ |
Kevin Hilman | 4a7cf90 | 2010-07-26 16:34:32 -0600 | [diff] [blame] | 106 | static struct omap_hwmod omap2430_l3_main_hwmod = { |
Benoit Cousson | fa98347 | 2010-07-26 16:34:29 -0600 | [diff] [blame] | 107 | .name = "l3_main", |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 108 | .class = &l3_hwmod_class, |
Kevin Hilman | 4a7cf90 | 2010-07-26 16:34:32 -0600 | [diff] [blame] | 109 | .masters = omap2430_l3_main_masters, |
| 110 | .masters_cnt = ARRAY_SIZE(omap2430_l3_main_masters), |
| 111 | .slaves = omap2430_l3_main_slaves, |
| 112 | .slaves_cnt = ARRAY_SIZE(omap2430_l3_main_slaves), |
Kevin Hilman | 2eb1875 | 2010-07-26 16:34:28 -0600 | [diff] [blame] | 113 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 114 | .flags = HWMOD_NO_IDLEST, |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 115 | }; |
| 116 | |
| 117 | static struct omap_hwmod omap2430_l4_wkup_hwmod; |
Kevin Hilman | 046465b | 2010-09-27 20:19:30 +0530 | [diff] [blame] | 118 | static struct omap_hwmod omap2430_uart1_hwmod; |
| 119 | static struct omap_hwmod omap2430_uart2_hwmod; |
| 120 | static struct omap_hwmod omap2430_uart3_hwmod; |
Paul Walmsley | 2004290 | 2010-09-30 02:40:12 +0530 | [diff] [blame] | 121 | static struct omap_hwmod omap2430_i2c1_hwmod; |
| 122 | static struct omap_hwmod omap2430_i2c2_hwmod; |
| 123 | |
Hema HK | 44d02ac | 2011-02-17 12:07:17 +0530 | [diff] [blame] | 124 | static struct omap_hwmod omap2430_usbhsotg_hwmod; |
| 125 | |
| 126 | /* l3_core -> usbhsotg interface */ |
| 127 | static struct omap_hwmod_ocp_if omap2430_usbhsotg__l3 = { |
| 128 | .master = &omap2430_usbhsotg_hwmod, |
| 129 | .slave = &omap2430_l3_main_hwmod, |
| 130 | .clk = "core_l3_ck", |
| 131 | .user = OCP_USER_MPU, |
| 132 | }; |
| 133 | |
Paul Walmsley | 2004290 | 2010-09-30 02:40:12 +0530 | [diff] [blame] | 134 | /* I2C IP block address space length (in bytes) */ |
| 135 | #define OMAP2_I2C_AS_LEN 128 |
| 136 | |
| 137 | /* L4 CORE -> I2C1 interface */ |
| 138 | static struct omap_hwmod_addr_space omap2430_i2c1_addr_space[] = { |
| 139 | { |
| 140 | .pa_start = 0x48070000, |
| 141 | .pa_end = 0x48070000 + OMAP2_I2C_AS_LEN - 1, |
| 142 | .flags = ADDR_TYPE_RT, |
| 143 | }, |
| 144 | }; |
| 145 | |
| 146 | static struct omap_hwmod_ocp_if omap2430_l4_core__i2c1 = { |
| 147 | .master = &omap2430_l4_core_hwmod, |
| 148 | .slave = &omap2430_i2c1_hwmod, |
| 149 | .clk = "i2c1_ick", |
| 150 | .addr = omap2430_i2c1_addr_space, |
| 151 | .addr_cnt = ARRAY_SIZE(omap2430_i2c1_addr_space), |
| 152 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 153 | }; |
| 154 | |
| 155 | /* L4 CORE -> I2C2 interface */ |
| 156 | static struct omap_hwmod_addr_space omap2430_i2c2_addr_space[] = { |
| 157 | { |
| 158 | .pa_start = 0x48072000, |
| 159 | .pa_end = 0x48072000 + OMAP2_I2C_AS_LEN - 1, |
| 160 | .flags = ADDR_TYPE_RT, |
| 161 | }, |
| 162 | }; |
| 163 | |
| 164 | static struct omap_hwmod_ocp_if omap2430_l4_core__i2c2 = { |
| 165 | .master = &omap2430_l4_core_hwmod, |
| 166 | .slave = &omap2430_i2c2_hwmod, |
| 167 | .clk = "i2c2_ick", |
| 168 | .addr = omap2430_i2c2_addr_space, |
| 169 | .addr_cnt = ARRAY_SIZE(omap2430_i2c2_addr_space), |
| 170 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 171 | }; |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 172 | |
| 173 | /* L4_CORE -> L4_WKUP interface */ |
| 174 | static struct omap_hwmod_ocp_if omap2430_l4_core__l4_wkup = { |
| 175 | .master = &omap2430_l4_core_hwmod, |
| 176 | .slave = &omap2430_l4_wkup_hwmod, |
| 177 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 178 | }; |
| 179 | |
Kevin Hilman | 046465b | 2010-09-27 20:19:30 +0530 | [diff] [blame] | 180 | /* L4 CORE -> UART1 interface */ |
| 181 | static struct omap_hwmod_addr_space omap2430_uart1_addr_space[] = { |
| 182 | { |
| 183 | .pa_start = OMAP2_UART1_BASE, |
| 184 | .pa_end = OMAP2_UART1_BASE + SZ_8K - 1, |
| 185 | .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT, |
| 186 | }, |
| 187 | }; |
| 188 | |
| 189 | static struct omap_hwmod_ocp_if omap2_l4_core__uart1 = { |
| 190 | .master = &omap2430_l4_core_hwmod, |
| 191 | .slave = &omap2430_uart1_hwmod, |
| 192 | .clk = "uart1_ick", |
| 193 | .addr = omap2430_uart1_addr_space, |
| 194 | .addr_cnt = ARRAY_SIZE(omap2430_uart1_addr_space), |
| 195 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 196 | }; |
| 197 | |
| 198 | /* L4 CORE -> UART2 interface */ |
| 199 | static struct omap_hwmod_addr_space omap2430_uart2_addr_space[] = { |
| 200 | { |
| 201 | .pa_start = OMAP2_UART2_BASE, |
| 202 | .pa_end = OMAP2_UART2_BASE + SZ_1K - 1, |
| 203 | .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT, |
| 204 | }, |
| 205 | }; |
| 206 | |
| 207 | static struct omap_hwmod_ocp_if omap2_l4_core__uart2 = { |
| 208 | .master = &omap2430_l4_core_hwmod, |
| 209 | .slave = &omap2430_uart2_hwmod, |
| 210 | .clk = "uart2_ick", |
| 211 | .addr = omap2430_uart2_addr_space, |
| 212 | .addr_cnt = ARRAY_SIZE(omap2430_uart2_addr_space), |
| 213 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 214 | }; |
| 215 | |
| 216 | /* L4 PER -> UART3 interface */ |
| 217 | static struct omap_hwmod_addr_space omap2430_uart3_addr_space[] = { |
| 218 | { |
| 219 | .pa_start = OMAP2_UART3_BASE, |
| 220 | .pa_end = OMAP2_UART3_BASE + SZ_1K - 1, |
| 221 | .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT, |
| 222 | }, |
| 223 | }; |
| 224 | |
| 225 | static struct omap_hwmod_ocp_if omap2_l4_core__uart3 = { |
| 226 | .master = &omap2430_l4_core_hwmod, |
| 227 | .slave = &omap2430_uart3_hwmod, |
| 228 | .clk = "uart3_ick", |
| 229 | .addr = omap2430_uart3_addr_space, |
| 230 | .addr_cnt = ARRAY_SIZE(omap2430_uart3_addr_space), |
| 231 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 232 | }; |
| 233 | |
Hema HK | 44d02ac | 2011-02-17 12:07:17 +0530 | [diff] [blame] | 234 | /* |
| 235 | * usbhsotg interface data |
| 236 | */ |
| 237 | static struct omap_hwmod_addr_space omap2430_usbhsotg_addrs[] = { |
| 238 | { |
| 239 | .pa_start = OMAP243X_HS_BASE, |
| 240 | .pa_end = OMAP243X_HS_BASE + SZ_4K - 1, |
| 241 | .flags = ADDR_TYPE_RT |
| 242 | }, |
| 243 | }; |
| 244 | |
| 245 | /* l4_core ->usbhsotg interface */ |
| 246 | static struct omap_hwmod_ocp_if omap2430_l4_core__usbhsotg = { |
| 247 | .master = &omap2430_l4_core_hwmod, |
| 248 | .slave = &omap2430_usbhsotg_hwmod, |
| 249 | .clk = "usb_l4_ick", |
| 250 | .addr = omap2430_usbhsotg_addrs, |
| 251 | .addr_cnt = ARRAY_SIZE(omap2430_usbhsotg_addrs), |
| 252 | .user = OCP_USER_MPU, |
| 253 | }; |
| 254 | |
| 255 | static struct omap_hwmod_ocp_if *omap2430_usbhsotg_masters[] = { |
| 256 | &omap2430_usbhsotg__l3, |
| 257 | }; |
| 258 | |
| 259 | static struct omap_hwmod_ocp_if *omap2430_usbhsotg_slaves[] = { |
| 260 | &omap2430_l4_core__usbhsotg, |
| 261 | }; |
| 262 | |
Paul Walmsley | bce06f3 | 2011-03-01 13:12:55 -0800 | [diff] [blame] | 263 | /* L4 CORE -> MMC1 interface */ |
| 264 | static struct omap_hwmod_addr_space omap2430_mmc1_addr_space[] = { |
| 265 | { |
| 266 | .pa_start = 0x4809c000, |
| 267 | .pa_end = 0x4809c1ff, |
| 268 | .flags = ADDR_TYPE_RT, |
| 269 | }, |
| 270 | }; |
| 271 | |
| 272 | static struct omap_hwmod_ocp_if omap2430_l4_core__mmc1 = { |
| 273 | .master = &omap2430_l4_core_hwmod, |
| 274 | .slave = &omap2430_mmc1_hwmod, |
| 275 | .clk = "mmchs1_ick", |
| 276 | .addr = omap2430_mmc1_addr_space, |
| 277 | .addr_cnt = ARRAY_SIZE(omap2430_mmc1_addr_space), |
| 278 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 279 | }; |
| 280 | |
| 281 | /* L4 CORE -> MMC2 interface */ |
| 282 | static struct omap_hwmod_addr_space omap2430_mmc2_addr_space[] = { |
| 283 | { |
| 284 | .pa_start = 0x480b4000, |
| 285 | .pa_end = 0x480b41ff, |
| 286 | .flags = ADDR_TYPE_RT, |
| 287 | }, |
| 288 | }; |
| 289 | |
| 290 | static struct omap_hwmod_ocp_if omap2430_l4_core__mmc2 = { |
| 291 | .master = &omap2430_l4_core_hwmod, |
| 292 | .slave = &omap2430_mmc2_hwmod, |
| 293 | .addr = omap2430_mmc2_addr_space, |
| 294 | .clk = "mmchs2_ick", |
| 295 | .addr_cnt = ARRAY_SIZE(omap2430_mmc2_addr_space), |
| 296 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 297 | }; |
| 298 | |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 299 | /* Slave interfaces on the L4_CORE interconnect */ |
| 300 | static struct omap_hwmod_ocp_if *omap2430_l4_core_slaves[] = { |
Kevin Hilman | 4a7cf90 | 2010-07-26 16:34:32 -0600 | [diff] [blame] | 301 | &omap2430_l3_main__l4_core, |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 302 | }; |
| 303 | |
| 304 | /* Master interfaces on the L4_CORE interconnect */ |
| 305 | static struct omap_hwmod_ocp_if *omap2430_l4_core_masters[] = { |
| 306 | &omap2430_l4_core__l4_wkup, |
Paul Walmsley | bce06f3 | 2011-03-01 13:12:55 -0800 | [diff] [blame] | 307 | &omap2430_l4_core__mmc1, |
| 308 | &omap2430_l4_core__mmc2, |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 309 | }; |
| 310 | |
| 311 | /* L4 CORE */ |
| 312 | static struct omap_hwmod omap2430_l4_core_hwmod = { |
Benoit Cousson | fa98347 | 2010-07-26 16:34:29 -0600 | [diff] [blame] | 313 | .name = "l4_core", |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 314 | .class = &l4_hwmod_class, |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 315 | .masters = omap2430_l4_core_masters, |
| 316 | .masters_cnt = ARRAY_SIZE(omap2430_l4_core_masters), |
| 317 | .slaves = omap2430_l4_core_slaves, |
| 318 | .slaves_cnt = ARRAY_SIZE(omap2430_l4_core_slaves), |
Kevin Hilman | 2eb1875 | 2010-07-26 16:34:28 -0600 | [diff] [blame] | 319 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 320 | .flags = HWMOD_NO_IDLEST, |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 321 | }; |
| 322 | |
| 323 | /* Slave interfaces on the L4_WKUP interconnect */ |
| 324 | static struct omap_hwmod_ocp_if *omap2430_l4_wkup_slaves[] = { |
| 325 | &omap2430_l4_core__l4_wkup, |
Kevin Hilman | 046465b | 2010-09-27 20:19:30 +0530 | [diff] [blame] | 326 | &omap2_l4_core__uart1, |
| 327 | &omap2_l4_core__uart2, |
| 328 | &omap2_l4_core__uart3, |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 329 | }; |
| 330 | |
| 331 | /* Master interfaces on the L4_WKUP interconnect */ |
| 332 | static struct omap_hwmod_ocp_if *omap2430_l4_wkup_masters[] = { |
| 333 | }; |
| 334 | |
Charulatha V | 7f904c7 | 2011-02-17 09:53:10 -0800 | [diff] [blame] | 335 | /* l4 core -> mcspi1 interface */ |
| 336 | static struct omap_hwmod_addr_space omap2430_mcspi1_addr_space[] = { |
| 337 | { |
| 338 | .pa_start = 0x48098000, |
| 339 | .pa_end = 0x480980ff, |
| 340 | .flags = ADDR_TYPE_RT, |
| 341 | }, |
| 342 | }; |
| 343 | |
| 344 | static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi1 = { |
| 345 | .master = &omap2430_l4_core_hwmod, |
| 346 | .slave = &omap2430_mcspi1_hwmod, |
| 347 | .clk = "mcspi1_ick", |
| 348 | .addr = omap2430_mcspi1_addr_space, |
| 349 | .addr_cnt = ARRAY_SIZE(omap2430_mcspi1_addr_space), |
| 350 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 351 | }; |
| 352 | |
| 353 | /* l4 core -> mcspi2 interface */ |
| 354 | static struct omap_hwmod_addr_space omap2430_mcspi2_addr_space[] = { |
| 355 | { |
| 356 | .pa_start = 0x4809a000, |
| 357 | .pa_end = 0x4809a0ff, |
| 358 | .flags = ADDR_TYPE_RT, |
| 359 | }, |
| 360 | }; |
| 361 | |
| 362 | static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi2 = { |
| 363 | .master = &omap2430_l4_core_hwmod, |
| 364 | .slave = &omap2430_mcspi2_hwmod, |
| 365 | .clk = "mcspi2_ick", |
| 366 | .addr = omap2430_mcspi2_addr_space, |
| 367 | .addr_cnt = ARRAY_SIZE(omap2430_mcspi2_addr_space), |
| 368 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 369 | }; |
| 370 | |
| 371 | /* l4 core -> mcspi3 interface */ |
| 372 | static struct omap_hwmod_addr_space omap2430_mcspi3_addr_space[] = { |
| 373 | { |
| 374 | .pa_start = 0x480b8000, |
| 375 | .pa_end = 0x480b80ff, |
| 376 | .flags = ADDR_TYPE_RT, |
| 377 | }, |
| 378 | }; |
| 379 | |
| 380 | static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi3 = { |
| 381 | .master = &omap2430_l4_core_hwmod, |
| 382 | .slave = &omap2430_mcspi3_hwmod, |
| 383 | .clk = "mcspi3_ick", |
| 384 | .addr = omap2430_mcspi3_addr_space, |
| 385 | .addr_cnt = ARRAY_SIZE(omap2430_mcspi3_addr_space), |
| 386 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 387 | }; |
| 388 | |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 389 | /* L4 WKUP */ |
| 390 | static struct omap_hwmod omap2430_l4_wkup_hwmod = { |
Benoit Cousson | fa98347 | 2010-07-26 16:34:29 -0600 | [diff] [blame] | 391 | .name = "l4_wkup", |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 392 | .class = &l4_hwmod_class, |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 393 | .masters = omap2430_l4_wkup_masters, |
| 394 | .masters_cnt = ARRAY_SIZE(omap2430_l4_wkup_masters), |
| 395 | .slaves = omap2430_l4_wkup_slaves, |
| 396 | .slaves_cnt = ARRAY_SIZE(omap2430_l4_wkup_slaves), |
Kevin Hilman | 2eb1875 | 2010-07-26 16:34:28 -0600 | [diff] [blame] | 397 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 398 | .flags = HWMOD_NO_IDLEST, |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 399 | }; |
| 400 | |
| 401 | /* Master interfaces on the MPU device */ |
| 402 | static struct omap_hwmod_ocp_if *omap2430_mpu_masters[] = { |
Kevin Hilman | 4a7cf90 | 2010-07-26 16:34:32 -0600 | [diff] [blame] | 403 | &omap2430_mpu__l3_main, |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 404 | }; |
| 405 | |
| 406 | /* MPU */ |
| 407 | static struct omap_hwmod omap2430_mpu_hwmod = { |
Benoit Cousson | 5c2c029 | 2010-05-20 12:31:10 -0600 | [diff] [blame] | 408 | .name = "mpu", |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 409 | .class = &mpu_hwmod_class, |
Paul Walmsley | 50ebdac | 2010-02-22 22:09:31 -0700 | [diff] [blame] | 410 | .main_clk = "mpu_ck", |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 411 | .masters = omap2430_mpu_masters, |
| 412 | .masters_cnt = ARRAY_SIZE(omap2430_mpu_masters), |
| 413 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 414 | }; |
| 415 | |
Paul Walmsley | 08072ac | 2010-07-26 16:34:33 -0600 | [diff] [blame] | 416 | /* |
| 417 | * IVA2_1 interface data |
| 418 | */ |
| 419 | |
| 420 | /* IVA2 <- L3 interface */ |
| 421 | static struct omap_hwmod_ocp_if omap2430_l3__iva = { |
| 422 | .master = &omap2430_l3_main_hwmod, |
| 423 | .slave = &omap2430_iva_hwmod, |
| 424 | .clk = "dsp_fck", |
| 425 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 426 | }; |
| 427 | |
| 428 | static struct omap_hwmod_ocp_if *omap2430_iva_masters[] = { |
| 429 | &omap2430_l3__iva, |
| 430 | }; |
| 431 | |
| 432 | /* |
| 433 | * IVA2 (IVA2) |
| 434 | */ |
| 435 | |
| 436 | static struct omap_hwmod omap2430_iva_hwmod = { |
| 437 | .name = "iva", |
| 438 | .class = &iva_hwmod_class, |
| 439 | .masters = omap2430_iva_masters, |
| 440 | .masters_cnt = ARRAY_SIZE(omap2430_iva_masters), |
| 441 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430) |
| 442 | }; |
| 443 | |
Thara Gopinath | b6b5822 | 2011-02-23 00:14:05 -0700 | [diff] [blame] | 444 | /* Timer Common */ |
| 445 | static struct omap_hwmod_class_sysconfig omap2430_timer_sysc = { |
| 446 | .rev_offs = 0x0000, |
| 447 | .sysc_offs = 0x0010, |
| 448 | .syss_offs = 0x0014, |
| 449 | .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY | |
| 450 | SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET | |
| 451 | SYSC_HAS_AUTOIDLE), |
| 452 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 453 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 454 | }; |
| 455 | |
| 456 | static struct omap_hwmod_class omap2430_timer_hwmod_class = { |
| 457 | .name = "timer", |
| 458 | .sysc = &omap2430_timer_sysc, |
| 459 | .rev = OMAP_TIMER_IP_VERSION_1, |
| 460 | }; |
| 461 | |
| 462 | /* timer1 */ |
| 463 | static struct omap_hwmod omap2430_timer1_hwmod; |
| 464 | static struct omap_hwmod_irq_info omap2430_timer1_mpu_irqs[] = { |
| 465 | { .irq = 37, }, |
| 466 | }; |
| 467 | |
| 468 | static struct omap_hwmod_addr_space omap2430_timer1_addrs[] = { |
| 469 | { |
| 470 | .pa_start = 0x49018000, |
| 471 | .pa_end = 0x49018000 + SZ_1K - 1, |
| 472 | .flags = ADDR_TYPE_RT |
| 473 | }, |
| 474 | }; |
| 475 | |
| 476 | /* l4_wkup -> timer1 */ |
| 477 | static struct omap_hwmod_ocp_if omap2430_l4_wkup__timer1 = { |
| 478 | .master = &omap2430_l4_wkup_hwmod, |
| 479 | .slave = &omap2430_timer1_hwmod, |
| 480 | .clk = "gpt1_ick", |
| 481 | .addr = omap2430_timer1_addrs, |
| 482 | .addr_cnt = ARRAY_SIZE(omap2430_timer1_addrs), |
| 483 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 484 | }; |
| 485 | |
| 486 | /* timer1 slave port */ |
| 487 | static struct omap_hwmod_ocp_if *omap2430_timer1_slaves[] = { |
| 488 | &omap2430_l4_wkup__timer1, |
| 489 | }; |
| 490 | |
| 491 | /* timer1 hwmod */ |
| 492 | static struct omap_hwmod omap2430_timer1_hwmod = { |
| 493 | .name = "timer1", |
| 494 | .mpu_irqs = omap2430_timer1_mpu_irqs, |
| 495 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_timer1_mpu_irqs), |
| 496 | .main_clk = "gpt1_fck", |
| 497 | .prcm = { |
| 498 | .omap2 = { |
| 499 | .prcm_reg_id = 1, |
| 500 | .module_bit = OMAP24XX_EN_GPT1_SHIFT, |
| 501 | .module_offs = WKUP_MOD, |
| 502 | .idlest_reg_id = 1, |
| 503 | .idlest_idle_bit = OMAP24XX_ST_GPT1_SHIFT, |
| 504 | }, |
| 505 | }, |
| 506 | .slaves = omap2430_timer1_slaves, |
| 507 | .slaves_cnt = ARRAY_SIZE(omap2430_timer1_slaves), |
| 508 | .class = &omap2430_timer_hwmod_class, |
| 509 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430) |
| 510 | }; |
| 511 | |
| 512 | /* timer2 */ |
| 513 | static struct omap_hwmod omap2430_timer2_hwmod; |
| 514 | static struct omap_hwmod_irq_info omap2430_timer2_mpu_irqs[] = { |
| 515 | { .irq = 38, }, |
| 516 | }; |
| 517 | |
| 518 | static struct omap_hwmod_addr_space omap2430_timer2_addrs[] = { |
| 519 | { |
| 520 | .pa_start = 0x4802a000, |
| 521 | .pa_end = 0x4802a000 + SZ_1K - 1, |
| 522 | .flags = ADDR_TYPE_RT |
| 523 | }, |
| 524 | }; |
| 525 | |
| 526 | /* l4_core -> timer2 */ |
| 527 | static struct omap_hwmod_ocp_if omap2430_l4_core__timer2 = { |
| 528 | .master = &omap2430_l4_core_hwmod, |
| 529 | .slave = &omap2430_timer2_hwmod, |
| 530 | .clk = "gpt2_ick", |
| 531 | .addr = omap2430_timer2_addrs, |
| 532 | .addr_cnt = ARRAY_SIZE(omap2430_timer2_addrs), |
| 533 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 534 | }; |
| 535 | |
| 536 | /* timer2 slave port */ |
| 537 | static struct omap_hwmod_ocp_if *omap2430_timer2_slaves[] = { |
| 538 | &omap2430_l4_core__timer2, |
| 539 | }; |
| 540 | |
| 541 | /* timer2 hwmod */ |
| 542 | static struct omap_hwmod omap2430_timer2_hwmod = { |
| 543 | .name = "timer2", |
| 544 | .mpu_irqs = omap2430_timer2_mpu_irqs, |
| 545 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_timer2_mpu_irqs), |
| 546 | .main_clk = "gpt2_fck", |
| 547 | .prcm = { |
| 548 | .omap2 = { |
| 549 | .prcm_reg_id = 1, |
| 550 | .module_bit = OMAP24XX_EN_GPT2_SHIFT, |
| 551 | .module_offs = CORE_MOD, |
| 552 | .idlest_reg_id = 1, |
| 553 | .idlest_idle_bit = OMAP24XX_ST_GPT2_SHIFT, |
| 554 | }, |
| 555 | }, |
| 556 | .slaves = omap2430_timer2_slaves, |
| 557 | .slaves_cnt = ARRAY_SIZE(omap2430_timer2_slaves), |
| 558 | .class = &omap2430_timer_hwmod_class, |
| 559 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430) |
| 560 | }; |
| 561 | |
| 562 | /* timer3 */ |
| 563 | static struct omap_hwmod omap2430_timer3_hwmod; |
| 564 | static struct omap_hwmod_irq_info omap2430_timer3_mpu_irqs[] = { |
| 565 | { .irq = 39, }, |
| 566 | }; |
| 567 | |
| 568 | static struct omap_hwmod_addr_space omap2430_timer3_addrs[] = { |
| 569 | { |
| 570 | .pa_start = 0x48078000, |
| 571 | .pa_end = 0x48078000 + SZ_1K - 1, |
| 572 | .flags = ADDR_TYPE_RT |
| 573 | }, |
| 574 | }; |
| 575 | |
| 576 | /* l4_core -> timer3 */ |
| 577 | static struct omap_hwmod_ocp_if omap2430_l4_core__timer3 = { |
| 578 | .master = &omap2430_l4_core_hwmod, |
| 579 | .slave = &omap2430_timer3_hwmod, |
| 580 | .clk = "gpt3_ick", |
| 581 | .addr = omap2430_timer3_addrs, |
| 582 | .addr_cnt = ARRAY_SIZE(omap2430_timer3_addrs), |
| 583 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 584 | }; |
| 585 | |
| 586 | /* timer3 slave port */ |
| 587 | static struct omap_hwmod_ocp_if *omap2430_timer3_slaves[] = { |
| 588 | &omap2430_l4_core__timer3, |
| 589 | }; |
| 590 | |
| 591 | /* timer3 hwmod */ |
| 592 | static struct omap_hwmod omap2430_timer3_hwmod = { |
| 593 | .name = "timer3", |
| 594 | .mpu_irqs = omap2430_timer3_mpu_irqs, |
| 595 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_timer3_mpu_irqs), |
| 596 | .main_clk = "gpt3_fck", |
| 597 | .prcm = { |
| 598 | .omap2 = { |
| 599 | .prcm_reg_id = 1, |
| 600 | .module_bit = OMAP24XX_EN_GPT3_SHIFT, |
| 601 | .module_offs = CORE_MOD, |
| 602 | .idlest_reg_id = 1, |
| 603 | .idlest_idle_bit = OMAP24XX_ST_GPT3_SHIFT, |
| 604 | }, |
| 605 | }, |
| 606 | .slaves = omap2430_timer3_slaves, |
| 607 | .slaves_cnt = ARRAY_SIZE(omap2430_timer3_slaves), |
| 608 | .class = &omap2430_timer_hwmod_class, |
| 609 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430) |
| 610 | }; |
| 611 | |
| 612 | /* timer4 */ |
| 613 | static struct omap_hwmod omap2430_timer4_hwmod; |
| 614 | static struct omap_hwmod_irq_info omap2430_timer4_mpu_irqs[] = { |
| 615 | { .irq = 40, }, |
| 616 | }; |
| 617 | |
| 618 | static struct omap_hwmod_addr_space omap2430_timer4_addrs[] = { |
| 619 | { |
| 620 | .pa_start = 0x4807a000, |
| 621 | .pa_end = 0x4807a000 + SZ_1K - 1, |
| 622 | .flags = ADDR_TYPE_RT |
| 623 | }, |
| 624 | }; |
| 625 | |
| 626 | /* l4_core -> timer4 */ |
| 627 | static struct omap_hwmod_ocp_if omap2430_l4_core__timer4 = { |
| 628 | .master = &omap2430_l4_core_hwmod, |
| 629 | .slave = &omap2430_timer4_hwmod, |
| 630 | .clk = "gpt4_ick", |
| 631 | .addr = omap2430_timer4_addrs, |
| 632 | .addr_cnt = ARRAY_SIZE(omap2430_timer4_addrs), |
| 633 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 634 | }; |
| 635 | |
| 636 | /* timer4 slave port */ |
| 637 | static struct omap_hwmod_ocp_if *omap2430_timer4_slaves[] = { |
| 638 | &omap2430_l4_core__timer4, |
| 639 | }; |
| 640 | |
| 641 | /* timer4 hwmod */ |
| 642 | static struct omap_hwmod omap2430_timer4_hwmod = { |
| 643 | .name = "timer4", |
| 644 | .mpu_irqs = omap2430_timer4_mpu_irqs, |
| 645 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_timer4_mpu_irqs), |
| 646 | .main_clk = "gpt4_fck", |
| 647 | .prcm = { |
| 648 | .omap2 = { |
| 649 | .prcm_reg_id = 1, |
| 650 | .module_bit = OMAP24XX_EN_GPT4_SHIFT, |
| 651 | .module_offs = CORE_MOD, |
| 652 | .idlest_reg_id = 1, |
| 653 | .idlest_idle_bit = OMAP24XX_ST_GPT4_SHIFT, |
| 654 | }, |
| 655 | }, |
| 656 | .slaves = omap2430_timer4_slaves, |
| 657 | .slaves_cnt = ARRAY_SIZE(omap2430_timer4_slaves), |
| 658 | .class = &omap2430_timer_hwmod_class, |
| 659 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430) |
| 660 | }; |
| 661 | |
| 662 | /* timer5 */ |
| 663 | static struct omap_hwmod omap2430_timer5_hwmod; |
| 664 | static struct omap_hwmod_irq_info omap2430_timer5_mpu_irqs[] = { |
| 665 | { .irq = 41, }, |
| 666 | }; |
| 667 | |
| 668 | static struct omap_hwmod_addr_space omap2430_timer5_addrs[] = { |
| 669 | { |
| 670 | .pa_start = 0x4807c000, |
| 671 | .pa_end = 0x4807c000 + SZ_1K - 1, |
| 672 | .flags = ADDR_TYPE_RT |
| 673 | }, |
| 674 | }; |
| 675 | |
| 676 | /* l4_core -> timer5 */ |
| 677 | static struct omap_hwmod_ocp_if omap2430_l4_core__timer5 = { |
| 678 | .master = &omap2430_l4_core_hwmod, |
| 679 | .slave = &omap2430_timer5_hwmod, |
| 680 | .clk = "gpt5_ick", |
| 681 | .addr = omap2430_timer5_addrs, |
| 682 | .addr_cnt = ARRAY_SIZE(omap2430_timer5_addrs), |
| 683 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 684 | }; |
| 685 | |
| 686 | /* timer5 slave port */ |
| 687 | static struct omap_hwmod_ocp_if *omap2430_timer5_slaves[] = { |
| 688 | &omap2430_l4_core__timer5, |
| 689 | }; |
| 690 | |
| 691 | /* timer5 hwmod */ |
| 692 | static struct omap_hwmod omap2430_timer5_hwmod = { |
| 693 | .name = "timer5", |
| 694 | .mpu_irqs = omap2430_timer5_mpu_irqs, |
| 695 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_timer5_mpu_irqs), |
| 696 | .main_clk = "gpt5_fck", |
| 697 | .prcm = { |
| 698 | .omap2 = { |
| 699 | .prcm_reg_id = 1, |
| 700 | .module_bit = OMAP24XX_EN_GPT5_SHIFT, |
| 701 | .module_offs = CORE_MOD, |
| 702 | .idlest_reg_id = 1, |
| 703 | .idlest_idle_bit = OMAP24XX_ST_GPT5_SHIFT, |
| 704 | }, |
| 705 | }, |
| 706 | .slaves = omap2430_timer5_slaves, |
| 707 | .slaves_cnt = ARRAY_SIZE(omap2430_timer5_slaves), |
| 708 | .class = &omap2430_timer_hwmod_class, |
| 709 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430) |
| 710 | }; |
| 711 | |
| 712 | /* timer6 */ |
| 713 | static struct omap_hwmod omap2430_timer6_hwmod; |
| 714 | static struct omap_hwmod_irq_info omap2430_timer6_mpu_irqs[] = { |
| 715 | { .irq = 42, }, |
| 716 | }; |
| 717 | |
| 718 | static struct omap_hwmod_addr_space omap2430_timer6_addrs[] = { |
| 719 | { |
| 720 | .pa_start = 0x4807e000, |
| 721 | .pa_end = 0x4807e000 + SZ_1K - 1, |
| 722 | .flags = ADDR_TYPE_RT |
| 723 | }, |
| 724 | }; |
| 725 | |
| 726 | /* l4_core -> timer6 */ |
| 727 | static struct omap_hwmod_ocp_if omap2430_l4_core__timer6 = { |
| 728 | .master = &omap2430_l4_core_hwmod, |
| 729 | .slave = &omap2430_timer6_hwmod, |
| 730 | .clk = "gpt6_ick", |
| 731 | .addr = omap2430_timer6_addrs, |
| 732 | .addr_cnt = ARRAY_SIZE(omap2430_timer6_addrs), |
| 733 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 734 | }; |
| 735 | |
| 736 | /* timer6 slave port */ |
| 737 | static struct omap_hwmod_ocp_if *omap2430_timer6_slaves[] = { |
| 738 | &omap2430_l4_core__timer6, |
| 739 | }; |
| 740 | |
| 741 | /* timer6 hwmod */ |
| 742 | static struct omap_hwmod omap2430_timer6_hwmod = { |
| 743 | .name = "timer6", |
| 744 | .mpu_irqs = omap2430_timer6_mpu_irqs, |
| 745 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_timer6_mpu_irqs), |
| 746 | .main_clk = "gpt6_fck", |
| 747 | .prcm = { |
| 748 | .omap2 = { |
| 749 | .prcm_reg_id = 1, |
| 750 | .module_bit = OMAP24XX_EN_GPT6_SHIFT, |
| 751 | .module_offs = CORE_MOD, |
| 752 | .idlest_reg_id = 1, |
| 753 | .idlest_idle_bit = OMAP24XX_ST_GPT6_SHIFT, |
| 754 | }, |
| 755 | }, |
| 756 | .slaves = omap2430_timer6_slaves, |
| 757 | .slaves_cnt = ARRAY_SIZE(omap2430_timer6_slaves), |
| 758 | .class = &omap2430_timer_hwmod_class, |
| 759 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430) |
| 760 | }; |
| 761 | |
| 762 | /* timer7 */ |
| 763 | static struct omap_hwmod omap2430_timer7_hwmod; |
| 764 | static struct omap_hwmod_irq_info omap2430_timer7_mpu_irqs[] = { |
| 765 | { .irq = 43, }, |
| 766 | }; |
| 767 | |
| 768 | static struct omap_hwmod_addr_space omap2430_timer7_addrs[] = { |
| 769 | { |
| 770 | .pa_start = 0x48080000, |
| 771 | .pa_end = 0x48080000 + SZ_1K - 1, |
| 772 | .flags = ADDR_TYPE_RT |
| 773 | }, |
| 774 | }; |
| 775 | |
| 776 | /* l4_core -> timer7 */ |
| 777 | static struct omap_hwmod_ocp_if omap2430_l4_core__timer7 = { |
| 778 | .master = &omap2430_l4_core_hwmod, |
| 779 | .slave = &omap2430_timer7_hwmod, |
| 780 | .clk = "gpt7_ick", |
| 781 | .addr = omap2430_timer7_addrs, |
| 782 | .addr_cnt = ARRAY_SIZE(omap2430_timer7_addrs), |
| 783 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 784 | }; |
| 785 | |
| 786 | /* timer7 slave port */ |
| 787 | static struct omap_hwmod_ocp_if *omap2430_timer7_slaves[] = { |
| 788 | &omap2430_l4_core__timer7, |
| 789 | }; |
| 790 | |
| 791 | /* timer7 hwmod */ |
| 792 | static struct omap_hwmod omap2430_timer7_hwmod = { |
| 793 | .name = "timer7", |
| 794 | .mpu_irqs = omap2430_timer7_mpu_irqs, |
| 795 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_timer7_mpu_irqs), |
| 796 | .main_clk = "gpt7_fck", |
| 797 | .prcm = { |
| 798 | .omap2 = { |
| 799 | .prcm_reg_id = 1, |
| 800 | .module_bit = OMAP24XX_EN_GPT7_SHIFT, |
| 801 | .module_offs = CORE_MOD, |
| 802 | .idlest_reg_id = 1, |
| 803 | .idlest_idle_bit = OMAP24XX_ST_GPT7_SHIFT, |
| 804 | }, |
| 805 | }, |
| 806 | .slaves = omap2430_timer7_slaves, |
| 807 | .slaves_cnt = ARRAY_SIZE(omap2430_timer7_slaves), |
| 808 | .class = &omap2430_timer_hwmod_class, |
| 809 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430) |
| 810 | }; |
| 811 | |
| 812 | /* timer8 */ |
| 813 | static struct omap_hwmod omap2430_timer8_hwmod; |
| 814 | static struct omap_hwmod_irq_info omap2430_timer8_mpu_irqs[] = { |
| 815 | { .irq = 44, }, |
| 816 | }; |
| 817 | |
| 818 | static struct omap_hwmod_addr_space omap2430_timer8_addrs[] = { |
| 819 | { |
| 820 | .pa_start = 0x48082000, |
| 821 | .pa_end = 0x48082000 + SZ_1K - 1, |
| 822 | .flags = ADDR_TYPE_RT |
| 823 | }, |
| 824 | }; |
| 825 | |
| 826 | /* l4_core -> timer8 */ |
| 827 | static struct omap_hwmod_ocp_if omap2430_l4_core__timer8 = { |
| 828 | .master = &omap2430_l4_core_hwmod, |
| 829 | .slave = &omap2430_timer8_hwmod, |
| 830 | .clk = "gpt8_ick", |
| 831 | .addr = omap2430_timer8_addrs, |
| 832 | .addr_cnt = ARRAY_SIZE(omap2430_timer8_addrs), |
| 833 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 834 | }; |
| 835 | |
| 836 | /* timer8 slave port */ |
| 837 | static struct omap_hwmod_ocp_if *omap2430_timer8_slaves[] = { |
| 838 | &omap2430_l4_core__timer8, |
| 839 | }; |
| 840 | |
| 841 | /* timer8 hwmod */ |
| 842 | static struct omap_hwmod omap2430_timer8_hwmod = { |
| 843 | .name = "timer8", |
| 844 | .mpu_irqs = omap2430_timer8_mpu_irqs, |
| 845 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_timer8_mpu_irqs), |
| 846 | .main_clk = "gpt8_fck", |
| 847 | .prcm = { |
| 848 | .omap2 = { |
| 849 | .prcm_reg_id = 1, |
| 850 | .module_bit = OMAP24XX_EN_GPT8_SHIFT, |
| 851 | .module_offs = CORE_MOD, |
| 852 | .idlest_reg_id = 1, |
| 853 | .idlest_idle_bit = OMAP24XX_ST_GPT8_SHIFT, |
| 854 | }, |
| 855 | }, |
| 856 | .slaves = omap2430_timer8_slaves, |
| 857 | .slaves_cnt = ARRAY_SIZE(omap2430_timer8_slaves), |
| 858 | .class = &omap2430_timer_hwmod_class, |
| 859 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430) |
| 860 | }; |
| 861 | |
| 862 | /* timer9 */ |
| 863 | static struct omap_hwmod omap2430_timer9_hwmod; |
| 864 | static struct omap_hwmod_irq_info omap2430_timer9_mpu_irqs[] = { |
| 865 | { .irq = 45, }, |
| 866 | }; |
| 867 | |
| 868 | static struct omap_hwmod_addr_space omap2430_timer9_addrs[] = { |
| 869 | { |
| 870 | .pa_start = 0x48084000, |
| 871 | .pa_end = 0x48084000 + SZ_1K - 1, |
| 872 | .flags = ADDR_TYPE_RT |
| 873 | }, |
| 874 | }; |
| 875 | |
| 876 | /* l4_core -> timer9 */ |
| 877 | static struct omap_hwmod_ocp_if omap2430_l4_core__timer9 = { |
| 878 | .master = &omap2430_l4_core_hwmod, |
| 879 | .slave = &omap2430_timer9_hwmod, |
| 880 | .clk = "gpt9_ick", |
| 881 | .addr = omap2430_timer9_addrs, |
| 882 | .addr_cnt = ARRAY_SIZE(omap2430_timer9_addrs), |
| 883 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 884 | }; |
| 885 | |
| 886 | /* timer9 slave port */ |
| 887 | static struct omap_hwmod_ocp_if *omap2430_timer9_slaves[] = { |
| 888 | &omap2430_l4_core__timer9, |
| 889 | }; |
| 890 | |
| 891 | /* timer9 hwmod */ |
| 892 | static struct omap_hwmod omap2430_timer9_hwmod = { |
| 893 | .name = "timer9", |
| 894 | .mpu_irqs = omap2430_timer9_mpu_irqs, |
| 895 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_timer9_mpu_irqs), |
| 896 | .main_clk = "gpt9_fck", |
| 897 | .prcm = { |
| 898 | .omap2 = { |
| 899 | .prcm_reg_id = 1, |
| 900 | .module_bit = OMAP24XX_EN_GPT9_SHIFT, |
| 901 | .module_offs = CORE_MOD, |
| 902 | .idlest_reg_id = 1, |
| 903 | .idlest_idle_bit = OMAP24XX_ST_GPT9_SHIFT, |
| 904 | }, |
| 905 | }, |
| 906 | .slaves = omap2430_timer9_slaves, |
| 907 | .slaves_cnt = ARRAY_SIZE(omap2430_timer9_slaves), |
| 908 | .class = &omap2430_timer_hwmod_class, |
| 909 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430) |
| 910 | }; |
| 911 | |
| 912 | /* timer10 */ |
| 913 | static struct omap_hwmod omap2430_timer10_hwmod; |
| 914 | static struct omap_hwmod_irq_info omap2430_timer10_mpu_irqs[] = { |
| 915 | { .irq = 46, }, |
| 916 | }; |
| 917 | |
| 918 | static struct omap_hwmod_addr_space omap2430_timer10_addrs[] = { |
| 919 | { |
| 920 | .pa_start = 0x48086000, |
| 921 | .pa_end = 0x48086000 + SZ_1K - 1, |
| 922 | .flags = ADDR_TYPE_RT |
| 923 | }, |
| 924 | }; |
| 925 | |
| 926 | /* l4_core -> timer10 */ |
| 927 | static struct omap_hwmod_ocp_if omap2430_l4_core__timer10 = { |
| 928 | .master = &omap2430_l4_core_hwmod, |
| 929 | .slave = &omap2430_timer10_hwmod, |
| 930 | .clk = "gpt10_ick", |
| 931 | .addr = omap2430_timer10_addrs, |
| 932 | .addr_cnt = ARRAY_SIZE(omap2430_timer10_addrs), |
| 933 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 934 | }; |
| 935 | |
| 936 | /* timer10 slave port */ |
| 937 | static struct omap_hwmod_ocp_if *omap2430_timer10_slaves[] = { |
| 938 | &omap2430_l4_core__timer10, |
| 939 | }; |
| 940 | |
| 941 | /* timer10 hwmod */ |
| 942 | static struct omap_hwmod omap2430_timer10_hwmod = { |
| 943 | .name = "timer10", |
| 944 | .mpu_irqs = omap2430_timer10_mpu_irqs, |
| 945 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_timer10_mpu_irqs), |
| 946 | .main_clk = "gpt10_fck", |
| 947 | .prcm = { |
| 948 | .omap2 = { |
| 949 | .prcm_reg_id = 1, |
| 950 | .module_bit = OMAP24XX_EN_GPT10_SHIFT, |
| 951 | .module_offs = CORE_MOD, |
| 952 | .idlest_reg_id = 1, |
| 953 | .idlest_idle_bit = OMAP24XX_ST_GPT10_SHIFT, |
| 954 | }, |
| 955 | }, |
| 956 | .slaves = omap2430_timer10_slaves, |
| 957 | .slaves_cnt = ARRAY_SIZE(omap2430_timer10_slaves), |
| 958 | .class = &omap2430_timer_hwmod_class, |
| 959 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430) |
| 960 | }; |
| 961 | |
| 962 | /* timer11 */ |
| 963 | static struct omap_hwmod omap2430_timer11_hwmod; |
| 964 | static struct omap_hwmod_irq_info omap2430_timer11_mpu_irqs[] = { |
| 965 | { .irq = 47, }, |
| 966 | }; |
| 967 | |
| 968 | static struct omap_hwmod_addr_space omap2430_timer11_addrs[] = { |
| 969 | { |
| 970 | .pa_start = 0x48088000, |
| 971 | .pa_end = 0x48088000 + SZ_1K - 1, |
| 972 | .flags = ADDR_TYPE_RT |
| 973 | }, |
| 974 | }; |
| 975 | |
| 976 | /* l4_core -> timer11 */ |
| 977 | static struct omap_hwmod_ocp_if omap2430_l4_core__timer11 = { |
| 978 | .master = &omap2430_l4_core_hwmod, |
| 979 | .slave = &omap2430_timer11_hwmod, |
| 980 | .clk = "gpt11_ick", |
| 981 | .addr = omap2430_timer11_addrs, |
| 982 | .addr_cnt = ARRAY_SIZE(omap2430_timer11_addrs), |
| 983 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 984 | }; |
| 985 | |
| 986 | /* timer11 slave port */ |
| 987 | static struct omap_hwmod_ocp_if *omap2430_timer11_slaves[] = { |
| 988 | &omap2430_l4_core__timer11, |
| 989 | }; |
| 990 | |
| 991 | /* timer11 hwmod */ |
| 992 | static struct omap_hwmod omap2430_timer11_hwmod = { |
| 993 | .name = "timer11", |
| 994 | .mpu_irqs = omap2430_timer11_mpu_irqs, |
| 995 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_timer11_mpu_irqs), |
| 996 | .main_clk = "gpt11_fck", |
| 997 | .prcm = { |
| 998 | .omap2 = { |
| 999 | .prcm_reg_id = 1, |
| 1000 | .module_bit = OMAP24XX_EN_GPT11_SHIFT, |
| 1001 | .module_offs = CORE_MOD, |
| 1002 | .idlest_reg_id = 1, |
| 1003 | .idlest_idle_bit = OMAP24XX_ST_GPT11_SHIFT, |
| 1004 | }, |
| 1005 | }, |
| 1006 | .slaves = omap2430_timer11_slaves, |
| 1007 | .slaves_cnt = ARRAY_SIZE(omap2430_timer11_slaves), |
| 1008 | .class = &omap2430_timer_hwmod_class, |
| 1009 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430) |
| 1010 | }; |
| 1011 | |
| 1012 | /* timer12 */ |
| 1013 | static struct omap_hwmod omap2430_timer12_hwmod; |
| 1014 | static struct omap_hwmod_irq_info omap2430_timer12_mpu_irqs[] = { |
| 1015 | { .irq = 48, }, |
| 1016 | }; |
| 1017 | |
| 1018 | static struct omap_hwmod_addr_space omap2430_timer12_addrs[] = { |
| 1019 | { |
| 1020 | .pa_start = 0x4808a000, |
| 1021 | .pa_end = 0x4808a000 + SZ_1K - 1, |
| 1022 | .flags = ADDR_TYPE_RT |
| 1023 | }, |
| 1024 | }; |
| 1025 | |
| 1026 | /* l4_core -> timer12 */ |
| 1027 | static struct omap_hwmod_ocp_if omap2430_l4_core__timer12 = { |
| 1028 | .master = &omap2430_l4_core_hwmod, |
| 1029 | .slave = &omap2430_timer12_hwmod, |
| 1030 | .clk = "gpt12_ick", |
| 1031 | .addr = omap2430_timer12_addrs, |
| 1032 | .addr_cnt = ARRAY_SIZE(omap2430_timer12_addrs), |
| 1033 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 1034 | }; |
| 1035 | |
| 1036 | /* timer12 slave port */ |
| 1037 | static struct omap_hwmod_ocp_if *omap2430_timer12_slaves[] = { |
| 1038 | &omap2430_l4_core__timer12, |
| 1039 | }; |
| 1040 | |
| 1041 | /* timer12 hwmod */ |
| 1042 | static struct omap_hwmod omap2430_timer12_hwmod = { |
| 1043 | .name = "timer12", |
| 1044 | .mpu_irqs = omap2430_timer12_mpu_irqs, |
| 1045 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_timer12_mpu_irqs), |
| 1046 | .main_clk = "gpt12_fck", |
| 1047 | .prcm = { |
| 1048 | .omap2 = { |
| 1049 | .prcm_reg_id = 1, |
| 1050 | .module_bit = OMAP24XX_EN_GPT12_SHIFT, |
| 1051 | .module_offs = CORE_MOD, |
| 1052 | .idlest_reg_id = 1, |
| 1053 | .idlest_idle_bit = OMAP24XX_ST_GPT12_SHIFT, |
| 1054 | }, |
| 1055 | }, |
| 1056 | .slaves = omap2430_timer12_slaves, |
| 1057 | .slaves_cnt = ARRAY_SIZE(omap2430_timer12_slaves), |
| 1058 | .class = &omap2430_timer_hwmod_class, |
| 1059 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430) |
| 1060 | }; |
| 1061 | |
Varadarajan, Charulatha | 165e216 | 2010-09-23 20:02:40 +0530 | [diff] [blame] | 1062 | /* l4_wkup -> wd_timer2 */ |
| 1063 | static struct omap_hwmod_addr_space omap2430_wd_timer2_addrs[] = { |
| 1064 | { |
| 1065 | .pa_start = 0x49016000, |
| 1066 | .pa_end = 0x4901607f, |
| 1067 | .flags = ADDR_TYPE_RT |
| 1068 | }, |
| 1069 | }; |
| 1070 | |
| 1071 | static struct omap_hwmod_ocp_if omap2430_l4_wkup__wd_timer2 = { |
| 1072 | .master = &omap2430_l4_wkup_hwmod, |
| 1073 | .slave = &omap2430_wd_timer2_hwmod, |
| 1074 | .clk = "mpu_wdt_ick", |
| 1075 | .addr = omap2430_wd_timer2_addrs, |
| 1076 | .addr_cnt = ARRAY_SIZE(omap2430_wd_timer2_addrs), |
| 1077 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 1078 | }; |
| 1079 | |
| 1080 | /* |
| 1081 | * 'wd_timer' class |
| 1082 | * 32-bit watchdog upward counter that generates a pulse on the reset pin on |
| 1083 | * overflow condition |
| 1084 | */ |
| 1085 | |
| 1086 | static struct omap_hwmod_class_sysconfig omap2430_wd_timer_sysc = { |
| 1087 | .rev_offs = 0x0, |
| 1088 | .sysc_offs = 0x0010, |
| 1089 | .syss_offs = 0x0014, |
| 1090 | .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SOFTRESET | |
Avinash.H.M | d73d65f | 2011-03-03 14:22:46 -0700 | [diff] [blame] | 1091 | SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS), |
Varadarajan, Charulatha | 165e216 | 2010-09-23 20:02:40 +0530 | [diff] [blame] | 1092 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 1093 | }; |
| 1094 | |
| 1095 | static struct omap_hwmod_class omap2430_wd_timer_hwmod_class = { |
Paul Walmsley | ff2516f | 2010-12-21 15:39:15 -0700 | [diff] [blame] | 1096 | .name = "wd_timer", |
| 1097 | .sysc = &omap2430_wd_timer_sysc, |
| 1098 | .pre_shutdown = &omap2_wd_timer_disable |
Varadarajan, Charulatha | 165e216 | 2010-09-23 20:02:40 +0530 | [diff] [blame] | 1099 | }; |
| 1100 | |
| 1101 | /* wd_timer2 */ |
| 1102 | static struct omap_hwmod_ocp_if *omap2430_wd_timer2_slaves[] = { |
| 1103 | &omap2430_l4_wkup__wd_timer2, |
| 1104 | }; |
| 1105 | |
| 1106 | static struct omap_hwmod omap2430_wd_timer2_hwmod = { |
| 1107 | .name = "wd_timer2", |
| 1108 | .class = &omap2430_wd_timer_hwmod_class, |
| 1109 | .main_clk = "mpu_wdt_fck", |
| 1110 | .prcm = { |
| 1111 | .omap2 = { |
| 1112 | .prcm_reg_id = 1, |
| 1113 | .module_bit = OMAP24XX_EN_MPU_WDT_SHIFT, |
| 1114 | .module_offs = WKUP_MOD, |
| 1115 | .idlest_reg_id = 1, |
| 1116 | .idlest_idle_bit = OMAP24XX_ST_MPU_WDT_SHIFT, |
| 1117 | }, |
| 1118 | }, |
| 1119 | .slaves = omap2430_wd_timer2_slaves, |
| 1120 | .slaves_cnt = ARRAY_SIZE(omap2430_wd_timer2_slaves), |
| 1121 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 1122 | }; |
| 1123 | |
Kevin Hilman | 046465b | 2010-09-27 20:19:30 +0530 | [diff] [blame] | 1124 | /* UART */ |
| 1125 | |
| 1126 | static struct omap_hwmod_class_sysconfig uart_sysc = { |
| 1127 | .rev_offs = 0x50, |
| 1128 | .sysc_offs = 0x54, |
| 1129 | .syss_offs = 0x58, |
| 1130 | .sysc_flags = (SYSC_HAS_SIDLEMODE | |
| 1131 | SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET | |
Avinash.H.M | d73d65f | 2011-03-03 14:22:46 -0700 | [diff] [blame] | 1132 | SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS), |
Kevin Hilman | 046465b | 2010-09-27 20:19:30 +0530 | [diff] [blame] | 1133 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 1134 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 1135 | }; |
| 1136 | |
| 1137 | static struct omap_hwmod_class uart_class = { |
| 1138 | .name = "uart", |
| 1139 | .sysc = &uart_sysc, |
| 1140 | }; |
| 1141 | |
| 1142 | /* UART1 */ |
| 1143 | |
| 1144 | static struct omap_hwmod_irq_info uart1_mpu_irqs[] = { |
| 1145 | { .irq = INT_24XX_UART1_IRQ, }, |
| 1146 | }; |
| 1147 | |
| 1148 | static struct omap_hwmod_dma_info uart1_sdma_reqs[] = { |
| 1149 | { .name = "rx", .dma_req = OMAP24XX_DMA_UART1_RX, }, |
| 1150 | { .name = "tx", .dma_req = OMAP24XX_DMA_UART1_TX, }, |
| 1151 | }; |
| 1152 | |
| 1153 | static struct omap_hwmod_ocp_if *omap2430_uart1_slaves[] = { |
| 1154 | &omap2_l4_core__uart1, |
| 1155 | }; |
| 1156 | |
| 1157 | static struct omap_hwmod omap2430_uart1_hwmod = { |
| 1158 | .name = "uart1", |
| 1159 | .mpu_irqs = uart1_mpu_irqs, |
| 1160 | .mpu_irqs_cnt = ARRAY_SIZE(uart1_mpu_irqs), |
| 1161 | .sdma_reqs = uart1_sdma_reqs, |
| 1162 | .sdma_reqs_cnt = ARRAY_SIZE(uart1_sdma_reqs), |
| 1163 | .main_clk = "uart1_fck", |
| 1164 | .prcm = { |
| 1165 | .omap2 = { |
| 1166 | .module_offs = CORE_MOD, |
| 1167 | .prcm_reg_id = 1, |
| 1168 | .module_bit = OMAP24XX_EN_UART1_SHIFT, |
| 1169 | .idlest_reg_id = 1, |
| 1170 | .idlest_idle_bit = OMAP24XX_EN_UART1_SHIFT, |
| 1171 | }, |
| 1172 | }, |
| 1173 | .slaves = omap2430_uart1_slaves, |
| 1174 | .slaves_cnt = ARRAY_SIZE(omap2430_uart1_slaves), |
| 1175 | .class = &uart_class, |
| 1176 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 1177 | }; |
| 1178 | |
| 1179 | /* UART2 */ |
| 1180 | |
| 1181 | static struct omap_hwmod_irq_info uart2_mpu_irqs[] = { |
| 1182 | { .irq = INT_24XX_UART2_IRQ, }, |
| 1183 | }; |
| 1184 | |
| 1185 | static struct omap_hwmod_dma_info uart2_sdma_reqs[] = { |
| 1186 | { .name = "rx", .dma_req = OMAP24XX_DMA_UART2_RX, }, |
| 1187 | { .name = "tx", .dma_req = OMAP24XX_DMA_UART2_TX, }, |
| 1188 | }; |
| 1189 | |
| 1190 | static struct omap_hwmod_ocp_if *omap2430_uart2_slaves[] = { |
| 1191 | &omap2_l4_core__uart2, |
| 1192 | }; |
| 1193 | |
| 1194 | static struct omap_hwmod omap2430_uart2_hwmod = { |
| 1195 | .name = "uart2", |
| 1196 | .mpu_irqs = uart2_mpu_irqs, |
| 1197 | .mpu_irqs_cnt = ARRAY_SIZE(uart2_mpu_irqs), |
| 1198 | .sdma_reqs = uart2_sdma_reqs, |
| 1199 | .sdma_reqs_cnt = ARRAY_SIZE(uart2_sdma_reqs), |
| 1200 | .main_clk = "uart2_fck", |
| 1201 | .prcm = { |
| 1202 | .omap2 = { |
| 1203 | .module_offs = CORE_MOD, |
| 1204 | .prcm_reg_id = 1, |
| 1205 | .module_bit = OMAP24XX_EN_UART2_SHIFT, |
| 1206 | .idlest_reg_id = 1, |
| 1207 | .idlest_idle_bit = OMAP24XX_EN_UART2_SHIFT, |
| 1208 | }, |
| 1209 | }, |
| 1210 | .slaves = omap2430_uart2_slaves, |
| 1211 | .slaves_cnt = ARRAY_SIZE(omap2430_uart2_slaves), |
| 1212 | .class = &uart_class, |
| 1213 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 1214 | }; |
| 1215 | |
| 1216 | /* UART3 */ |
| 1217 | |
| 1218 | static struct omap_hwmod_irq_info uart3_mpu_irqs[] = { |
| 1219 | { .irq = INT_24XX_UART3_IRQ, }, |
| 1220 | }; |
| 1221 | |
| 1222 | static struct omap_hwmod_dma_info uart3_sdma_reqs[] = { |
| 1223 | { .name = "rx", .dma_req = OMAP24XX_DMA_UART3_RX, }, |
| 1224 | { .name = "tx", .dma_req = OMAP24XX_DMA_UART3_TX, }, |
| 1225 | }; |
| 1226 | |
| 1227 | static struct omap_hwmod_ocp_if *omap2430_uart3_slaves[] = { |
| 1228 | &omap2_l4_core__uart3, |
| 1229 | }; |
| 1230 | |
| 1231 | static struct omap_hwmod omap2430_uart3_hwmod = { |
| 1232 | .name = "uart3", |
| 1233 | .mpu_irqs = uart3_mpu_irqs, |
| 1234 | .mpu_irqs_cnt = ARRAY_SIZE(uart3_mpu_irqs), |
| 1235 | .sdma_reqs = uart3_sdma_reqs, |
| 1236 | .sdma_reqs_cnt = ARRAY_SIZE(uart3_sdma_reqs), |
| 1237 | .main_clk = "uart3_fck", |
| 1238 | .prcm = { |
| 1239 | .omap2 = { |
| 1240 | .module_offs = CORE_MOD, |
| 1241 | .prcm_reg_id = 2, |
| 1242 | .module_bit = OMAP24XX_EN_UART3_SHIFT, |
| 1243 | .idlest_reg_id = 2, |
| 1244 | .idlest_idle_bit = OMAP24XX_EN_UART3_SHIFT, |
| 1245 | }, |
| 1246 | }, |
| 1247 | .slaves = omap2430_uart3_slaves, |
| 1248 | .slaves_cnt = ARRAY_SIZE(omap2430_uart3_slaves), |
| 1249 | .class = &uart_class, |
| 1250 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 1251 | }; |
| 1252 | |
Senthilvadivu Guruswamy | de56dbb | 2011-02-22 09:51:15 +0200 | [diff] [blame] | 1253 | /* |
| 1254 | * 'dss' class |
| 1255 | * display sub-system |
| 1256 | */ |
| 1257 | |
| 1258 | static struct omap_hwmod_class_sysconfig omap2430_dss_sysc = { |
| 1259 | .rev_offs = 0x0000, |
| 1260 | .sysc_offs = 0x0010, |
| 1261 | .syss_offs = 0x0014, |
| 1262 | .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE), |
| 1263 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 1264 | }; |
| 1265 | |
| 1266 | static struct omap_hwmod_class omap2430_dss_hwmod_class = { |
| 1267 | .name = "dss", |
| 1268 | .sysc = &omap2430_dss_sysc, |
| 1269 | }; |
| 1270 | |
Senthilvadivu Guruswamy | de56dbb | 2011-02-22 09:51:15 +0200 | [diff] [blame] | 1271 | static struct omap_hwmod_dma_info omap2430_dss_sdma_chs[] = { |
| 1272 | { .name = "dispc", .dma_req = 5 }, |
| 1273 | }; |
| 1274 | |
| 1275 | /* dss */ |
| 1276 | /* dss master ports */ |
| 1277 | static struct omap_hwmod_ocp_if *omap2430_dss_masters[] = { |
| 1278 | &omap2430_dss__l3, |
| 1279 | }; |
| 1280 | |
| 1281 | static struct omap_hwmod_addr_space omap2430_dss_addrs[] = { |
| 1282 | { |
| 1283 | .pa_start = 0x48050000, |
| 1284 | .pa_end = 0x480503FF, |
| 1285 | .flags = ADDR_TYPE_RT |
| 1286 | }, |
| 1287 | }; |
| 1288 | |
| 1289 | /* l4_core -> dss */ |
| 1290 | static struct omap_hwmod_ocp_if omap2430_l4_core__dss = { |
| 1291 | .master = &omap2430_l4_core_hwmod, |
| 1292 | .slave = &omap2430_dss_core_hwmod, |
| 1293 | .clk = "dss_ick", |
| 1294 | .addr = omap2430_dss_addrs, |
| 1295 | .addr_cnt = ARRAY_SIZE(omap2430_dss_addrs), |
| 1296 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 1297 | }; |
| 1298 | |
| 1299 | /* dss slave ports */ |
| 1300 | static struct omap_hwmod_ocp_if *omap2430_dss_slaves[] = { |
| 1301 | &omap2430_l4_core__dss, |
| 1302 | }; |
| 1303 | |
| 1304 | static struct omap_hwmod_opt_clk dss_opt_clks[] = { |
| 1305 | { .role = "tv_clk", .clk = "dss_54m_fck" }, |
| 1306 | { .role = "sys_clk", .clk = "dss2_fck" }, |
| 1307 | }; |
| 1308 | |
| 1309 | static struct omap_hwmod omap2430_dss_core_hwmod = { |
| 1310 | .name = "dss_core", |
| 1311 | .class = &omap2430_dss_hwmod_class, |
| 1312 | .main_clk = "dss1_fck", /* instead of dss_fck */ |
Senthilvadivu Guruswamy | de56dbb | 2011-02-22 09:51:15 +0200 | [diff] [blame] | 1313 | .sdma_reqs = omap2430_dss_sdma_chs, |
| 1314 | .sdma_reqs_cnt = ARRAY_SIZE(omap2430_dss_sdma_chs), |
| 1315 | .prcm = { |
| 1316 | .omap2 = { |
| 1317 | .prcm_reg_id = 1, |
| 1318 | .module_bit = OMAP24XX_EN_DSS1_SHIFT, |
| 1319 | .module_offs = CORE_MOD, |
| 1320 | .idlest_reg_id = 1, |
| 1321 | .idlest_stdby_bit = OMAP24XX_ST_DSS_SHIFT, |
| 1322 | }, |
| 1323 | }, |
| 1324 | .opt_clks = dss_opt_clks, |
| 1325 | .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks), |
| 1326 | .slaves = omap2430_dss_slaves, |
| 1327 | .slaves_cnt = ARRAY_SIZE(omap2430_dss_slaves), |
| 1328 | .masters = omap2430_dss_masters, |
| 1329 | .masters_cnt = ARRAY_SIZE(omap2430_dss_masters), |
| 1330 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 1331 | .flags = HWMOD_NO_IDLEST, |
| 1332 | }; |
| 1333 | |
| 1334 | /* |
| 1335 | * 'dispc' class |
| 1336 | * display controller |
| 1337 | */ |
| 1338 | |
| 1339 | static struct omap_hwmod_class_sysconfig omap2430_dispc_sysc = { |
| 1340 | .rev_offs = 0x0000, |
| 1341 | .sysc_offs = 0x0010, |
| 1342 | .syss_offs = 0x0014, |
| 1343 | .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE | |
| 1344 | SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE), |
| 1345 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 1346 | MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART), |
| 1347 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 1348 | }; |
| 1349 | |
| 1350 | static struct omap_hwmod_class omap2430_dispc_hwmod_class = { |
| 1351 | .name = "dispc", |
| 1352 | .sysc = &omap2430_dispc_sysc, |
| 1353 | }; |
| 1354 | |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 1355 | static struct omap_hwmod_irq_info omap2430_dispc_irqs[] = { |
| 1356 | { .irq = 25 }, |
| 1357 | }; |
| 1358 | |
Senthilvadivu Guruswamy | de56dbb | 2011-02-22 09:51:15 +0200 | [diff] [blame] | 1359 | static struct omap_hwmod_addr_space omap2430_dss_dispc_addrs[] = { |
| 1360 | { |
| 1361 | .pa_start = 0x48050400, |
| 1362 | .pa_end = 0x480507FF, |
| 1363 | .flags = ADDR_TYPE_RT |
| 1364 | }, |
| 1365 | }; |
| 1366 | |
| 1367 | /* l4_core -> dss_dispc */ |
| 1368 | static struct omap_hwmod_ocp_if omap2430_l4_core__dss_dispc = { |
| 1369 | .master = &omap2430_l4_core_hwmod, |
| 1370 | .slave = &omap2430_dss_dispc_hwmod, |
| 1371 | .clk = "dss_ick", |
| 1372 | .addr = omap2430_dss_dispc_addrs, |
| 1373 | .addr_cnt = ARRAY_SIZE(omap2430_dss_dispc_addrs), |
| 1374 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 1375 | }; |
| 1376 | |
| 1377 | /* dss_dispc slave ports */ |
| 1378 | static struct omap_hwmod_ocp_if *omap2430_dss_dispc_slaves[] = { |
| 1379 | &omap2430_l4_core__dss_dispc, |
| 1380 | }; |
| 1381 | |
| 1382 | static struct omap_hwmod omap2430_dss_dispc_hwmod = { |
| 1383 | .name = "dss_dispc", |
| 1384 | .class = &omap2430_dispc_hwmod_class, |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 1385 | .mpu_irqs = omap2430_dispc_irqs, |
| 1386 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_dispc_irqs), |
Senthilvadivu Guruswamy | de56dbb | 2011-02-22 09:51:15 +0200 | [diff] [blame] | 1387 | .main_clk = "dss1_fck", |
| 1388 | .prcm = { |
| 1389 | .omap2 = { |
| 1390 | .prcm_reg_id = 1, |
| 1391 | .module_bit = OMAP24XX_EN_DSS1_SHIFT, |
| 1392 | .module_offs = CORE_MOD, |
| 1393 | .idlest_reg_id = 1, |
| 1394 | .idlest_stdby_bit = OMAP24XX_ST_DSS_SHIFT, |
| 1395 | }, |
| 1396 | }, |
| 1397 | .slaves = omap2430_dss_dispc_slaves, |
| 1398 | .slaves_cnt = ARRAY_SIZE(omap2430_dss_dispc_slaves), |
| 1399 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 1400 | .flags = HWMOD_NO_IDLEST, |
| 1401 | }; |
| 1402 | |
| 1403 | /* |
| 1404 | * 'rfbi' class |
| 1405 | * remote frame buffer interface |
| 1406 | */ |
| 1407 | |
| 1408 | static struct omap_hwmod_class_sysconfig omap2430_rfbi_sysc = { |
| 1409 | .rev_offs = 0x0000, |
| 1410 | .sysc_offs = 0x0010, |
| 1411 | .syss_offs = 0x0014, |
| 1412 | .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET | |
| 1413 | SYSC_HAS_AUTOIDLE), |
| 1414 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 1415 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 1416 | }; |
| 1417 | |
| 1418 | static struct omap_hwmod_class omap2430_rfbi_hwmod_class = { |
| 1419 | .name = "rfbi", |
| 1420 | .sysc = &omap2430_rfbi_sysc, |
| 1421 | }; |
| 1422 | |
| 1423 | static struct omap_hwmod_addr_space omap2430_dss_rfbi_addrs[] = { |
| 1424 | { |
| 1425 | .pa_start = 0x48050800, |
| 1426 | .pa_end = 0x48050BFF, |
| 1427 | .flags = ADDR_TYPE_RT |
| 1428 | }, |
| 1429 | }; |
| 1430 | |
| 1431 | /* l4_core -> dss_rfbi */ |
| 1432 | static struct omap_hwmod_ocp_if omap2430_l4_core__dss_rfbi = { |
| 1433 | .master = &omap2430_l4_core_hwmod, |
| 1434 | .slave = &omap2430_dss_rfbi_hwmod, |
| 1435 | .clk = "dss_ick", |
| 1436 | .addr = omap2430_dss_rfbi_addrs, |
| 1437 | .addr_cnt = ARRAY_SIZE(omap2430_dss_rfbi_addrs), |
| 1438 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 1439 | }; |
| 1440 | |
| 1441 | /* dss_rfbi slave ports */ |
| 1442 | static struct omap_hwmod_ocp_if *omap2430_dss_rfbi_slaves[] = { |
| 1443 | &omap2430_l4_core__dss_rfbi, |
| 1444 | }; |
| 1445 | |
| 1446 | static struct omap_hwmod omap2430_dss_rfbi_hwmod = { |
| 1447 | .name = "dss_rfbi", |
| 1448 | .class = &omap2430_rfbi_hwmod_class, |
| 1449 | .main_clk = "dss1_fck", |
| 1450 | .prcm = { |
| 1451 | .omap2 = { |
| 1452 | .prcm_reg_id = 1, |
| 1453 | .module_bit = OMAP24XX_EN_DSS1_SHIFT, |
| 1454 | .module_offs = CORE_MOD, |
| 1455 | }, |
| 1456 | }, |
| 1457 | .slaves = omap2430_dss_rfbi_slaves, |
| 1458 | .slaves_cnt = ARRAY_SIZE(omap2430_dss_rfbi_slaves), |
| 1459 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 1460 | .flags = HWMOD_NO_IDLEST, |
| 1461 | }; |
| 1462 | |
| 1463 | /* |
| 1464 | * 'venc' class |
| 1465 | * video encoder |
| 1466 | */ |
| 1467 | |
| 1468 | static struct omap_hwmod_class omap2430_venc_hwmod_class = { |
| 1469 | .name = "venc", |
| 1470 | }; |
| 1471 | |
| 1472 | /* dss_venc */ |
| 1473 | static struct omap_hwmod_addr_space omap2430_dss_venc_addrs[] = { |
| 1474 | { |
| 1475 | .pa_start = 0x48050C00, |
| 1476 | .pa_end = 0x48050FFF, |
| 1477 | .flags = ADDR_TYPE_RT |
| 1478 | }, |
| 1479 | }; |
| 1480 | |
| 1481 | /* l4_core -> dss_venc */ |
| 1482 | static struct omap_hwmod_ocp_if omap2430_l4_core__dss_venc = { |
| 1483 | .master = &omap2430_l4_core_hwmod, |
| 1484 | .slave = &omap2430_dss_venc_hwmod, |
| 1485 | .clk = "dss_54m_fck", |
| 1486 | .addr = omap2430_dss_venc_addrs, |
| 1487 | .addr_cnt = ARRAY_SIZE(omap2430_dss_venc_addrs), |
Paul Walmsley | c39bee8 | 2011-03-04 06:02:15 +0000 | [diff] [blame] | 1488 | .flags = OCPIF_SWSUP_IDLE, |
Senthilvadivu Guruswamy | de56dbb | 2011-02-22 09:51:15 +0200 | [diff] [blame] | 1489 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 1490 | }; |
| 1491 | |
| 1492 | /* dss_venc slave ports */ |
| 1493 | static struct omap_hwmod_ocp_if *omap2430_dss_venc_slaves[] = { |
| 1494 | &omap2430_l4_core__dss_venc, |
| 1495 | }; |
| 1496 | |
| 1497 | static struct omap_hwmod omap2430_dss_venc_hwmod = { |
| 1498 | .name = "dss_venc", |
| 1499 | .class = &omap2430_venc_hwmod_class, |
| 1500 | .main_clk = "dss1_fck", |
| 1501 | .prcm = { |
| 1502 | .omap2 = { |
| 1503 | .prcm_reg_id = 1, |
| 1504 | .module_bit = OMAP24XX_EN_DSS1_SHIFT, |
| 1505 | .module_offs = CORE_MOD, |
| 1506 | }, |
| 1507 | }, |
| 1508 | .slaves = omap2430_dss_venc_slaves, |
| 1509 | .slaves_cnt = ARRAY_SIZE(omap2430_dss_venc_slaves), |
| 1510 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 1511 | .flags = HWMOD_NO_IDLEST, |
| 1512 | }; |
| 1513 | |
Paul Walmsley | 2004290 | 2010-09-30 02:40:12 +0530 | [diff] [blame] | 1514 | /* I2C common */ |
| 1515 | static struct omap_hwmod_class_sysconfig i2c_sysc = { |
| 1516 | .rev_offs = 0x00, |
| 1517 | .sysc_offs = 0x20, |
| 1518 | .syss_offs = 0x10, |
Avinash.H.M | d73d65f | 2011-03-03 14:22:46 -0700 | [diff] [blame] | 1519 | .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE | |
| 1520 | SYSS_HAS_RESET_STATUS), |
Paul Walmsley | 2004290 | 2010-09-30 02:40:12 +0530 | [diff] [blame] | 1521 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 1522 | }; |
| 1523 | |
| 1524 | static struct omap_hwmod_class i2c_class = { |
| 1525 | .name = "i2c", |
| 1526 | .sysc = &i2c_sysc, |
| 1527 | }; |
| 1528 | |
Benoit Cousson | 50ebb77 | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1529 | static struct omap_i2c_dev_attr i2c_dev_attr = { |
Paul Walmsley | 2004290 | 2010-09-30 02:40:12 +0530 | [diff] [blame] | 1530 | .fifo_depth = 8, /* bytes */ |
| 1531 | }; |
| 1532 | |
Benoit Cousson | 50ebb77 | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1533 | /* I2C1 */ |
| 1534 | |
Paul Walmsley | 2004290 | 2010-09-30 02:40:12 +0530 | [diff] [blame] | 1535 | static struct omap_hwmod_irq_info i2c1_mpu_irqs[] = { |
| 1536 | { .irq = INT_24XX_I2C1_IRQ, }, |
| 1537 | }; |
| 1538 | |
| 1539 | static struct omap_hwmod_dma_info i2c1_sdma_reqs[] = { |
| 1540 | { .name = "tx", .dma_req = OMAP24XX_DMA_I2C1_TX }, |
| 1541 | { .name = "rx", .dma_req = OMAP24XX_DMA_I2C1_RX }, |
| 1542 | }; |
| 1543 | |
| 1544 | static struct omap_hwmod_ocp_if *omap2430_i2c1_slaves[] = { |
| 1545 | &omap2430_l4_core__i2c1, |
| 1546 | }; |
| 1547 | |
| 1548 | static struct omap_hwmod omap2430_i2c1_hwmod = { |
| 1549 | .name = "i2c1", |
| 1550 | .mpu_irqs = i2c1_mpu_irqs, |
| 1551 | .mpu_irqs_cnt = ARRAY_SIZE(i2c1_mpu_irqs), |
| 1552 | .sdma_reqs = i2c1_sdma_reqs, |
| 1553 | .sdma_reqs_cnt = ARRAY_SIZE(i2c1_sdma_reqs), |
| 1554 | .main_clk = "i2chs1_fck", |
| 1555 | .prcm = { |
| 1556 | .omap2 = { |
| 1557 | /* |
| 1558 | * NOTE: The CM_FCLKEN* and CM_ICLKEN* for |
| 1559 | * I2CHS IP's do not follow the usual pattern. |
| 1560 | * prcm_reg_id alone cannot be used to program |
| 1561 | * the iclk and fclk. Needs to be handled using |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 1562 | * additional flags when clk handling is moved |
Paul Walmsley | 2004290 | 2010-09-30 02:40:12 +0530 | [diff] [blame] | 1563 | * to hwmod framework. |
| 1564 | */ |
| 1565 | .module_offs = CORE_MOD, |
| 1566 | .prcm_reg_id = 1, |
| 1567 | .module_bit = OMAP2430_EN_I2CHS1_SHIFT, |
| 1568 | .idlest_reg_id = 1, |
| 1569 | .idlest_idle_bit = OMAP2430_ST_I2CHS1_SHIFT, |
| 1570 | }, |
| 1571 | }, |
| 1572 | .slaves = omap2430_i2c1_slaves, |
| 1573 | .slaves_cnt = ARRAY_SIZE(omap2430_i2c1_slaves), |
| 1574 | .class = &i2c_class, |
Benoit Cousson | 50ebb77 | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1575 | .dev_attr = &i2c_dev_attr, |
Paul Walmsley | 2004290 | 2010-09-30 02:40:12 +0530 | [diff] [blame] | 1576 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 1577 | }; |
| 1578 | |
| 1579 | /* I2C2 */ |
| 1580 | |
Paul Walmsley | 2004290 | 2010-09-30 02:40:12 +0530 | [diff] [blame] | 1581 | static struct omap_hwmod_irq_info i2c2_mpu_irqs[] = { |
| 1582 | { .irq = INT_24XX_I2C2_IRQ, }, |
| 1583 | }; |
| 1584 | |
| 1585 | static struct omap_hwmod_dma_info i2c2_sdma_reqs[] = { |
| 1586 | { .name = "tx", .dma_req = OMAP24XX_DMA_I2C2_TX }, |
| 1587 | { .name = "rx", .dma_req = OMAP24XX_DMA_I2C2_RX }, |
| 1588 | }; |
| 1589 | |
| 1590 | static struct omap_hwmod_ocp_if *omap2430_i2c2_slaves[] = { |
| 1591 | &omap2430_l4_core__i2c2, |
| 1592 | }; |
| 1593 | |
| 1594 | static struct omap_hwmod omap2430_i2c2_hwmod = { |
| 1595 | .name = "i2c2", |
| 1596 | .mpu_irqs = i2c2_mpu_irqs, |
| 1597 | .mpu_irqs_cnt = ARRAY_SIZE(i2c2_mpu_irqs), |
| 1598 | .sdma_reqs = i2c2_sdma_reqs, |
| 1599 | .sdma_reqs_cnt = ARRAY_SIZE(i2c2_sdma_reqs), |
| 1600 | .main_clk = "i2chs2_fck", |
| 1601 | .prcm = { |
| 1602 | .omap2 = { |
| 1603 | .module_offs = CORE_MOD, |
| 1604 | .prcm_reg_id = 1, |
| 1605 | .module_bit = OMAP2430_EN_I2CHS2_SHIFT, |
| 1606 | .idlest_reg_id = 1, |
| 1607 | .idlest_idle_bit = OMAP2430_ST_I2CHS2_SHIFT, |
| 1608 | }, |
| 1609 | }, |
| 1610 | .slaves = omap2430_i2c2_slaves, |
| 1611 | .slaves_cnt = ARRAY_SIZE(omap2430_i2c2_slaves), |
| 1612 | .class = &i2c_class, |
Benoit Cousson | 50ebb77 | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1613 | .dev_attr = &i2c_dev_attr, |
Paul Walmsley | 2004290 | 2010-09-30 02:40:12 +0530 | [diff] [blame] | 1614 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 1615 | }; |
| 1616 | |
Varadarajan, Charulatha | aeac0e4 | 2010-12-07 16:26:56 -0800 | [diff] [blame] | 1617 | /* l4_wkup -> gpio1 */ |
| 1618 | static struct omap_hwmod_addr_space omap2430_gpio1_addr_space[] = { |
| 1619 | { |
| 1620 | .pa_start = 0x4900C000, |
| 1621 | .pa_end = 0x4900C1ff, |
| 1622 | .flags = ADDR_TYPE_RT |
| 1623 | }, |
| 1624 | }; |
| 1625 | |
| 1626 | static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio1 = { |
| 1627 | .master = &omap2430_l4_wkup_hwmod, |
| 1628 | .slave = &omap2430_gpio1_hwmod, |
| 1629 | .clk = "gpios_ick", |
| 1630 | .addr = omap2430_gpio1_addr_space, |
| 1631 | .addr_cnt = ARRAY_SIZE(omap2430_gpio1_addr_space), |
| 1632 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 1633 | }; |
| 1634 | |
| 1635 | /* l4_wkup -> gpio2 */ |
| 1636 | static struct omap_hwmod_addr_space omap2430_gpio2_addr_space[] = { |
| 1637 | { |
| 1638 | .pa_start = 0x4900E000, |
| 1639 | .pa_end = 0x4900E1ff, |
| 1640 | .flags = ADDR_TYPE_RT |
| 1641 | }, |
| 1642 | }; |
| 1643 | |
| 1644 | static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio2 = { |
| 1645 | .master = &omap2430_l4_wkup_hwmod, |
| 1646 | .slave = &omap2430_gpio2_hwmod, |
| 1647 | .clk = "gpios_ick", |
| 1648 | .addr = omap2430_gpio2_addr_space, |
| 1649 | .addr_cnt = ARRAY_SIZE(omap2430_gpio2_addr_space), |
| 1650 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 1651 | }; |
| 1652 | |
| 1653 | /* l4_wkup -> gpio3 */ |
| 1654 | static struct omap_hwmod_addr_space omap2430_gpio3_addr_space[] = { |
| 1655 | { |
| 1656 | .pa_start = 0x49010000, |
| 1657 | .pa_end = 0x490101ff, |
| 1658 | .flags = ADDR_TYPE_RT |
| 1659 | }, |
| 1660 | }; |
| 1661 | |
| 1662 | static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio3 = { |
| 1663 | .master = &omap2430_l4_wkup_hwmod, |
| 1664 | .slave = &omap2430_gpio3_hwmod, |
| 1665 | .clk = "gpios_ick", |
| 1666 | .addr = omap2430_gpio3_addr_space, |
| 1667 | .addr_cnt = ARRAY_SIZE(omap2430_gpio3_addr_space), |
| 1668 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 1669 | }; |
| 1670 | |
| 1671 | /* l4_wkup -> gpio4 */ |
| 1672 | static struct omap_hwmod_addr_space omap2430_gpio4_addr_space[] = { |
| 1673 | { |
| 1674 | .pa_start = 0x49012000, |
| 1675 | .pa_end = 0x490121ff, |
| 1676 | .flags = ADDR_TYPE_RT |
| 1677 | }, |
| 1678 | }; |
| 1679 | |
| 1680 | static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio4 = { |
| 1681 | .master = &omap2430_l4_wkup_hwmod, |
| 1682 | .slave = &omap2430_gpio4_hwmod, |
| 1683 | .clk = "gpios_ick", |
| 1684 | .addr = omap2430_gpio4_addr_space, |
| 1685 | .addr_cnt = ARRAY_SIZE(omap2430_gpio4_addr_space), |
| 1686 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 1687 | }; |
| 1688 | |
| 1689 | /* l4_core -> gpio5 */ |
| 1690 | static struct omap_hwmod_addr_space omap2430_gpio5_addr_space[] = { |
| 1691 | { |
| 1692 | .pa_start = 0x480B6000, |
| 1693 | .pa_end = 0x480B61ff, |
| 1694 | .flags = ADDR_TYPE_RT |
| 1695 | }, |
| 1696 | }; |
| 1697 | |
| 1698 | static struct omap_hwmod_ocp_if omap2430_l4_core__gpio5 = { |
| 1699 | .master = &omap2430_l4_core_hwmod, |
| 1700 | .slave = &omap2430_gpio5_hwmod, |
| 1701 | .clk = "gpio5_ick", |
| 1702 | .addr = omap2430_gpio5_addr_space, |
| 1703 | .addr_cnt = ARRAY_SIZE(omap2430_gpio5_addr_space), |
| 1704 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 1705 | }; |
| 1706 | |
| 1707 | /* gpio dev_attr */ |
| 1708 | static struct omap_gpio_dev_attr gpio_dev_attr = { |
| 1709 | .bank_width = 32, |
| 1710 | .dbck_flag = false, |
| 1711 | }; |
| 1712 | |
| 1713 | static struct omap_hwmod_class_sysconfig omap243x_gpio_sysc = { |
| 1714 | .rev_offs = 0x0000, |
| 1715 | .sysc_offs = 0x0010, |
| 1716 | .syss_offs = 0x0014, |
| 1717 | .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE | |
Avinash.H.M | d73d65f | 2011-03-03 14:22:46 -0700 | [diff] [blame] | 1718 | SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE | |
| 1719 | SYSS_HAS_RESET_STATUS), |
Varadarajan, Charulatha | aeac0e4 | 2010-12-07 16:26:56 -0800 | [diff] [blame] | 1720 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 1721 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 1722 | }; |
| 1723 | |
| 1724 | /* |
| 1725 | * 'gpio' class |
| 1726 | * general purpose io module |
| 1727 | */ |
| 1728 | static struct omap_hwmod_class omap243x_gpio_hwmod_class = { |
| 1729 | .name = "gpio", |
| 1730 | .sysc = &omap243x_gpio_sysc, |
| 1731 | .rev = 0, |
| 1732 | }; |
| 1733 | |
| 1734 | /* gpio1 */ |
| 1735 | static struct omap_hwmod_irq_info omap243x_gpio1_irqs[] = { |
| 1736 | { .irq = 29 }, /* INT_24XX_GPIO_BANK1 */ |
| 1737 | }; |
| 1738 | |
| 1739 | static struct omap_hwmod_ocp_if *omap2430_gpio1_slaves[] = { |
| 1740 | &omap2430_l4_wkup__gpio1, |
| 1741 | }; |
| 1742 | |
| 1743 | static struct omap_hwmod omap2430_gpio1_hwmod = { |
| 1744 | .name = "gpio1", |
Avinash.H.M | f95440c | 2011-04-05 21:10:15 +0530 | [diff] [blame] | 1745 | .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET, |
Varadarajan, Charulatha | aeac0e4 | 2010-12-07 16:26:56 -0800 | [diff] [blame] | 1746 | .mpu_irqs = omap243x_gpio1_irqs, |
| 1747 | .mpu_irqs_cnt = ARRAY_SIZE(omap243x_gpio1_irqs), |
| 1748 | .main_clk = "gpios_fck", |
| 1749 | .prcm = { |
| 1750 | .omap2 = { |
| 1751 | .prcm_reg_id = 1, |
| 1752 | .module_bit = OMAP24XX_EN_GPIOS_SHIFT, |
| 1753 | .module_offs = WKUP_MOD, |
| 1754 | .idlest_reg_id = 1, |
| 1755 | .idlest_idle_bit = OMAP24XX_EN_GPIOS_SHIFT, |
| 1756 | }, |
| 1757 | }, |
| 1758 | .slaves = omap2430_gpio1_slaves, |
| 1759 | .slaves_cnt = ARRAY_SIZE(omap2430_gpio1_slaves), |
| 1760 | .class = &omap243x_gpio_hwmod_class, |
| 1761 | .dev_attr = &gpio_dev_attr, |
| 1762 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 1763 | }; |
| 1764 | |
| 1765 | /* gpio2 */ |
| 1766 | static struct omap_hwmod_irq_info omap243x_gpio2_irqs[] = { |
| 1767 | { .irq = 30 }, /* INT_24XX_GPIO_BANK2 */ |
| 1768 | }; |
| 1769 | |
| 1770 | static struct omap_hwmod_ocp_if *omap2430_gpio2_slaves[] = { |
| 1771 | &omap2430_l4_wkup__gpio2, |
| 1772 | }; |
| 1773 | |
| 1774 | static struct omap_hwmod omap2430_gpio2_hwmod = { |
| 1775 | .name = "gpio2", |
Avinash.H.M | f95440c | 2011-04-05 21:10:15 +0530 | [diff] [blame] | 1776 | .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET, |
Varadarajan, Charulatha | aeac0e4 | 2010-12-07 16:26:56 -0800 | [diff] [blame] | 1777 | .mpu_irqs = omap243x_gpio2_irqs, |
| 1778 | .mpu_irqs_cnt = ARRAY_SIZE(omap243x_gpio2_irqs), |
| 1779 | .main_clk = "gpios_fck", |
| 1780 | .prcm = { |
| 1781 | .omap2 = { |
| 1782 | .prcm_reg_id = 1, |
| 1783 | .module_bit = OMAP24XX_EN_GPIOS_SHIFT, |
| 1784 | .module_offs = WKUP_MOD, |
| 1785 | .idlest_reg_id = 1, |
| 1786 | .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT, |
| 1787 | }, |
| 1788 | }, |
| 1789 | .slaves = omap2430_gpio2_slaves, |
| 1790 | .slaves_cnt = ARRAY_SIZE(omap2430_gpio2_slaves), |
| 1791 | .class = &omap243x_gpio_hwmod_class, |
| 1792 | .dev_attr = &gpio_dev_attr, |
| 1793 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 1794 | }; |
| 1795 | |
| 1796 | /* gpio3 */ |
| 1797 | static struct omap_hwmod_irq_info omap243x_gpio3_irqs[] = { |
| 1798 | { .irq = 31 }, /* INT_24XX_GPIO_BANK3 */ |
| 1799 | }; |
| 1800 | |
| 1801 | static struct omap_hwmod_ocp_if *omap2430_gpio3_slaves[] = { |
| 1802 | &omap2430_l4_wkup__gpio3, |
| 1803 | }; |
| 1804 | |
| 1805 | static struct omap_hwmod omap2430_gpio3_hwmod = { |
| 1806 | .name = "gpio3", |
Avinash.H.M | f95440c | 2011-04-05 21:10:15 +0530 | [diff] [blame] | 1807 | .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET, |
Varadarajan, Charulatha | aeac0e4 | 2010-12-07 16:26:56 -0800 | [diff] [blame] | 1808 | .mpu_irqs = omap243x_gpio3_irqs, |
| 1809 | .mpu_irqs_cnt = ARRAY_SIZE(omap243x_gpio3_irqs), |
| 1810 | .main_clk = "gpios_fck", |
| 1811 | .prcm = { |
| 1812 | .omap2 = { |
| 1813 | .prcm_reg_id = 1, |
| 1814 | .module_bit = OMAP24XX_EN_GPIOS_SHIFT, |
| 1815 | .module_offs = WKUP_MOD, |
| 1816 | .idlest_reg_id = 1, |
| 1817 | .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT, |
| 1818 | }, |
| 1819 | }, |
| 1820 | .slaves = omap2430_gpio3_slaves, |
| 1821 | .slaves_cnt = ARRAY_SIZE(omap2430_gpio3_slaves), |
| 1822 | .class = &omap243x_gpio_hwmod_class, |
| 1823 | .dev_attr = &gpio_dev_attr, |
| 1824 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 1825 | }; |
| 1826 | |
| 1827 | /* gpio4 */ |
| 1828 | static struct omap_hwmod_irq_info omap243x_gpio4_irqs[] = { |
| 1829 | { .irq = 32 }, /* INT_24XX_GPIO_BANK4 */ |
| 1830 | }; |
| 1831 | |
| 1832 | static struct omap_hwmod_ocp_if *omap2430_gpio4_slaves[] = { |
| 1833 | &omap2430_l4_wkup__gpio4, |
| 1834 | }; |
| 1835 | |
| 1836 | static struct omap_hwmod omap2430_gpio4_hwmod = { |
| 1837 | .name = "gpio4", |
Avinash.H.M | f95440c | 2011-04-05 21:10:15 +0530 | [diff] [blame] | 1838 | .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET, |
Varadarajan, Charulatha | aeac0e4 | 2010-12-07 16:26:56 -0800 | [diff] [blame] | 1839 | .mpu_irqs = omap243x_gpio4_irqs, |
| 1840 | .mpu_irqs_cnt = ARRAY_SIZE(omap243x_gpio4_irqs), |
| 1841 | .main_clk = "gpios_fck", |
| 1842 | .prcm = { |
| 1843 | .omap2 = { |
| 1844 | .prcm_reg_id = 1, |
| 1845 | .module_bit = OMAP24XX_EN_GPIOS_SHIFT, |
| 1846 | .module_offs = WKUP_MOD, |
| 1847 | .idlest_reg_id = 1, |
| 1848 | .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT, |
| 1849 | }, |
| 1850 | }, |
| 1851 | .slaves = omap2430_gpio4_slaves, |
| 1852 | .slaves_cnt = ARRAY_SIZE(omap2430_gpio4_slaves), |
| 1853 | .class = &omap243x_gpio_hwmod_class, |
| 1854 | .dev_attr = &gpio_dev_attr, |
| 1855 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 1856 | }; |
| 1857 | |
| 1858 | /* gpio5 */ |
| 1859 | static struct omap_hwmod_irq_info omap243x_gpio5_irqs[] = { |
| 1860 | { .irq = 33 }, /* INT_24XX_GPIO_BANK5 */ |
| 1861 | }; |
| 1862 | |
| 1863 | static struct omap_hwmod_ocp_if *omap2430_gpio5_slaves[] = { |
| 1864 | &omap2430_l4_core__gpio5, |
| 1865 | }; |
| 1866 | |
| 1867 | static struct omap_hwmod omap2430_gpio5_hwmod = { |
| 1868 | .name = "gpio5", |
Avinash.H.M | f95440c | 2011-04-05 21:10:15 +0530 | [diff] [blame] | 1869 | .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET, |
Varadarajan, Charulatha | aeac0e4 | 2010-12-07 16:26:56 -0800 | [diff] [blame] | 1870 | .mpu_irqs = omap243x_gpio5_irqs, |
| 1871 | .mpu_irqs_cnt = ARRAY_SIZE(omap243x_gpio5_irqs), |
| 1872 | .main_clk = "gpio5_fck", |
| 1873 | .prcm = { |
| 1874 | .omap2 = { |
| 1875 | .prcm_reg_id = 2, |
| 1876 | .module_bit = OMAP2430_EN_GPIO5_SHIFT, |
| 1877 | .module_offs = CORE_MOD, |
| 1878 | .idlest_reg_id = 2, |
| 1879 | .idlest_idle_bit = OMAP2430_ST_GPIO5_SHIFT, |
| 1880 | }, |
| 1881 | }, |
| 1882 | .slaves = omap2430_gpio5_slaves, |
| 1883 | .slaves_cnt = ARRAY_SIZE(omap2430_gpio5_slaves), |
| 1884 | .class = &omap243x_gpio_hwmod_class, |
| 1885 | .dev_attr = &gpio_dev_attr, |
| 1886 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 1887 | }; |
| 1888 | |
G, Manjunath Kondaiah | 82cbd1a | 2010-12-20 18:27:18 -0800 | [diff] [blame] | 1889 | /* dma_system */ |
| 1890 | static struct omap_hwmod_class_sysconfig omap2430_dma_sysc = { |
| 1891 | .rev_offs = 0x0000, |
| 1892 | .sysc_offs = 0x002c, |
| 1893 | .syss_offs = 0x0028, |
| 1894 | .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_MIDLEMODE | |
| 1895 | SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_EMUFREE | |
Avinash.H.M | d73d65f | 2011-03-03 14:22:46 -0700 | [diff] [blame] | 1896 | SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS), |
G, Manjunath Kondaiah | 82cbd1a | 2010-12-20 18:27:18 -0800 | [diff] [blame] | 1897 | .idlemodes = (MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART), |
| 1898 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 1899 | }; |
| 1900 | |
| 1901 | static struct omap_hwmod_class omap2430_dma_hwmod_class = { |
| 1902 | .name = "dma", |
| 1903 | .sysc = &omap2430_dma_sysc, |
| 1904 | }; |
| 1905 | |
| 1906 | /* dma attributes */ |
| 1907 | static struct omap_dma_dev_attr dma_dev_attr = { |
| 1908 | .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY | |
| 1909 | IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY, |
| 1910 | .lch_count = 32, |
| 1911 | }; |
| 1912 | |
| 1913 | static struct omap_hwmod_irq_info omap2430_dma_system_irqs[] = { |
| 1914 | { .name = "0", .irq = 12 }, /* INT_24XX_SDMA_IRQ0 */ |
| 1915 | { .name = "1", .irq = 13 }, /* INT_24XX_SDMA_IRQ1 */ |
| 1916 | { .name = "2", .irq = 14 }, /* INT_24XX_SDMA_IRQ2 */ |
| 1917 | { .name = "3", .irq = 15 }, /* INT_24XX_SDMA_IRQ3 */ |
| 1918 | }; |
| 1919 | |
| 1920 | static struct omap_hwmod_addr_space omap2430_dma_system_addrs[] = { |
| 1921 | { |
| 1922 | .pa_start = 0x48056000, |
Benoit Cousson | 1286eeb | 2011-04-19 10:15:36 -0600 | [diff] [blame] | 1923 | .pa_end = 0x48056fff, |
G, Manjunath Kondaiah | 82cbd1a | 2010-12-20 18:27:18 -0800 | [diff] [blame] | 1924 | .flags = ADDR_TYPE_RT |
| 1925 | }, |
| 1926 | }; |
| 1927 | |
| 1928 | /* dma_system -> L3 */ |
| 1929 | static struct omap_hwmod_ocp_if omap2430_dma_system__l3 = { |
| 1930 | .master = &omap2430_dma_system_hwmod, |
| 1931 | .slave = &omap2430_l3_main_hwmod, |
| 1932 | .clk = "core_l3_ck", |
| 1933 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 1934 | }; |
| 1935 | |
| 1936 | /* dma_system master ports */ |
| 1937 | static struct omap_hwmod_ocp_if *omap2430_dma_system_masters[] = { |
| 1938 | &omap2430_dma_system__l3, |
| 1939 | }; |
| 1940 | |
| 1941 | /* l4_core -> dma_system */ |
| 1942 | static struct omap_hwmod_ocp_if omap2430_l4_core__dma_system = { |
| 1943 | .master = &omap2430_l4_core_hwmod, |
| 1944 | .slave = &omap2430_dma_system_hwmod, |
| 1945 | .clk = "sdma_ick", |
| 1946 | .addr = omap2430_dma_system_addrs, |
| 1947 | .addr_cnt = ARRAY_SIZE(omap2430_dma_system_addrs), |
| 1948 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 1949 | }; |
| 1950 | |
| 1951 | /* dma_system slave ports */ |
| 1952 | static struct omap_hwmod_ocp_if *omap2430_dma_system_slaves[] = { |
| 1953 | &omap2430_l4_core__dma_system, |
| 1954 | }; |
| 1955 | |
| 1956 | static struct omap_hwmod omap2430_dma_system_hwmod = { |
| 1957 | .name = "dma", |
| 1958 | .class = &omap2430_dma_hwmod_class, |
| 1959 | .mpu_irqs = omap2430_dma_system_irqs, |
| 1960 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_dma_system_irqs), |
| 1961 | .main_clk = "core_l3_ck", |
| 1962 | .slaves = omap2430_dma_system_slaves, |
| 1963 | .slaves_cnt = ARRAY_SIZE(omap2430_dma_system_slaves), |
| 1964 | .masters = omap2430_dma_system_masters, |
| 1965 | .masters_cnt = ARRAY_SIZE(omap2430_dma_system_masters), |
| 1966 | .dev_attr = &dma_dev_attr, |
| 1967 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 1968 | .flags = HWMOD_NO_IDLEST, |
| 1969 | }; |
| 1970 | |
Charulatha V | 7f904c7 | 2011-02-17 09:53:10 -0800 | [diff] [blame] | 1971 | /* |
Omar Ramirez Luna | fca1ab5 | 2011-02-24 12:51:32 -0800 | [diff] [blame] | 1972 | * 'mailbox' class |
| 1973 | * mailbox module allowing communication between the on-chip processors |
| 1974 | * using a queued mailbox-interrupt mechanism. |
| 1975 | */ |
| 1976 | |
| 1977 | static struct omap_hwmod_class_sysconfig omap2430_mailbox_sysc = { |
| 1978 | .rev_offs = 0x000, |
| 1979 | .sysc_offs = 0x010, |
| 1980 | .syss_offs = 0x014, |
| 1981 | .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE | |
| 1982 | SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE), |
| 1983 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 1984 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 1985 | }; |
| 1986 | |
| 1987 | static struct omap_hwmod_class omap2430_mailbox_hwmod_class = { |
| 1988 | .name = "mailbox", |
| 1989 | .sysc = &omap2430_mailbox_sysc, |
| 1990 | }; |
| 1991 | |
| 1992 | /* mailbox */ |
| 1993 | static struct omap_hwmod omap2430_mailbox_hwmod; |
| 1994 | static struct omap_hwmod_irq_info omap2430_mailbox_irqs[] = { |
| 1995 | { .irq = 26 }, |
| 1996 | }; |
| 1997 | |
| 1998 | static struct omap_hwmod_addr_space omap2430_mailbox_addrs[] = { |
| 1999 | { |
| 2000 | .pa_start = 0x48094000, |
| 2001 | .pa_end = 0x480941ff, |
| 2002 | .flags = ADDR_TYPE_RT, |
| 2003 | }, |
| 2004 | }; |
| 2005 | |
| 2006 | /* l4_core -> mailbox */ |
| 2007 | static struct omap_hwmod_ocp_if omap2430_l4_core__mailbox = { |
| 2008 | .master = &omap2430_l4_core_hwmod, |
| 2009 | .slave = &omap2430_mailbox_hwmod, |
| 2010 | .addr = omap2430_mailbox_addrs, |
| 2011 | .addr_cnt = ARRAY_SIZE(omap2430_mailbox_addrs), |
| 2012 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2013 | }; |
| 2014 | |
| 2015 | /* mailbox slave ports */ |
| 2016 | static struct omap_hwmod_ocp_if *omap2430_mailbox_slaves[] = { |
| 2017 | &omap2430_l4_core__mailbox, |
| 2018 | }; |
| 2019 | |
| 2020 | static struct omap_hwmod omap2430_mailbox_hwmod = { |
| 2021 | .name = "mailbox", |
| 2022 | .class = &omap2430_mailbox_hwmod_class, |
| 2023 | .mpu_irqs = omap2430_mailbox_irqs, |
| 2024 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_mailbox_irqs), |
| 2025 | .main_clk = "mailboxes_ick", |
| 2026 | .prcm = { |
| 2027 | .omap2 = { |
| 2028 | .prcm_reg_id = 1, |
| 2029 | .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT, |
| 2030 | .module_offs = CORE_MOD, |
| 2031 | .idlest_reg_id = 1, |
| 2032 | .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT, |
| 2033 | }, |
| 2034 | }, |
| 2035 | .slaves = omap2430_mailbox_slaves, |
| 2036 | .slaves_cnt = ARRAY_SIZE(omap2430_mailbox_slaves), |
| 2037 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 2038 | }; |
| 2039 | |
| 2040 | /* |
Charulatha V | 7f904c7 | 2011-02-17 09:53:10 -0800 | [diff] [blame] | 2041 | * 'mcspi' class |
| 2042 | * multichannel serial port interface (mcspi) / master/slave synchronous serial |
| 2043 | * bus |
| 2044 | */ |
| 2045 | |
| 2046 | static struct omap_hwmod_class_sysconfig omap2430_mcspi_sysc = { |
| 2047 | .rev_offs = 0x0000, |
| 2048 | .sysc_offs = 0x0010, |
| 2049 | .syss_offs = 0x0014, |
| 2050 | .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE | |
| 2051 | SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET | |
| 2052 | SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS), |
| 2053 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 2054 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 2055 | }; |
| 2056 | |
| 2057 | static struct omap_hwmod_class omap2430_mcspi_class = { |
| 2058 | .name = "mcspi", |
| 2059 | .sysc = &omap2430_mcspi_sysc, |
| 2060 | .rev = OMAP2_MCSPI_REV, |
| 2061 | }; |
| 2062 | |
| 2063 | /* mcspi1 */ |
| 2064 | static struct omap_hwmod_irq_info omap2430_mcspi1_mpu_irqs[] = { |
| 2065 | { .irq = 65 }, |
| 2066 | }; |
| 2067 | |
| 2068 | static struct omap_hwmod_dma_info omap2430_mcspi1_sdma_reqs[] = { |
| 2069 | { .name = "tx0", .dma_req = 35 }, /* DMA_SPI1_TX0 */ |
| 2070 | { .name = "rx0", .dma_req = 36 }, /* DMA_SPI1_RX0 */ |
| 2071 | { .name = "tx1", .dma_req = 37 }, /* DMA_SPI1_TX1 */ |
| 2072 | { .name = "rx1", .dma_req = 38 }, /* DMA_SPI1_RX1 */ |
| 2073 | { .name = "tx2", .dma_req = 39 }, /* DMA_SPI1_TX2 */ |
| 2074 | { .name = "rx2", .dma_req = 40 }, /* DMA_SPI1_RX2 */ |
| 2075 | { .name = "tx3", .dma_req = 41 }, /* DMA_SPI1_TX3 */ |
| 2076 | { .name = "rx3", .dma_req = 42 }, /* DMA_SPI1_RX3 */ |
| 2077 | }; |
| 2078 | |
| 2079 | static struct omap_hwmod_ocp_if *omap2430_mcspi1_slaves[] = { |
| 2080 | &omap2430_l4_core__mcspi1, |
| 2081 | }; |
| 2082 | |
| 2083 | static struct omap2_mcspi_dev_attr omap_mcspi1_dev_attr = { |
| 2084 | .num_chipselect = 4, |
| 2085 | }; |
| 2086 | |
| 2087 | static struct omap_hwmod omap2430_mcspi1_hwmod = { |
| 2088 | .name = "mcspi1_hwmod", |
| 2089 | .mpu_irqs = omap2430_mcspi1_mpu_irqs, |
| 2090 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_mcspi1_mpu_irqs), |
| 2091 | .sdma_reqs = omap2430_mcspi1_sdma_reqs, |
| 2092 | .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mcspi1_sdma_reqs), |
| 2093 | .main_clk = "mcspi1_fck", |
| 2094 | .prcm = { |
| 2095 | .omap2 = { |
| 2096 | .module_offs = CORE_MOD, |
| 2097 | .prcm_reg_id = 1, |
| 2098 | .module_bit = OMAP24XX_EN_MCSPI1_SHIFT, |
| 2099 | .idlest_reg_id = 1, |
| 2100 | .idlest_idle_bit = OMAP24XX_ST_MCSPI1_SHIFT, |
| 2101 | }, |
| 2102 | }, |
| 2103 | .slaves = omap2430_mcspi1_slaves, |
| 2104 | .slaves_cnt = ARRAY_SIZE(omap2430_mcspi1_slaves), |
| 2105 | .class = &omap2430_mcspi_class, |
| 2106 | .dev_attr = &omap_mcspi1_dev_attr, |
| 2107 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 2108 | }; |
| 2109 | |
| 2110 | /* mcspi2 */ |
| 2111 | static struct omap_hwmod_irq_info omap2430_mcspi2_mpu_irqs[] = { |
| 2112 | { .irq = 66 }, |
| 2113 | }; |
| 2114 | |
| 2115 | static struct omap_hwmod_dma_info omap2430_mcspi2_sdma_reqs[] = { |
| 2116 | { .name = "tx0", .dma_req = 43 }, /* DMA_SPI2_TX0 */ |
| 2117 | { .name = "rx0", .dma_req = 44 }, /* DMA_SPI2_RX0 */ |
| 2118 | { .name = "tx1", .dma_req = 45 }, /* DMA_SPI2_TX1 */ |
| 2119 | { .name = "rx1", .dma_req = 46 }, /* DMA_SPI2_RX1 */ |
| 2120 | }; |
| 2121 | |
| 2122 | static struct omap_hwmod_ocp_if *omap2430_mcspi2_slaves[] = { |
| 2123 | &omap2430_l4_core__mcspi2, |
| 2124 | }; |
| 2125 | |
| 2126 | static struct omap2_mcspi_dev_attr omap_mcspi2_dev_attr = { |
| 2127 | .num_chipselect = 2, |
| 2128 | }; |
| 2129 | |
| 2130 | static struct omap_hwmod omap2430_mcspi2_hwmod = { |
| 2131 | .name = "mcspi2_hwmod", |
| 2132 | .mpu_irqs = omap2430_mcspi2_mpu_irqs, |
| 2133 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_mcspi2_mpu_irqs), |
| 2134 | .sdma_reqs = omap2430_mcspi2_sdma_reqs, |
| 2135 | .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mcspi2_sdma_reqs), |
| 2136 | .main_clk = "mcspi2_fck", |
| 2137 | .prcm = { |
| 2138 | .omap2 = { |
| 2139 | .module_offs = CORE_MOD, |
| 2140 | .prcm_reg_id = 1, |
| 2141 | .module_bit = OMAP24XX_EN_MCSPI2_SHIFT, |
| 2142 | .idlest_reg_id = 1, |
| 2143 | .idlest_idle_bit = OMAP24XX_ST_MCSPI2_SHIFT, |
| 2144 | }, |
| 2145 | }, |
| 2146 | .slaves = omap2430_mcspi2_slaves, |
| 2147 | .slaves_cnt = ARRAY_SIZE(omap2430_mcspi2_slaves), |
| 2148 | .class = &omap2430_mcspi_class, |
| 2149 | .dev_attr = &omap_mcspi2_dev_attr, |
| 2150 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 2151 | }; |
| 2152 | |
| 2153 | /* mcspi3 */ |
| 2154 | static struct omap_hwmod_irq_info omap2430_mcspi3_mpu_irqs[] = { |
| 2155 | { .irq = 91 }, |
| 2156 | }; |
| 2157 | |
| 2158 | static struct omap_hwmod_dma_info omap2430_mcspi3_sdma_reqs[] = { |
| 2159 | { .name = "tx0", .dma_req = 15 }, /* DMA_SPI3_TX0 */ |
| 2160 | { .name = "rx0", .dma_req = 16 }, /* DMA_SPI3_RX0 */ |
| 2161 | { .name = "tx1", .dma_req = 23 }, /* DMA_SPI3_TX1 */ |
| 2162 | { .name = "rx1", .dma_req = 24 }, /* DMA_SPI3_RX1 */ |
| 2163 | }; |
| 2164 | |
| 2165 | static struct omap_hwmod_ocp_if *omap2430_mcspi3_slaves[] = { |
| 2166 | &omap2430_l4_core__mcspi3, |
| 2167 | }; |
| 2168 | |
| 2169 | static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = { |
| 2170 | .num_chipselect = 2, |
| 2171 | }; |
| 2172 | |
| 2173 | static struct omap_hwmod omap2430_mcspi3_hwmod = { |
| 2174 | .name = "mcspi3_hwmod", |
| 2175 | .mpu_irqs = omap2430_mcspi3_mpu_irqs, |
| 2176 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_mcspi3_mpu_irqs), |
| 2177 | .sdma_reqs = omap2430_mcspi3_sdma_reqs, |
| 2178 | .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mcspi3_sdma_reqs), |
| 2179 | .main_clk = "mcspi3_fck", |
| 2180 | .prcm = { |
| 2181 | .omap2 = { |
| 2182 | .module_offs = CORE_MOD, |
| 2183 | .prcm_reg_id = 2, |
| 2184 | .module_bit = OMAP2430_EN_MCSPI3_SHIFT, |
| 2185 | .idlest_reg_id = 2, |
| 2186 | .idlest_idle_bit = OMAP2430_ST_MCSPI3_SHIFT, |
| 2187 | }, |
| 2188 | }, |
| 2189 | .slaves = omap2430_mcspi3_slaves, |
| 2190 | .slaves_cnt = ARRAY_SIZE(omap2430_mcspi3_slaves), |
| 2191 | .class = &omap2430_mcspi_class, |
| 2192 | .dev_attr = &omap_mcspi3_dev_attr, |
| 2193 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 2194 | }; |
| 2195 | |
Tony Lindgren | 04aa67d | 2011-02-22 10:54:12 -0800 | [diff] [blame] | 2196 | /* |
Hema HK | 44d02ac | 2011-02-17 12:07:17 +0530 | [diff] [blame] | 2197 | * usbhsotg |
| 2198 | */ |
| 2199 | static struct omap_hwmod_class_sysconfig omap2430_usbhsotg_sysc = { |
| 2200 | .rev_offs = 0x0400, |
| 2201 | .sysc_offs = 0x0404, |
| 2202 | .syss_offs = 0x0408, |
| 2203 | .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE| |
| 2204 | SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET | |
| 2205 | SYSC_HAS_AUTOIDLE), |
| 2206 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 2207 | MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART), |
| 2208 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 2209 | }; |
| 2210 | |
| 2211 | static struct omap_hwmod_class usbotg_class = { |
| 2212 | .name = "usbotg", |
| 2213 | .sysc = &omap2430_usbhsotg_sysc, |
| 2214 | }; |
| 2215 | |
| 2216 | /* usb_otg_hs */ |
| 2217 | static struct omap_hwmod_irq_info omap2430_usbhsotg_mpu_irqs[] = { |
| 2218 | |
| 2219 | { .name = "mc", .irq = 92 }, |
| 2220 | { .name = "dma", .irq = 93 }, |
| 2221 | }; |
| 2222 | |
| 2223 | static struct omap_hwmod omap2430_usbhsotg_hwmod = { |
| 2224 | .name = "usb_otg_hs", |
| 2225 | .mpu_irqs = omap2430_usbhsotg_mpu_irqs, |
| 2226 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_usbhsotg_mpu_irqs), |
| 2227 | .main_clk = "usbhs_ick", |
| 2228 | .prcm = { |
| 2229 | .omap2 = { |
| 2230 | .prcm_reg_id = 1, |
| 2231 | .module_bit = OMAP2430_EN_USBHS_MASK, |
| 2232 | .module_offs = CORE_MOD, |
| 2233 | .idlest_reg_id = 1, |
| 2234 | .idlest_idle_bit = OMAP2430_ST_USBHS_SHIFT, |
| 2235 | }, |
| 2236 | }, |
| 2237 | .masters = omap2430_usbhsotg_masters, |
| 2238 | .masters_cnt = ARRAY_SIZE(omap2430_usbhsotg_masters), |
| 2239 | .slaves = omap2430_usbhsotg_slaves, |
| 2240 | .slaves_cnt = ARRAY_SIZE(omap2430_usbhsotg_slaves), |
| 2241 | .class = &usbotg_class, |
| 2242 | /* |
| 2243 | * Erratum ID: i479 idle_req / idle_ack mechanism potentially |
| 2244 | * broken when autoidle is enabled |
| 2245 | * workaround is to disable the autoidle bit at module level. |
| 2246 | */ |
| 2247 | .flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE |
| 2248 | | HWMOD_SWSUP_MSTANDBY, |
| 2249 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430) |
| 2250 | }; |
| 2251 | |
Charulatha V | 37801b3 | 2011-02-24 12:51:46 -0800 | [diff] [blame] | 2252 | /* |
| 2253 | * 'mcbsp' class |
| 2254 | * multi channel buffered serial port controller |
| 2255 | */ |
Tony Lindgren | 04aa67d | 2011-02-22 10:54:12 -0800 | [diff] [blame] | 2256 | |
Charulatha V | 37801b3 | 2011-02-24 12:51:46 -0800 | [diff] [blame] | 2257 | static struct omap_hwmod_class_sysconfig omap2430_mcbsp_sysc = { |
| 2258 | .rev_offs = 0x007C, |
| 2259 | .sysc_offs = 0x008C, |
| 2260 | .sysc_flags = (SYSC_HAS_SOFTRESET), |
| 2261 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 2262 | }; |
| 2263 | |
| 2264 | static struct omap_hwmod_class omap2430_mcbsp_hwmod_class = { |
| 2265 | .name = "mcbsp", |
| 2266 | .sysc = &omap2430_mcbsp_sysc, |
| 2267 | .rev = MCBSP_CONFIG_TYPE2, |
| 2268 | }; |
| 2269 | |
| 2270 | /* mcbsp1 */ |
| 2271 | static struct omap_hwmod_irq_info omap2430_mcbsp1_irqs[] = { |
| 2272 | { .name = "tx", .irq = 59 }, |
| 2273 | { .name = "rx", .irq = 60 }, |
| 2274 | { .name = "ovr", .irq = 61 }, |
| 2275 | { .name = "common", .irq = 64 }, |
| 2276 | }; |
| 2277 | |
| 2278 | static struct omap_hwmod_dma_info omap2430_mcbsp1_sdma_chs[] = { |
| 2279 | { .name = "rx", .dma_req = 32 }, |
| 2280 | { .name = "tx", .dma_req = 31 }, |
| 2281 | }; |
| 2282 | |
| 2283 | static struct omap_hwmod_addr_space omap2430_mcbsp1_addrs[] = { |
| 2284 | { |
| 2285 | .name = "mpu", |
| 2286 | .pa_start = 0x48074000, |
| 2287 | .pa_end = 0x480740ff, |
| 2288 | .flags = ADDR_TYPE_RT |
| 2289 | }, |
| 2290 | }; |
| 2291 | |
| 2292 | /* l4_core -> mcbsp1 */ |
| 2293 | static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp1 = { |
| 2294 | .master = &omap2430_l4_core_hwmod, |
| 2295 | .slave = &omap2430_mcbsp1_hwmod, |
| 2296 | .clk = "mcbsp1_ick", |
| 2297 | .addr = omap2430_mcbsp1_addrs, |
| 2298 | .addr_cnt = ARRAY_SIZE(omap2430_mcbsp1_addrs), |
| 2299 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2300 | }; |
| 2301 | |
| 2302 | /* mcbsp1 slave ports */ |
| 2303 | static struct omap_hwmod_ocp_if *omap2430_mcbsp1_slaves[] = { |
| 2304 | &omap2430_l4_core__mcbsp1, |
| 2305 | }; |
| 2306 | |
| 2307 | static struct omap_hwmod omap2430_mcbsp1_hwmod = { |
| 2308 | .name = "mcbsp1", |
| 2309 | .class = &omap2430_mcbsp_hwmod_class, |
| 2310 | .mpu_irqs = omap2430_mcbsp1_irqs, |
| 2311 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_mcbsp1_irqs), |
| 2312 | .sdma_reqs = omap2430_mcbsp1_sdma_chs, |
| 2313 | .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mcbsp1_sdma_chs), |
| 2314 | .main_clk = "mcbsp1_fck", |
| 2315 | .prcm = { |
| 2316 | .omap2 = { |
| 2317 | .prcm_reg_id = 1, |
| 2318 | .module_bit = OMAP24XX_EN_MCBSP1_SHIFT, |
| 2319 | .module_offs = CORE_MOD, |
| 2320 | .idlest_reg_id = 1, |
| 2321 | .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT, |
| 2322 | }, |
| 2323 | }, |
| 2324 | .slaves = omap2430_mcbsp1_slaves, |
| 2325 | .slaves_cnt = ARRAY_SIZE(omap2430_mcbsp1_slaves), |
| 2326 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 2327 | }; |
| 2328 | |
| 2329 | /* mcbsp2 */ |
| 2330 | static struct omap_hwmod_irq_info omap2430_mcbsp2_irqs[] = { |
| 2331 | { .name = "tx", .irq = 62 }, |
| 2332 | { .name = "rx", .irq = 63 }, |
| 2333 | { .name = "common", .irq = 16 }, |
| 2334 | }; |
| 2335 | |
| 2336 | static struct omap_hwmod_dma_info omap2430_mcbsp2_sdma_chs[] = { |
| 2337 | { .name = "rx", .dma_req = 34 }, |
| 2338 | { .name = "tx", .dma_req = 33 }, |
| 2339 | }; |
| 2340 | |
| 2341 | static struct omap_hwmod_addr_space omap2430_mcbsp2_addrs[] = { |
| 2342 | { |
| 2343 | .name = "mpu", |
| 2344 | .pa_start = 0x48076000, |
| 2345 | .pa_end = 0x480760ff, |
| 2346 | .flags = ADDR_TYPE_RT |
| 2347 | }, |
| 2348 | }; |
| 2349 | |
| 2350 | /* l4_core -> mcbsp2 */ |
| 2351 | static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp2 = { |
| 2352 | .master = &omap2430_l4_core_hwmod, |
| 2353 | .slave = &omap2430_mcbsp2_hwmod, |
| 2354 | .clk = "mcbsp2_ick", |
| 2355 | .addr = omap2430_mcbsp2_addrs, |
| 2356 | .addr_cnt = ARRAY_SIZE(omap2430_mcbsp2_addrs), |
| 2357 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2358 | }; |
| 2359 | |
| 2360 | /* mcbsp2 slave ports */ |
| 2361 | static struct omap_hwmod_ocp_if *omap2430_mcbsp2_slaves[] = { |
| 2362 | &omap2430_l4_core__mcbsp2, |
| 2363 | }; |
| 2364 | |
| 2365 | static struct omap_hwmod omap2430_mcbsp2_hwmod = { |
| 2366 | .name = "mcbsp2", |
| 2367 | .class = &omap2430_mcbsp_hwmod_class, |
| 2368 | .mpu_irqs = omap2430_mcbsp2_irqs, |
| 2369 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_mcbsp2_irqs), |
| 2370 | .sdma_reqs = omap2430_mcbsp2_sdma_chs, |
| 2371 | .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mcbsp2_sdma_chs), |
| 2372 | .main_clk = "mcbsp2_fck", |
| 2373 | .prcm = { |
| 2374 | .omap2 = { |
| 2375 | .prcm_reg_id = 1, |
| 2376 | .module_bit = OMAP24XX_EN_MCBSP2_SHIFT, |
| 2377 | .module_offs = CORE_MOD, |
| 2378 | .idlest_reg_id = 1, |
| 2379 | .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT, |
| 2380 | }, |
| 2381 | }, |
| 2382 | .slaves = omap2430_mcbsp2_slaves, |
| 2383 | .slaves_cnt = ARRAY_SIZE(omap2430_mcbsp2_slaves), |
| 2384 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 2385 | }; |
| 2386 | |
| 2387 | /* mcbsp3 */ |
| 2388 | static struct omap_hwmod_irq_info omap2430_mcbsp3_irqs[] = { |
| 2389 | { .name = "tx", .irq = 89 }, |
| 2390 | { .name = "rx", .irq = 90 }, |
| 2391 | { .name = "common", .irq = 17 }, |
| 2392 | }; |
| 2393 | |
| 2394 | static struct omap_hwmod_dma_info omap2430_mcbsp3_sdma_chs[] = { |
| 2395 | { .name = "rx", .dma_req = 18 }, |
| 2396 | { .name = "tx", .dma_req = 17 }, |
| 2397 | }; |
| 2398 | |
| 2399 | static struct omap_hwmod_addr_space omap2430_mcbsp3_addrs[] = { |
| 2400 | { |
| 2401 | .name = "mpu", |
| 2402 | .pa_start = 0x4808C000, |
| 2403 | .pa_end = 0x4808C0ff, |
| 2404 | .flags = ADDR_TYPE_RT |
| 2405 | }, |
| 2406 | }; |
| 2407 | |
| 2408 | /* l4_core -> mcbsp3 */ |
| 2409 | static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp3 = { |
| 2410 | .master = &omap2430_l4_core_hwmod, |
| 2411 | .slave = &omap2430_mcbsp3_hwmod, |
| 2412 | .clk = "mcbsp3_ick", |
| 2413 | .addr = omap2430_mcbsp3_addrs, |
| 2414 | .addr_cnt = ARRAY_SIZE(omap2430_mcbsp3_addrs), |
| 2415 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2416 | }; |
| 2417 | |
| 2418 | /* mcbsp3 slave ports */ |
| 2419 | static struct omap_hwmod_ocp_if *omap2430_mcbsp3_slaves[] = { |
| 2420 | &omap2430_l4_core__mcbsp3, |
| 2421 | }; |
| 2422 | |
| 2423 | static struct omap_hwmod omap2430_mcbsp3_hwmod = { |
| 2424 | .name = "mcbsp3", |
| 2425 | .class = &omap2430_mcbsp_hwmod_class, |
| 2426 | .mpu_irqs = omap2430_mcbsp3_irqs, |
| 2427 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_mcbsp3_irqs), |
| 2428 | .sdma_reqs = omap2430_mcbsp3_sdma_chs, |
| 2429 | .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mcbsp3_sdma_chs), |
| 2430 | .main_clk = "mcbsp3_fck", |
| 2431 | .prcm = { |
| 2432 | .omap2 = { |
| 2433 | .prcm_reg_id = 1, |
| 2434 | .module_bit = OMAP2430_EN_MCBSP3_SHIFT, |
| 2435 | .module_offs = CORE_MOD, |
| 2436 | .idlest_reg_id = 2, |
| 2437 | .idlest_idle_bit = OMAP2430_ST_MCBSP3_SHIFT, |
| 2438 | }, |
| 2439 | }, |
| 2440 | .slaves = omap2430_mcbsp3_slaves, |
| 2441 | .slaves_cnt = ARRAY_SIZE(omap2430_mcbsp3_slaves), |
| 2442 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 2443 | }; |
| 2444 | |
| 2445 | /* mcbsp4 */ |
| 2446 | static struct omap_hwmod_irq_info omap2430_mcbsp4_irqs[] = { |
| 2447 | { .name = "tx", .irq = 54 }, |
| 2448 | { .name = "rx", .irq = 55 }, |
| 2449 | { .name = "common", .irq = 18 }, |
| 2450 | }; |
| 2451 | |
| 2452 | static struct omap_hwmod_dma_info omap2430_mcbsp4_sdma_chs[] = { |
| 2453 | { .name = "rx", .dma_req = 20 }, |
| 2454 | { .name = "tx", .dma_req = 19 }, |
| 2455 | }; |
| 2456 | |
| 2457 | static struct omap_hwmod_addr_space omap2430_mcbsp4_addrs[] = { |
| 2458 | { |
| 2459 | .name = "mpu", |
| 2460 | .pa_start = 0x4808E000, |
| 2461 | .pa_end = 0x4808E0ff, |
| 2462 | .flags = ADDR_TYPE_RT |
| 2463 | }, |
| 2464 | }; |
| 2465 | |
| 2466 | /* l4_core -> mcbsp4 */ |
| 2467 | static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp4 = { |
| 2468 | .master = &omap2430_l4_core_hwmod, |
| 2469 | .slave = &omap2430_mcbsp4_hwmod, |
| 2470 | .clk = "mcbsp4_ick", |
| 2471 | .addr = omap2430_mcbsp4_addrs, |
| 2472 | .addr_cnt = ARRAY_SIZE(omap2430_mcbsp4_addrs), |
| 2473 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2474 | }; |
| 2475 | |
| 2476 | /* mcbsp4 slave ports */ |
| 2477 | static struct omap_hwmod_ocp_if *omap2430_mcbsp4_slaves[] = { |
| 2478 | &omap2430_l4_core__mcbsp4, |
| 2479 | }; |
| 2480 | |
| 2481 | static struct omap_hwmod omap2430_mcbsp4_hwmod = { |
| 2482 | .name = "mcbsp4", |
| 2483 | .class = &omap2430_mcbsp_hwmod_class, |
| 2484 | .mpu_irqs = omap2430_mcbsp4_irqs, |
| 2485 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_mcbsp4_irqs), |
| 2486 | .sdma_reqs = omap2430_mcbsp4_sdma_chs, |
| 2487 | .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mcbsp4_sdma_chs), |
| 2488 | .main_clk = "mcbsp4_fck", |
| 2489 | .prcm = { |
| 2490 | .omap2 = { |
| 2491 | .prcm_reg_id = 1, |
| 2492 | .module_bit = OMAP2430_EN_MCBSP4_SHIFT, |
| 2493 | .module_offs = CORE_MOD, |
| 2494 | .idlest_reg_id = 2, |
| 2495 | .idlest_idle_bit = OMAP2430_ST_MCBSP4_SHIFT, |
| 2496 | }, |
| 2497 | }, |
| 2498 | .slaves = omap2430_mcbsp4_slaves, |
| 2499 | .slaves_cnt = ARRAY_SIZE(omap2430_mcbsp4_slaves), |
| 2500 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 2501 | }; |
| 2502 | |
| 2503 | /* mcbsp5 */ |
| 2504 | static struct omap_hwmod_irq_info omap2430_mcbsp5_irqs[] = { |
| 2505 | { .name = "tx", .irq = 81 }, |
| 2506 | { .name = "rx", .irq = 82 }, |
| 2507 | { .name = "common", .irq = 19 }, |
| 2508 | }; |
| 2509 | |
| 2510 | static struct omap_hwmod_dma_info omap2430_mcbsp5_sdma_chs[] = { |
| 2511 | { .name = "rx", .dma_req = 22 }, |
| 2512 | { .name = "tx", .dma_req = 21 }, |
| 2513 | }; |
| 2514 | |
| 2515 | static struct omap_hwmod_addr_space omap2430_mcbsp5_addrs[] = { |
| 2516 | { |
| 2517 | .name = "mpu", |
| 2518 | .pa_start = 0x48096000, |
| 2519 | .pa_end = 0x480960ff, |
| 2520 | .flags = ADDR_TYPE_RT |
| 2521 | }, |
| 2522 | }; |
| 2523 | |
| 2524 | /* l4_core -> mcbsp5 */ |
| 2525 | static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp5 = { |
| 2526 | .master = &omap2430_l4_core_hwmod, |
| 2527 | .slave = &omap2430_mcbsp5_hwmod, |
| 2528 | .clk = "mcbsp5_ick", |
| 2529 | .addr = omap2430_mcbsp5_addrs, |
| 2530 | .addr_cnt = ARRAY_SIZE(omap2430_mcbsp5_addrs), |
| 2531 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2532 | }; |
| 2533 | |
| 2534 | /* mcbsp5 slave ports */ |
| 2535 | static struct omap_hwmod_ocp_if *omap2430_mcbsp5_slaves[] = { |
| 2536 | &omap2430_l4_core__mcbsp5, |
| 2537 | }; |
| 2538 | |
| 2539 | static struct omap_hwmod omap2430_mcbsp5_hwmod = { |
| 2540 | .name = "mcbsp5", |
| 2541 | .class = &omap2430_mcbsp_hwmod_class, |
| 2542 | .mpu_irqs = omap2430_mcbsp5_irqs, |
| 2543 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_mcbsp5_irqs), |
| 2544 | .sdma_reqs = omap2430_mcbsp5_sdma_chs, |
| 2545 | .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mcbsp5_sdma_chs), |
| 2546 | .main_clk = "mcbsp5_fck", |
| 2547 | .prcm = { |
| 2548 | .omap2 = { |
| 2549 | .prcm_reg_id = 1, |
| 2550 | .module_bit = OMAP2430_EN_MCBSP5_SHIFT, |
| 2551 | .module_offs = CORE_MOD, |
| 2552 | .idlest_reg_id = 2, |
| 2553 | .idlest_idle_bit = OMAP2430_ST_MCBSP5_SHIFT, |
| 2554 | }, |
| 2555 | }, |
| 2556 | .slaves = omap2430_mcbsp5_slaves, |
| 2557 | .slaves_cnt = ARRAY_SIZE(omap2430_mcbsp5_slaves), |
| 2558 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 2559 | }; |
Tony Lindgren | 04aa67d | 2011-02-22 10:54:12 -0800 | [diff] [blame] | 2560 | |
Paul Walmsley | bce06f3 | 2011-03-01 13:12:55 -0800 | [diff] [blame] | 2561 | /* MMC/SD/SDIO common */ |
| 2562 | |
| 2563 | static struct omap_hwmod_class_sysconfig omap2430_mmc_sysc = { |
| 2564 | .rev_offs = 0x1fc, |
| 2565 | .sysc_offs = 0x10, |
| 2566 | .syss_offs = 0x14, |
| 2567 | .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE | |
| 2568 | SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET | |
| 2569 | SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS), |
| 2570 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 2571 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 2572 | }; |
| 2573 | |
| 2574 | static struct omap_hwmod_class omap2430_mmc_class = { |
| 2575 | .name = "mmc", |
| 2576 | .sysc = &omap2430_mmc_sysc, |
| 2577 | }; |
| 2578 | |
| 2579 | /* MMC/SD/SDIO1 */ |
| 2580 | |
| 2581 | static struct omap_hwmod_irq_info omap2430_mmc1_mpu_irqs[] = { |
| 2582 | { .irq = 83 }, |
| 2583 | }; |
| 2584 | |
| 2585 | static struct omap_hwmod_dma_info omap2430_mmc1_sdma_reqs[] = { |
| 2586 | { .name = "tx", .dma_req = 61 }, /* DMA_MMC1_TX */ |
| 2587 | { .name = "rx", .dma_req = 62 }, /* DMA_MMC1_RX */ |
| 2588 | }; |
| 2589 | |
| 2590 | static struct omap_hwmod_opt_clk omap2430_mmc1_opt_clks[] = { |
| 2591 | { .role = "dbck", .clk = "mmchsdb1_fck" }, |
| 2592 | }; |
| 2593 | |
| 2594 | static struct omap_hwmod_ocp_if *omap2430_mmc1_slaves[] = { |
| 2595 | &omap2430_l4_core__mmc1, |
| 2596 | }; |
| 2597 | |
Kishore Kadiyala | 6ab8946 | 2011-03-01 13:12:56 -0800 | [diff] [blame] | 2598 | static struct omap_mmc_dev_attr mmc1_dev_attr = { |
| 2599 | .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT, |
| 2600 | }; |
| 2601 | |
Paul Walmsley | bce06f3 | 2011-03-01 13:12:55 -0800 | [diff] [blame] | 2602 | static struct omap_hwmod omap2430_mmc1_hwmod = { |
| 2603 | .name = "mmc1", |
| 2604 | .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET, |
| 2605 | .mpu_irqs = omap2430_mmc1_mpu_irqs, |
| 2606 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_mmc1_mpu_irqs), |
| 2607 | .sdma_reqs = omap2430_mmc1_sdma_reqs, |
| 2608 | .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mmc1_sdma_reqs), |
| 2609 | .opt_clks = omap2430_mmc1_opt_clks, |
| 2610 | .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc1_opt_clks), |
| 2611 | .main_clk = "mmchs1_fck", |
| 2612 | .prcm = { |
| 2613 | .omap2 = { |
| 2614 | .module_offs = CORE_MOD, |
| 2615 | .prcm_reg_id = 2, |
| 2616 | .module_bit = OMAP2430_EN_MMCHS1_SHIFT, |
| 2617 | .idlest_reg_id = 2, |
| 2618 | .idlest_idle_bit = OMAP2430_ST_MMCHS1_SHIFT, |
| 2619 | }, |
| 2620 | }, |
Kishore Kadiyala | 6ab8946 | 2011-03-01 13:12:56 -0800 | [diff] [blame] | 2621 | .dev_attr = &mmc1_dev_attr, |
Paul Walmsley | bce06f3 | 2011-03-01 13:12:55 -0800 | [diff] [blame] | 2622 | .slaves = omap2430_mmc1_slaves, |
| 2623 | .slaves_cnt = ARRAY_SIZE(omap2430_mmc1_slaves), |
| 2624 | .class = &omap2430_mmc_class, |
| 2625 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 2626 | }; |
| 2627 | |
| 2628 | /* MMC/SD/SDIO2 */ |
| 2629 | |
| 2630 | static struct omap_hwmod_irq_info omap2430_mmc2_mpu_irqs[] = { |
| 2631 | { .irq = 86 }, |
| 2632 | }; |
| 2633 | |
| 2634 | static struct omap_hwmod_dma_info omap2430_mmc2_sdma_reqs[] = { |
| 2635 | { .name = "tx", .dma_req = 47 }, /* DMA_MMC2_TX */ |
| 2636 | { .name = "rx", .dma_req = 48 }, /* DMA_MMC2_RX */ |
| 2637 | }; |
| 2638 | |
| 2639 | static struct omap_hwmod_opt_clk omap2430_mmc2_opt_clks[] = { |
| 2640 | { .role = "dbck", .clk = "mmchsdb2_fck" }, |
| 2641 | }; |
| 2642 | |
| 2643 | static struct omap_hwmod_ocp_if *omap2430_mmc2_slaves[] = { |
| 2644 | &omap2430_l4_core__mmc2, |
| 2645 | }; |
| 2646 | |
| 2647 | static struct omap_hwmod omap2430_mmc2_hwmod = { |
| 2648 | .name = "mmc2", |
| 2649 | .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET, |
| 2650 | .mpu_irqs = omap2430_mmc2_mpu_irqs, |
| 2651 | .mpu_irqs_cnt = ARRAY_SIZE(omap2430_mmc2_mpu_irqs), |
| 2652 | .sdma_reqs = omap2430_mmc2_sdma_reqs, |
| 2653 | .sdma_reqs_cnt = ARRAY_SIZE(omap2430_mmc2_sdma_reqs), |
| 2654 | .opt_clks = omap2430_mmc2_opt_clks, |
| 2655 | .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc2_opt_clks), |
| 2656 | .main_clk = "mmchs2_fck", |
| 2657 | .prcm = { |
| 2658 | .omap2 = { |
| 2659 | .module_offs = CORE_MOD, |
| 2660 | .prcm_reg_id = 2, |
| 2661 | .module_bit = OMAP2430_EN_MMCHS2_SHIFT, |
| 2662 | .idlest_reg_id = 2, |
| 2663 | .idlest_idle_bit = OMAP2430_ST_MMCHS2_SHIFT, |
| 2664 | }, |
| 2665 | }, |
| 2666 | .slaves = omap2430_mmc2_slaves, |
| 2667 | .slaves_cnt = ARRAY_SIZE(omap2430_mmc2_slaves), |
| 2668 | .class = &omap2430_mmc_class, |
| 2669 | .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2430), |
| 2670 | }; |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 2671 | |
| 2672 | static __initdata struct omap_hwmod *omap2430_hwmods[] = { |
Kevin Hilman | 4a7cf90 | 2010-07-26 16:34:32 -0600 | [diff] [blame] | 2673 | &omap2430_l3_main_hwmod, |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 2674 | &omap2430_l4_core_hwmod, |
| 2675 | &omap2430_l4_wkup_hwmod, |
| 2676 | &omap2430_mpu_hwmod, |
Paul Walmsley | 08072ac | 2010-07-26 16:34:33 -0600 | [diff] [blame] | 2677 | &omap2430_iva_hwmod, |
Thara Gopinath | b6b5822 | 2011-02-23 00:14:05 -0700 | [diff] [blame] | 2678 | |
| 2679 | &omap2430_timer1_hwmod, |
| 2680 | &omap2430_timer2_hwmod, |
| 2681 | &omap2430_timer3_hwmod, |
| 2682 | &omap2430_timer4_hwmod, |
| 2683 | &omap2430_timer5_hwmod, |
| 2684 | &omap2430_timer6_hwmod, |
| 2685 | &omap2430_timer7_hwmod, |
| 2686 | &omap2430_timer8_hwmod, |
| 2687 | &omap2430_timer9_hwmod, |
| 2688 | &omap2430_timer10_hwmod, |
| 2689 | &omap2430_timer11_hwmod, |
| 2690 | &omap2430_timer12_hwmod, |
| 2691 | |
Varadarajan, Charulatha | 165e216 | 2010-09-23 20:02:40 +0530 | [diff] [blame] | 2692 | &omap2430_wd_timer2_hwmod, |
Kevin Hilman | 046465b | 2010-09-27 20:19:30 +0530 | [diff] [blame] | 2693 | &omap2430_uart1_hwmod, |
| 2694 | &omap2430_uart2_hwmod, |
| 2695 | &omap2430_uart3_hwmod, |
Senthilvadivu Guruswamy | de56dbb | 2011-02-22 09:51:15 +0200 | [diff] [blame] | 2696 | /* dss class */ |
| 2697 | &omap2430_dss_core_hwmod, |
| 2698 | &omap2430_dss_dispc_hwmod, |
| 2699 | &omap2430_dss_rfbi_hwmod, |
| 2700 | &omap2430_dss_venc_hwmod, |
| 2701 | /* i2c class */ |
Paul Walmsley | 2004290 | 2010-09-30 02:40:12 +0530 | [diff] [blame] | 2702 | &omap2430_i2c1_hwmod, |
| 2703 | &omap2430_i2c2_hwmod, |
Paul Walmsley | bce06f3 | 2011-03-01 13:12:55 -0800 | [diff] [blame] | 2704 | &omap2430_mmc1_hwmod, |
| 2705 | &omap2430_mmc2_hwmod, |
Varadarajan, Charulatha | aeac0e4 | 2010-12-07 16:26:56 -0800 | [diff] [blame] | 2706 | |
| 2707 | /* gpio class */ |
| 2708 | &omap2430_gpio1_hwmod, |
| 2709 | &omap2430_gpio2_hwmod, |
| 2710 | &omap2430_gpio3_hwmod, |
| 2711 | &omap2430_gpio4_hwmod, |
| 2712 | &omap2430_gpio5_hwmod, |
G, Manjunath Kondaiah | 82cbd1a | 2010-12-20 18:27:18 -0800 | [diff] [blame] | 2713 | |
| 2714 | /* dma_system class*/ |
| 2715 | &omap2430_dma_system_hwmod, |
Charulatha V | 7f904c7 | 2011-02-17 09:53:10 -0800 | [diff] [blame] | 2716 | |
Charulatha V | 37801b3 | 2011-02-24 12:51:46 -0800 | [diff] [blame] | 2717 | /* mcbsp class */ |
| 2718 | &omap2430_mcbsp1_hwmod, |
| 2719 | &omap2430_mcbsp2_hwmod, |
| 2720 | &omap2430_mcbsp3_hwmod, |
| 2721 | &omap2430_mcbsp4_hwmod, |
| 2722 | &omap2430_mcbsp5_hwmod, |
| 2723 | |
Omar Ramirez Luna | fca1ab5 | 2011-02-24 12:51:32 -0800 | [diff] [blame] | 2724 | /* mailbox class */ |
| 2725 | &omap2430_mailbox_hwmod, |
| 2726 | |
Charulatha V | 7f904c7 | 2011-02-17 09:53:10 -0800 | [diff] [blame] | 2727 | /* mcspi class */ |
| 2728 | &omap2430_mcspi1_hwmod, |
| 2729 | &omap2430_mcspi2_hwmod, |
| 2730 | &omap2430_mcspi3_hwmod, |
Tony Lindgren | 04aa67d | 2011-02-22 10:54:12 -0800 | [diff] [blame] | 2731 | |
Hema HK | 44d02ac | 2011-02-17 12:07:17 +0530 | [diff] [blame] | 2732 | /* usbotg class*/ |
| 2733 | &omap2430_usbhsotg_hwmod, |
Tony Lindgren | 04aa67d | 2011-02-22 10:54:12 -0800 | [diff] [blame] | 2734 | |
Paul Walmsley | 02bfc030 | 2009-09-03 20:14:05 +0300 | [diff] [blame] | 2735 | NULL, |
| 2736 | }; |
| 2737 | |
Paul Walmsley | 7359154 | 2010-02-22 22:09:32 -0700 | [diff] [blame] | 2738 | int __init omap2430_hwmod_init(void) |
| 2739 | { |
Paul Walmsley | 550c809 | 2011-02-28 11:58:14 -0700 | [diff] [blame] | 2740 | return omap_hwmod_register(omap2430_hwmods); |
Paul Walmsley | 7359154 | 2010-02-22 22:09:32 -0700 | [diff] [blame] | 2741 | } |