blob: a3405fc083abe6db84de15aa074be9e1eea119c5 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
David Howells760285e2012-10-02 18:01:07 +010026#include <drm/drmP.h>
27#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020028#include "radeon.h"
29
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030static void radeon_lock_cursor(struct drm_crtc *crtc, bool lock)
31{
32 struct radeon_device *rdev = crtc->dev->dev_private;
33 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
34 uint32_t cur_lock;
35
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050036 if (ASIC_IS_DCE4(rdev)) {
37 cur_lock = RREG32(EVERGREEN_CUR_UPDATE + radeon_crtc->crtc_offset);
38 if (lock)
39 cur_lock |= EVERGREEN_CURSOR_UPDATE_LOCK;
40 else
41 cur_lock &= ~EVERGREEN_CURSOR_UPDATE_LOCK;
42 WREG32(EVERGREEN_CUR_UPDATE + radeon_crtc->crtc_offset, cur_lock);
43 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +020044 cur_lock = RREG32(AVIVO_D1CUR_UPDATE + radeon_crtc->crtc_offset);
45 if (lock)
46 cur_lock |= AVIVO_D1CURSOR_UPDATE_LOCK;
47 else
48 cur_lock &= ~AVIVO_D1CURSOR_UPDATE_LOCK;
49 WREG32(AVIVO_D1CUR_UPDATE + radeon_crtc->crtc_offset, cur_lock);
50 } else {
51 cur_lock = RREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset);
52 if (lock)
53 cur_lock |= RADEON_CUR_LOCK;
54 else
55 cur_lock &= ~RADEON_CUR_LOCK;
56 WREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset, cur_lock);
57 }
58}
59
60static void radeon_hide_cursor(struct drm_crtc *crtc)
61{
62 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
63 struct radeon_device *rdev = crtc->dev->dev_private;
64
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050065 if (ASIC_IS_DCE4(rdev)) {
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +010066 WREG32_IDX(EVERGREEN_CUR_CONTROL + radeon_crtc->crtc_offset,
67 EVERGREEN_CURSOR_MODE(EVERGREEN_CURSOR_24_8_PRE_MULT) |
68 EVERGREEN_CURSOR_URGENT_CONTROL(EVERGREEN_CURSOR_URGENT_1_2));
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050069 } else if (ASIC_IS_AVIVO(rdev)) {
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +010070 WREG32_IDX(AVIVO_D1CUR_CONTROL + radeon_crtc->crtc_offset,
71 (AVIVO_D1CURSOR_MODE_24BPP << AVIVO_D1CURSOR_MODE_SHIFT));
Jerome Glisse771fe6b2009-06-05 14:42:42 +020072 } else {
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +010073 u32 reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020074 switch (radeon_crtc->crtc_id) {
75 case 0:
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +010076 reg = RADEON_CRTC_GEN_CNTL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077 break;
78 case 1:
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +010079 reg = RADEON_CRTC2_GEN_CNTL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020080 break;
81 default:
82 return;
83 }
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +010084 WREG32_IDX(reg, RREG32_IDX(reg) & ~RADEON_CRTC_CUR_EN);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020085 }
86}
87
88static void radeon_show_cursor(struct drm_crtc *crtc)
89{
90 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
91 struct radeon_device *rdev = crtc->dev->dev_private;
92
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050093 if (ASIC_IS_DCE4(rdev)) {
Michel Dänzer89916682015-07-07 16:27:30 +090094 WREG32(EVERGREEN_CUR_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
95 upper_32_bits(radeon_crtc->cursor_addr));
96 WREG32(EVERGREEN_CUR_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
97 lower_32_bits(radeon_crtc->cursor_addr));
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050098 WREG32(RADEON_MM_INDEX, EVERGREEN_CUR_CONTROL + radeon_crtc->crtc_offset);
99 WREG32(RADEON_MM_DATA, EVERGREEN_CURSOR_EN |
Alex Deucherf4254a22012-07-10 15:20:24 -0400100 EVERGREEN_CURSOR_MODE(EVERGREEN_CURSOR_24_8_PRE_MULT) |
101 EVERGREEN_CURSOR_URGENT_CONTROL(EVERGREEN_CURSOR_URGENT_1_2));
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500102 } else if (ASIC_IS_AVIVO(rdev)) {
Michel Dänzer89916682015-07-07 16:27:30 +0900103 if (rdev->family >= CHIP_RV770) {
104 if (radeon_crtc->crtc_id)
105 WREG32(R700_D2CUR_SURFACE_ADDRESS_HIGH,
106 upper_32_bits(radeon_crtc->cursor_addr));
107 else
108 WREG32(R700_D1CUR_SURFACE_ADDRESS_HIGH,
109 upper_32_bits(radeon_crtc->cursor_addr));
110 }
111
112 WREG32(AVIVO_D1CUR_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
113 lower_32_bits(radeon_crtc->cursor_addr));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200114 WREG32(RADEON_MM_INDEX, AVIVO_D1CUR_CONTROL + radeon_crtc->crtc_offset);
115 WREG32(RADEON_MM_DATA, AVIVO_D1CURSOR_EN |
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500116 (AVIVO_D1CURSOR_MODE_24BPP << AVIVO_D1CURSOR_MODE_SHIFT));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200117 } else {
Michel Dänzer89916682015-07-07 16:27:30 +0900118 /* offset is from DISP(2)_BASE_ADDRESS */
119 WREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset,
120 radeon_crtc->cursor_addr - radeon_crtc->legacy_display_base_addr);
121
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200122 switch (radeon_crtc->crtc_id) {
123 case 0:
124 WREG32(RADEON_MM_INDEX, RADEON_CRTC_GEN_CNTL);
125 break;
126 case 1:
127 WREG32(RADEON_MM_INDEX, RADEON_CRTC2_GEN_CNTL);
128 break;
129 default:
130 return;
131 }
132
133 WREG32_P(RADEON_MM_DATA, (RADEON_CRTC_CUR_EN |
134 (RADEON_CRTC_CUR_MODE_24BPP << RADEON_CRTC_CUR_MODE_SHIFT)),
135 ~(RADEON_CRTC_CUR_EN | RADEON_CRTC_CUR_MODE_MASK));
136 }
137}
138
Michel Dänzer3feba082014-11-18 18:00:09 +0900139static int radeon_cursor_move_locked(struct drm_crtc *crtc, int x, int y)
140{
141 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
142 struct radeon_device *rdev = crtc->dev->dev_private;
143 int xorigin = 0, yorigin = 0;
144 int w = radeon_crtc->cursor_width;
145
Michel Dänzer4349bd72016-10-27 15:37:44 +0900146 radeon_crtc->cursor_x = x;
147 radeon_crtc->cursor_y = y;
148
Michel Dänzer3feba082014-11-18 18:00:09 +0900149 if (ASIC_IS_AVIVO(rdev)) {
150 /* avivo cursor are offset into the total surface */
151 x += crtc->x;
152 y += crtc->y;
153 }
154 DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
155
156 if (x < 0) {
157 xorigin = min(-x, radeon_crtc->max_cursor_width - 1);
158 x = 0;
159 }
160 if (y < 0) {
161 yorigin = min(-y, radeon_crtc->max_cursor_height - 1);
162 y = 0;
163 }
164
165 /* fixed on DCE6 and newer */
166 if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE6(rdev)) {
167 int i = 0;
168 struct drm_crtc *crtc_p;
169
170 /*
171 * avivo cursor image can't end on 128 pixel boundary or
172 * go past the end of the frame if both crtcs are enabled
173 *
174 * NOTE: It is safe to access crtc->enabled of other crtcs
175 * without holding either the mode_config lock or the other
176 * crtc's lock as long as write access to this flag _always_
177 * grabs all locks.
178 */
179 list_for_each_entry(crtc_p, &crtc->dev->mode_config.crtc_list, head) {
180 if (crtc_p->enabled)
181 i++;
182 }
183 if (i > 1) {
184 int cursor_end, frame_end;
185
186 cursor_end = x - xorigin + w;
187 frame_end = crtc->x + crtc->mode.crtc_hdisplay;
188 if (cursor_end >= frame_end) {
189 w = w - (cursor_end - frame_end);
190 if (!(frame_end & 0x7f))
191 w--;
192 } else {
193 if (!(cursor_end & 0x7f))
194 w--;
195 }
196 if (w <= 0) {
197 w = 1;
198 cursor_end = x - xorigin + w;
199 if (!(cursor_end & 0x7f)) {
200 x--;
201 WARN_ON_ONCE(x < 0);
202 }
203 }
204 }
205 }
206
207 if (ASIC_IS_DCE4(rdev)) {
208 WREG32(EVERGREEN_CUR_POSITION + radeon_crtc->crtc_offset, (x << 16) | y);
209 WREG32(EVERGREEN_CUR_HOT_SPOT + radeon_crtc->crtc_offset, (xorigin << 16) | yorigin);
210 WREG32(EVERGREEN_CUR_SIZE + radeon_crtc->crtc_offset,
211 ((w - 1) << 16) | (radeon_crtc->cursor_height - 1));
212 } else if (ASIC_IS_AVIVO(rdev)) {
213 WREG32(AVIVO_D1CUR_POSITION + radeon_crtc->crtc_offset, (x << 16) | y);
214 WREG32(AVIVO_D1CUR_HOT_SPOT + radeon_crtc->crtc_offset, (xorigin << 16) | yorigin);
215 WREG32(AVIVO_D1CUR_SIZE + radeon_crtc->crtc_offset,
216 ((w - 1) << 16) | (radeon_crtc->cursor_height - 1));
217 } else {
218 if (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)
219 y *= 2;
220
221 WREG32(RADEON_CUR_HORZ_VERT_OFF + radeon_crtc->crtc_offset,
222 (RADEON_CUR_LOCK
223 | (xorigin << 16)
224 | yorigin));
225 WREG32(RADEON_CUR_HORZ_VERT_POSN + radeon_crtc->crtc_offset,
226 (RADEON_CUR_LOCK
227 | (x << 16)
228 | y));
229 /* offset is from DISP(2)_BASE_ADDRESS */
Michel Dänzercd404af2015-07-07 16:27:28 +0900230 WREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset,
231 radeon_crtc->cursor_addr - radeon_crtc->legacy_display_base_addr +
232 yorigin * 256);
Michel Dänzer3feba082014-11-18 18:00:09 +0900233 }
234
Michel Dänzer3feba082014-11-18 18:00:09 +0900235 return 0;
236}
237
238int radeon_crtc_cursor_move(struct drm_crtc *crtc,
239 int x, int y)
240{
241 int ret;
242
243 radeon_lock_cursor(crtc, true);
244 ret = radeon_cursor_move_locked(crtc, x, y);
245 radeon_lock_cursor(crtc, false);
246
247 return ret;
248}
Michel Dänzer78b1a602014-11-18 18:00:08 +0900249
Michel Dänzer78b1a602014-11-18 18:00:08 +0900250int radeon_crtc_cursor_set2(struct drm_crtc *crtc,
251 struct drm_file *file_priv,
252 uint32_t handle,
253 uint32_t width,
254 uint32_t height,
255 int32_t hot_x,
256 int32_t hot_y)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200257{
258 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Michel Dänzercd404af2015-07-07 16:27:28 +0900259 struct radeon_device *rdev = crtc->dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200260 struct drm_gem_object *obj;
Michel Dänzercd404af2015-07-07 16:27:28 +0900261 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200262 int ret;
263
264 if (!handle) {
265 /* turn off cursor */
266 radeon_hide_cursor(crtc);
267 obj = NULL;
268 goto unpin;
269 }
270
Alex Deucher9e05fa12013-01-24 10:06:33 -0500271 if ((width > radeon_crtc->max_cursor_width) ||
272 (height > radeon_crtc->max_cursor_height)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200273 DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
274 return -EINVAL;
275 }
276
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100277 obj = drm_gem_object_lookup(file_priv, handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200278 if (!obj) {
279 DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, radeon_crtc->crtc_id);
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100280 return -ENOENT;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200281 }
282
Michel Dänzercd404af2015-07-07 16:27:28 +0900283 robj = gem_to_radeon_bo(obj);
284 ret = radeon_bo_reserve(robj, false);
285 if (ret != 0) {
286 drm_gem_object_unreference_unlocked(obj);
287 return ret;
288 }
289 /* Only 27 bit offset for legacy cursor */
290 ret = radeon_bo_pin_restricted(robj, RADEON_GEM_DOMAIN_VRAM,
291 ASIC_IS_AVIVO(rdev) ? 0 : 1 << 27,
292 &radeon_crtc->cursor_addr);
293 radeon_bo_unreserve(robj);
294 if (ret) {
295 DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
296 drm_gem_object_unreference_unlocked(obj);
297 return ret;
298 }
299
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200300 radeon_lock_cursor(crtc, true);
Michel Dänzer2e007e62014-11-21 11:48:58 +0900301
Michel Dänzerdcab0fa2016-10-27 13:03:23 +0900302 if (width != radeon_crtc->cursor_width ||
303 height != radeon_crtc->cursor_height ||
304 hot_x != radeon_crtc->cursor_hot_x ||
Michel Dänzer2e007e62014-11-21 11:48:58 +0900305 hot_y != radeon_crtc->cursor_hot_y) {
306 int x, y;
307
308 x = radeon_crtc->cursor_x + radeon_crtc->cursor_hot_x - hot_x;
309 y = radeon_crtc->cursor_y + radeon_crtc->cursor_hot_y - hot_y;
310
311 radeon_cursor_move_locked(crtc, x, y);
312
Michel Dänzerdcab0fa2016-10-27 13:03:23 +0900313 radeon_crtc->cursor_width = width;
314 radeon_crtc->cursor_height = height;
Michel Dänzer2e007e62014-11-21 11:48:58 +0900315 radeon_crtc->cursor_hot_x = hot_x;
316 radeon_crtc->cursor_hot_y = hot_y;
317 }
318
Michel Dänzercd404af2015-07-07 16:27:28 +0900319 radeon_show_cursor(crtc);
Michel Dänzer6d3759f2014-11-21 11:48:57 +0900320
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200321 radeon_lock_cursor(crtc, false);
322
323unpin:
324 if (radeon_crtc->cursor_bo) {
Michel Dänzer6d3759f2014-11-21 11:48:57 +0900325 struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo);
Michel Dänzer654c59c2012-03-14 14:59:25 +0100326 ret = radeon_bo_reserve(robj, false);
327 if (likely(ret == 0)) {
328 radeon_bo_unpin(robj);
329 radeon_bo_unreserve(robj);
330 }
Michel Dänzercd404af2015-07-07 16:27:28 +0900331 drm_gem_object_unreference_unlocked(radeon_crtc->cursor_bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200332 }
333
334 radeon_crtc->cursor_bo = obj;
335 return 0;
Michel Dänzer6d3759f2014-11-21 11:48:57 +0900336}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200337
Michel Dänzer6d3759f2014-11-21 11:48:57 +0900338/**
339 * radeon_cursor_reset - Re-set the current cursor, if any.
340 *
341 * @crtc: drm crtc
342 *
343 * If the CRTC passed in currently has a cursor assigned, this function
344 * makes sure it's visible.
345 */
346void radeon_cursor_reset(struct drm_crtc *crtc)
347{
348 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Michel Dänzer6d3759f2014-11-21 11:48:57 +0900349
350 if (radeon_crtc->cursor_bo) {
351 radeon_lock_cursor(crtc, true);
352
353 radeon_cursor_move_locked(crtc, radeon_crtc->cursor_x,
354 radeon_crtc->cursor_y);
355
Michel Dänzercd404af2015-07-07 16:27:28 +0900356 radeon_show_cursor(crtc);
Michel Dänzer6d3759f2014-11-21 11:48:57 +0900357
358 radeon_lock_cursor(crtc, false);
359 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200360}