blob: bca7c4367ca4a97884c25dcad64eaa14b7405edf [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <asm/branch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07002#include <asm/cacheflush.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07003#include <asm/fpu_emulator.h>
Ralf Baechlecd8ee342014-04-16 02:09:53 +02004#include <asm/inst.h>
5#include <asm/mipsregs.h>
6#include <asm/uaccess.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007
8#include "ieee754.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -07009
Linus Torvalds1da177e2005-04-16 15:20:36 -070010/*
11 * Emulate the arbritrary instruction ir at xcp->cp0_epc. Required when
12 * we have to emulate the instruction in a COP1 branch delay slot. Do
13 * not change cp0_epc due to the instruction
14 *
15 * According to the spec:
Lucas De Marchi25985ed2011-03-30 22:57:33 -030016 * 1) it shouldn't be a branch :-)
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 * 2) it can be a COP instruction :-(
18 * 3) if we are tring to run a protected memory space we must take
19 * special care on memory access instructions :-(
20 */
21
22/*
23 * "Trampoline" return routine to catch exception following
24 * execution of delay-slot instruction execution.
25 */
26
27struct emuframe {
28 mips_instruction emul;
29 mips_instruction badinst;
30 mips_instruction cookie;
Ralf Baechle333d1f62005-02-28 17:55:57 +000031 unsigned long epc;
Linus Torvalds1da177e2005-04-16 15:20:36 -070032};
33
Maciej W. Rozyckie4553572016-01-22 05:20:26 +000034/*
35 * Set up an emulation frame for instruction IR, from a delay slot of
36 * a branch jumping to CPC. Return 0 if successful, -1 if no emulation
37 * required, otherwise a signal number causing a frame setup failure.
38 */
Ralf Baechle333d1f62005-02-28 17:55:57 +000039int mips_dsemul(struct pt_regs *regs, mips_instruction ir, unsigned long cpc)
Linus Torvalds1da177e2005-04-16 15:20:36 -070040{
Maciej W. Rozycki733b8bc2016-01-22 05:20:46 +000041 mips_instruction break_math;
Atsushi Nemoto5e0373b2007-07-13 23:02:42 +090042 struct emuframe __user *fr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070043 int err;
44
Maciej W. Rozyckie4553572016-01-22 05:20:26 +000045 /* NOP is easy */
Maciej W. Rozycki69a1e6cb2016-01-22 05:21:00 +000046 if (ir == 0)
Maciej W. Rozyckie4553572016-01-22 05:20:26 +000047 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
Maciej W. Rozycki69a1e6cb2016-01-22 05:21:00 +000049 /* microMIPS instructions */
50 if (get_isa16_mode(regs->cp0_epc)) {
51 union mips_instruction insn = { .word = ir };
52
53 /* NOP16 aka MOVE16 $0, $0 */
54 if ((ir >> 16) == MM_NOP16)
55 return -1;
56
57 /* ADDIUPC */
58 if (insn.mm_a_format.opcode == mm_addiupc_op) {
59 unsigned int rs;
60 s32 v;
61
62 rs = (((insn.mm_a_format.rs + 0x1e) & 0xf) + 2);
63 v = regs->cp0_epc & ~3;
64 v += insn.mm_a_format.simmediate << 2;
65 regs->regs[rs] = (long)v;
66 return -1;
67 }
68 }
69
Ralf Baechle92df0f82014-04-19 14:03:37 +020070 pr_debug("dsemul %lx %lx\n", regs->cp0_epc, cpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
72 /*
73 * The strategy is to push the instruction onto the user stack
74 * and put a trap after it which we can catch and jump to
75 * the required address any alternative apart from full
76 * instruction emulation!!.
77 *
78 * Algorithmics used a system call instruction, and
79 * borrowed that vector. MIPS/Linux version is a bit
80 * more heavyweight in the interests of portability and
Maciej W. Rozycki6e1715f2016-01-22 05:21:13 +000081 * multiprocessor support. For Linux we use a BREAK 514
82 * instruction causing a breakpoint exception.
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 */
Maciej W. Rozycki733b8bc2016-01-22 05:20:46 +000084 break_math = BREAK_MATH(get_isa16_mode(regs->cp0_epc));
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
86 /* Ensure that the two instructions are in the same cache line */
Atsushi Nemoto5e0373b2007-07-13 23:02:42 +090087 fr = (struct emuframe __user *)
88 ((regs->regs[29] - sizeof(struct emuframe)) & ~0x7);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90 /* Verify that the stack pointer is not competely insane */
91 if (unlikely(!access_ok(VERIFY_WRITE, fr, sizeof(struct emuframe))))
92 return SIGBUS;
93
Leonid Yegoshin102cedc2013-03-25 12:09:02 -050094 if (get_isa16_mode(regs->cp0_epc)) {
Maciej W. Rozyckia87265c2016-01-22 05:20:37 +000095 err = __put_user(ir >> 16,
96 (u16 __user *)(&fr->emul));
97 err |= __put_user(ir & 0xffff,
98 (u16 __user *)((long)(&fr->emul) + 2));
Maciej W. Rozycki733b8bc2016-01-22 05:20:46 +000099 err |= __put_user(break_math >> 16,
Maciej W. Rozyckia87265c2016-01-22 05:20:37 +0000100 (u16 __user *)(&fr->badinst));
Maciej W. Rozycki733b8bc2016-01-22 05:20:46 +0000101 err |= __put_user(break_math & 0xffff,
Maciej W. Rozyckia87265c2016-01-22 05:20:37 +0000102 (u16 __user *)((long)(&fr->badinst) + 2));
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500103 } else {
104 err = __put_user(ir, &fr->emul);
Maciej W. Rozycki733b8bc2016-01-22 05:20:46 +0000105 err |= __put_user(break_math, &fr->badinst);
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500106 }
107
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108 err |= __put_user((mips_instruction)BD_COOKIE, &fr->cookie);
109 err |= __put_user(cpc, &fr->epc);
110
111 if (unlikely(err)) {
David Daneyb6ee75e2009-11-05 11:34:26 -0800112 MIPS_FPU_EMU_INC_STATS(errors);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 return SIGBUS;
114 }
115
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500116 regs->cp0_epc = ((unsigned long) &fr->emul) |
117 get_isa16_mode(regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
Maciej W. Rozycki7737b202015-04-03 23:26:37 +0100119 flush_cache_sigtramp((unsigned long)&fr->emul);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
Maciej W. Rozycki9ab44712015-04-03 23:26:56 +0100121 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122}
123
124int do_dsemulret(struct pt_regs *xcp)
125{
Atsushi Nemoto5e0373b2007-07-13 23:02:42 +0900126 struct emuframe __user *fr;
Ralf Baechle333d1f62005-02-28 17:55:57 +0000127 unsigned long epc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 u32 insn, cookie;
129 int err = 0;
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500130 u16 instr[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131
Atsushi Nemoto5e0373b2007-07-13 23:02:42 +0900132 fr = (struct emuframe __user *)
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500133 (msk_isa16_mode(xcp->cp0_epc) - sizeof(mips_instruction));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134
135 /*
136 * If we can't even access the area, something is very wrong, but we'll
137 * leave that to the default handling
138 */
139 if (!access_ok(VERIFY_READ, fr, sizeof(struct emuframe)))
140 return 0;
141
142 /*
143 * Do some sanity checking on the stackframe:
144 *
Ralf Baechleba3049e2008-10-28 17:38:42 +0000145 * - Is the instruction pointed to by the EPC an BREAK_MATH?
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 * - Is the following memory word the BD_COOKIE?
147 */
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500148 if (get_isa16_mode(xcp->cp0_epc)) {
Maciej W. Rozyckia87265c2016-01-22 05:20:37 +0000149 err = __get_user(instr[0],
150 (u16 __user *)(&fr->badinst));
151 err |= __get_user(instr[1],
152 (u16 __user *)((long)(&fr->badinst) + 2));
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500153 insn = (instr[0] << 16) | instr[1];
154 } else {
155 err = __get_user(insn, &fr->badinst);
156 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 err |= __get_user(cookie, &fr->cookie);
158
Maciej W. Rozycki733b8bc2016-01-22 05:20:46 +0000159 if (unlikely(err || insn != BREAK_MATH(get_isa16_mode(xcp->cp0_epc)) ||
160 cookie != BD_COOKIE)) {
David Daneyb6ee75e2009-11-05 11:34:26 -0800161 MIPS_FPU_EMU_INC_STATS(errors);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162 return 0;
163 }
164
165 /*
166 * At this point, we are satisfied that it's a BD emulation trap. Yes,
167 * a user might have deliberately put two malformed and useless
168 * instructions in a row in his program, in which case he's in for a
169 * nasty surprise - the next instruction will be treated as a
170 * continuation address! Alas, this seems to be the only way that we
171 * can handle signals, recursion, and longjmps() in the context of
172 * emulating the branch delay instruction.
173 */
174
Ralf Baechle92df0f82014-04-19 14:03:37 +0200175 pr_debug("dsemulret\n");
176
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 if (__get_user(epc, &fr->epc)) { /* Saved EPC */
178 /* This is not a good situation to be in */
179 force_sig(SIGBUS, current);
180
181 return 0;
182 }
183
184 /* Set EPC to return to post-branch instruction */
185 xcp->cp0_epc = epc;
David Daney2707cd22014-12-03 11:12:23 -0800186 MIPS_FPU_EMU_INC_STATS(ds_emul);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187 return 1;
188}