blob: 25da1e17815d2ced8b5fbc57a743fb674dca83a3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/**
2 * @file nmi_int.c
3 *
Robert Richteradf5ec02008-07-22 21:08:48 +02004 * @remark Copyright 2002-2008 OProfile authors
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * @remark Read the file COPYING
6 *
7 * @author John Levon <levon@movementarian.org>
Robert Richteradf5ec02008-07-22 21:08:48 +02008 * @author Robert Richter <robert.richter@amd.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/init.h>
12#include <linux/notifier.h>
13#include <linux/smp.h>
14#include <linux/oprofile.h>
15#include <linux/sysdev.h>
16#include <linux/slab.h>
Andi Kleen1cfcea12006-07-10 17:06:21 +020017#include <linux/moduleparam.h>
Christoph Hellwig1eeb66a2007-05-08 00:27:03 -070018#include <linux/kdebug.h>
Andi Kleen80a8c9f2008-08-19 03:13:38 +020019#include <linux/cpu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <asm/nmi.h>
21#include <asm/msr.h>
22#include <asm/apic.h>
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +010023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include "op_counter.h"
25#include "op_x86_model.h"
Don Zickus2fbe7b22006-09-26 10:52:27 +020026
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +010027static struct op_x86_model_spec const *model;
Mike Travisd18d00f2008-03-25 15:06:59 -070028static DEFINE_PER_CPU(struct op_msrs, cpu_msrs);
29static DEFINE_PER_CPU(unsigned long, saved_lvtpc);
Don Zickus2fbe7b22006-09-26 10:52:27 +020030
Linus Torvalds1da177e2005-04-16 15:20:36 -070031/* 0 == registered but off, 1 == registered and on */
32static int nmi_enabled = 0;
33
Robert Richter3370d352009-05-25 15:10:32 +020034/* common functions */
35
36u64 op_x86_get_ctrl(struct op_x86_model_spec const *model,
37 struct op_counter_config *counter_config)
38{
39 u64 val = 0;
40 u16 event = (u16)counter_config->event;
41
42 val |= ARCH_PERFMON_EVENTSEL_INT;
43 val |= counter_config->user ? ARCH_PERFMON_EVENTSEL_USR : 0;
44 val |= counter_config->kernel ? ARCH_PERFMON_EVENTSEL_OS : 0;
45 val |= (counter_config->unit_mask & 0xFF) << 8;
46 event &= model->event_mask ? model->event_mask : 0xFF;
47 val |= event & 0xFF;
48 val |= (event & 0x0F00) << 24;
49
50 return val;
51}
52
53
Adrian Bunkc7c19f82006-09-26 10:52:27 +020054static int profile_exceptions_notify(struct notifier_block *self,
55 unsigned long val, void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -070056{
Don Zickus2fbe7b22006-09-26 10:52:27 +020057 struct die_args *args = (struct die_args *)data;
58 int ret = NOTIFY_DONE;
59 int cpu = smp_processor_id();
60
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +010061 switch (val) {
Don Zickus2fbe7b22006-09-26 10:52:27 +020062 case DIE_NMI:
Mike Galbraith5b75af02009-02-04 17:11:34 +010063 case DIE_NMI_IPI:
64 model->check_ctrs(args->regs, &per_cpu(cpu_msrs, cpu));
65 ret = NOTIFY_STOP;
Don Zickus2fbe7b22006-09-26 10:52:27 +020066 break;
67 default:
68 break;
69 }
70 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070071}
Don Zickus2fbe7b22006-09-26 10:52:27 +020072
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +010073static void nmi_cpu_save_registers(struct op_msrs *msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -070074{
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +010075 struct op_msr *counters = msrs->counters;
76 struct op_msr *controls = msrs->controls;
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 unsigned int i;
78
Robert Richter1a245c42009-06-05 15:54:24 +020079 for (i = 0; i < model->num_counters; ++i) {
Robert Richter95e74e62009-06-03 19:09:27 +020080 if (counters[i].addr)
81 rdmsrl(counters[i].addr, counters[i].saved);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082 }
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +010083
Robert Richter1a245c42009-06-05 15:54:24 +020084 for (i = 0; i < model->num_controls; ++i) {
Robert Richter95e74e62009-06-03 19:09:27 +020085 if (controls[i].addr)
86 rdmsrl(controls[i].addr, controls[i].saved);
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 }
88}
89
Linus Torvalds1da177e2005-04-16 15:20:36 -070090static void free_msrs(void)
91{
92 int i;
KAMEZAWA Hiroyukic89125992006-03-28 01:56:39 -080093 for_each_possible_cpu(i) {
Mike Travisd18d00f2008-03-25 15:06:59 -070094 kfree(per_cpu(cpu_msrs, i).counters);
95 per_cpu(cpu_msrs, i).counters = NULL;
96 kfree(per_cpu(cpu_msrs, i).controls);
97 per_cpu(cpu_msrs, i).controls = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 }
99}
100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101static int allocate_msrs(void)
102{
Robert Richter4c168ea2008-09-24 11:08:52 +0200103 int success = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 size_t controls_size = sizeof(struct op_msr) * model->num_controls;
105 size_t counters_size = sizeof(struct op_msr) * model->num_counters;
106
Robert Richter4c168ea2008-09-24 11:08:52 +0200107 int i;
Chris Wright0939c172007-06-01 00:46:39 -0700108 for_each_possible_cpu(i) {
Mike Travisd18d00f2008-03-25 15:06:59 -0700109 per_cpu(cpu_msrs, i).counters = kmalloc(counters_size,
110 GFP_KERNEL);
111 if (!per_cpu(cpu_msrs, i).counters) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 success = 0;
113 break;
114 }
Robert Richter4c168ea2008-09-24 11:08:52 +0200115 per_cpu(cpu_msrs, i).controls = kmalloc(controls_size,
116 GFP_KERNEL);
Mike Travisd18d00f2008-03-25 15:06:59 -0700117 if (!per_cpu(cpu_msrs, i).controls) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 success = 0;
119 break;
120 }
121 }
122
123 if (!success)
124 free_msrs();
125
126 return success;
127}
128
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100129static void nmi_cpu_setup(void *dummy)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130{
131 int cpu = smp_processor_id();
Mike Travisd18d00f2008-03-25 15:06:59 -0700132 struct op_msrs *msrs = &per_cpu(cpu_msrs, cpu);
Robert Richter44ab9a62009-07-09 18:33:02 +0200133 nmi_cpu_save_registers(msrs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 spin_lock(&oprofilefs_lock);
Robert Richteref8828d2009-05-25 19:31:44 +0200135 model->setup_ctrs(model, msrs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 spin_unlock(&oprofilefs_lock);
Mike Travisd18d00f2008-03-25 15:06:59 -0700137 per_cpu(saved_lvtpc, cpu) = apic_read(APIC_LVTPC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 apic_write(APIC_LVTPC, APIC_DM_NMI);
139}
140
Don Zickus2fbe7b22006-09-26 10:52:27 +0200141static struct notifier_block profile_exceptions_nb = {
142 .notifier_call = profile_exceptions_notify,
143 .next = NULL,
Mike Galbraith5b75af02009-02-04 17:11:34 +0100144 .priority = 2
Don Zickus2fbe7b22006-09-26 10:52:27 +0200145};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146
147static int nmi_setup(void)
148{
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100149 int err = 0;
Andi Kleen6c977aa2007-05-21 14:31:45 +0200150 int cpu;
Don Zickus2fbe7b22006-09-26 10:52:27 +0200151
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 if (!allocate_msrs())
153 return -ENOMEM;
154
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100155 err = register_die_notifier(&profile_exceptions_nb);
156 if (err) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 free_msrs();
Don Zickus2fbe7b22006-09-26 10:52:27 +0200158 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 }
Don Zickus2fbe7b22006-09-26 10:52:27 +0200160
Robert Richter4c168ea2008-09-24 11:08:52 +0200161 /* We need to serialize save and setup for HT because the subset
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162 * of msrs are distinct for save and setup operations
163 */
Andi Kleen6c977aa2007-05-21 14:31:45 +0200164
165 /* Assume saved/restored counters are the same on all CPUs */
Mike Travisd18d00f2008-03-25 15:06:59 -0700166 model->fill_in_addresses(&per_cpu(cpu_msrs, 0));
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100167 for_each_possible_cpu(cpu) {
Chris Wright0939c172007-06-01 00:46:39 -0700168 if (cpu != 0) {
Mike Travisd18d00f2008-03-25 15:06:59 -0700169 memcpy(per_cpu(cpu_msrs, cpu).counters,
170 per_cpu(cpu_msrs, 0).counters,
Chris Wright0939c172007-06-01 00:46:39 -0700171 sizeof(struct op_msr) * model->num_counters);
172
Mike Travisd18d00f2008-03-25 15:06:59 -0700173 memcpy(per_cpu(cpu_msrs, cpu).controls,
174 per_cpu(cpu_msrs, 0).controls,
Chris Wright0939c172007-06-01 00:46:39 -0700175 sizeof(struct op_msr) * model->num_controls);
176 }
Robert Richter4c168ea2008-09-24 11:08:52 +0200177
Andi Kleen6c977aa2007-05-21 14:31:45 +0200178 }
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200179 on_each_cpu(nmi_cpu_setup, NULL, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 nmi_enabled = 1;
181 return 0;
182}
183
Robert Richter44ab9a62009-07-09 18:33:02 +0200184static void nmi_cpu_restore_registers(struct op_msrs *msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185{
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100186 struct op_msr *counters = msrs->counters;
187 struct op_msr *controls = msrs->controls;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 unsigned int i;
189
Robert Richter1a245c42009-06-05 15:54:24 +0200190 for (i = 0; i < model->num_controls; ++i) {
Robert Richter95e74e62009-06-03 19:09:27 +0200191 if (controls[i].addr)
192 wrmsrl(controls[i].addr, controls[i].saved);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 }
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100194
Robert Richter1a245c42009-06-05 15:54:24 +0200195 for (i = 0; i < model->num_counters; ++i) {
Robert Richter95e74e62009-06-03 19:09:27 +0200196 if (counters[i].addr)
197 wrmsrl(counters[i].addr, counters[i].saved);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 }
199}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100201static void nmi_cpu_shutdown(void *dummy)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202{
203 unsigned int v;
204 int cpu = smp_processor_id();
Mike Travisd18d00f2008-03-25 15:06:59 -0700205 struct op_msrs *msrs = &__get_cpu_var(cpu_msrs);
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100206
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 /* restoring APIC_LVTPC can trigger an apic error because the delivery
208 * mode and vector nr combination can be illegal. That's by design: on
209 * power on apic lvt contain a zero vector nr which are legal only for
210 * NMI delivery mode. So inhibit apic err before restoring lvtpc
211 */
212 v = apic_read(APIC_LVTERR);
213 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Mike Travisd18d00f2008-03-25 15:06:59 -0700214 apic_write(APIC_LVTPC, per_cpu(saved_lvtpc, cpu));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 apic_write(APIC_LVTERR, v);
Robert Richter44ab9a62009-07-09 18:33:02 +0200216 nmi_cpu_restore_registers(msrs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217}
218
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219static void nmi_shutdown(void)
220{
Andrea Righib61e06f2008-09-20 18:02:27 +0200221 struct op_msrs *msrs;
222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 nmi_enabled = 0;
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200224 on_each_cpu(nmi_cpu_shutdown, NULL, 1);
Don Zickus2fbe7b22006-09-26 10:52:27 +0200225 unregister_die_notifier(&profile_exceptions_nb);
Andrea Righib61e06f2008-09-20 18:02:27 +0200226 msrs = &get_cpu_var(cpu_msrs);
Mike Travisd18d00f2008-03-25 15:06:59 -0700227 model->shutdown(msrs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 free_msrs();
Vegard Nossum93e1ade2008-06-22 09:40:18 +0200229 put_cpu_var(cpu_msrs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230}
231
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100232static void nmi_cpu_start(void *dummy)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233{
Mike Travisd18d00f2008-03-25 15:06:59 -0700234 struct op_msrs const *msrs = &__get_cpu_var(cpu_msrs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 model->start(msrs);
236}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
238static int nmi_start(void)
239{
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200240 on_each_cpu(nmi_cpu_start, NULL, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 return 0;
242}
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100243
244static void nmi_cpu_stop(void *dummy)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245{
Mike Travisd18d00f2008-03-25 15:06:59 -0700246 struct op_msrs const *msrs = &__get_cpu_var(cpu_msrs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 model->stop(msrs);
248}
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100249
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250static void nmi_stop(void)
251{
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200252 on_each_cpu(nmi_cpu_stop, NULL, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253}
254
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255struct op_counter_config counter_config[OP_MAX_COUNTER];
256
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100257static int nmi_create_files(struct super_block *sb, struct dentry *root)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258{
259 unsigned int i;
260
261 for (i = 0; i < model->num_counters; ++i) {
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100262 struct dentry *dir;
Markus Armbruster0c6856f2006-06-26 00:24:34 -0700263 char buf[4];
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100264
265 /* quick little hack to _not_ expose a counter if it is not
Don Zickuscb9c4482006-09-26 10:52:26 +0200266 * available for use. This should protect userspace app.
267 * NOTE: assumes 1:1 mapping here (that counters are organized
268 * sequentially in their struct assignment).
269 */
270 if (unlikely(!avail_to_resrv_perfctr_nmi_bit(i)))
271 continue;
272
Markus Armbruster0c6856f2006-06-26 00:24:34 -0700273 snprintf(buf, sizeof(buf), "%d", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 dir = oprofilefs_mkdir(sb, root, buf);
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100275 oprofilefs_create_ulong(sb, dir, "enabled", &counter_config[i].enabled);
276 oprofilefs_create_ulong(sb, dir, "event", &counter_config[i].event);
277 oprofilefs_create_ulong(sb, dir, "count", &counter_config[i].count);
278 oprofilefs_create_ulong(sb, dir, "unit_mask", &counter_config[i].unit_mask);
279 oprofilefs_create_ulong(sb, dir, "kernel", &counter_config[i].kernel);
280 oprofilefs_create_ulong(sb, dir, "user", &counter_config[i].user);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 }
282
283 return 0;
284}
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100285
Robert Richter69046d42008-09-05 12:17:40 +0200286#ifdef CONFIG_SMP
287static int oprofile_cpu_notifier(struct notifier_block *b, unsigned long action,
288 void *data)
289{
290 int cpu = (unsigned long)data;
291 switch (action) {
292 case CPU_DOWN_FAILED:
293 case CPU_ONLINE:
294 smp_call_function_single(cpu, nmi_cpu_start, NULL, 0);
295 break;
296 case CPU_DOWN_PREPARE:
297 smp_call_function_single(cpu, nmi_cpu_stop, NULL, 1);
298 break;
299 }
300 return NOTIFY_DONE;
301}
302
303static struct notifier_block oprofile_cpu_nb = {
304 .notifier_call = oprofile_cpu_notifier
305};
306#endif
307
308#ifdef CONFIG_PM
309
310static int nmi_suspend(struct sys_device *dev, pm_message_t state)
311{
312 /* Only one CPU left, just stop that one */
313 if (nmi_enabled == 1)
314 nmi_cpu_stop(NULL);
315 return 0;
316}
317
318static int nmi_resume(struct sys_device *dev)
319{
320 if (nmi_enabled == 1)
321 nmi_cpu_start(NULL);
322 return 0;
323}
324
325static struct sysdev_class oprofile_sysclass = {
326 .name = "oprofile",
327 .resume = nmi_resume,
328 .suspend = nmi_suspend,
329};
330
331static struct sys_device device_oprofile = {
332 .id = 0,
333 .cls = &oprofile_sysclass,
334};
335
336static int __init init_sysfs(void)
337{
338 int error;
339
340 error = sysdev_class_register(&oprofile_sysclass);
341 if (!error)
342 error = sysdev_register(&device_oprofile);
343 return error;
344}
345
346static void exit_sysfs(void)
347{
348 sysdev_unregister(&device_oprofile);
349 sysdev_class_unregister(&oprofile_sysclass);
350}
351
352#else
353#define init_sysfs() do { } while (0)
354#define exit_sysfs() do { } while (0)
355#endif /* CONFIG_PM */
356
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100357static int __init p4_init(char **cpu_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358{
359 __u8 cpu_model = boot_cpu_data.x86_model;
360
Andi Kleen1f3d7b62009-04-27 17:44:12 +0200361 if (cpu_model > 6 || cpu_model == 5)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 return 0;
363
364#ifndef CONFIG_SMP
365 *cpu_type = "i386/p4";
366 model = &op_p4_spec;
367 return 1;
368#else
369 switch (smp_num_siblings) {
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100370 case 1:
371 *cpu_type = "i386/p4";
372 model = &op_p4_spec;
373 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100375 case 2:
376 *cpu_type = "i386/p4-ht";
377 model = &op_p4_ht2_spec;
378 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 }
380#endif
381
382 printk(KERN_INFO "oprofile: P4 HyperThreading detected with > 2 threads\n");
383 printk(KERN_INFO "oprofile: Reverting to timer mode.\n");
384 return 0;
385}
386
Robert Richter7e4e0bd2009-05-06 12:10:23 +0200387static int force_arch_perfmon;
388static int force_cpu_type(const char *str, struct kernel_param *kp)
389{
Robert Richter8d7ff4f2009-06-23 11:48:14 +0200390 if (!strcmp(str, "arch_perfmon")) {
Robert Richter7e4e0bd2009-05-06 12:10:23 +0200391 force_arch_perfmon = 1;
392 printk(KERN_INFO "oprofile: forcing architectural perfmon\n");
393 }
394
395 return 0;
396}
397module_param_call(cpu_type, force_cpu_type, NULL, NULL, 0);
Andi Kleen1dcdb5a2009-04-27 17:44:11 +0200398
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100399static int __init ppro_init(char **cpu_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400{
401 __u8 cpu_model = boot_cpu_data.x86_model;
Robert Richter802070f2009-06-12 18:32:07 +0200402 struct op_x86_model_spec const *spec = &op_ppro_spec; /* default */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
Andi Kleen1dcdb5a2009-04-27 17:44:11 +0200404 if (force_arch_perfmon && cpu_has_arch_perfmon)
405 return 0;
406
Linus Torvalds4b9f12a2008-07-24 17:29:00 -0700407 switch (cpu_model) {
408 case 0 ... 2:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 *cpu_type = "i386/ppro";
Linus Torvalds4b9f12a2008-07-24 17:29:00 -0700410 break;
411 case 3 ... 5:
412 *cpu_type = "i386/pii";
413 break;
414 case 6 ... 8:
William Cohen3d337c62008-11-30 15:39:10 -0500415 case 10 ... 11:
Linus Torvalds4b9f12a2008-07-24 17:29:00 -0700416 *cpu_type = "i386/piii";
417 break;
418 case 9:
William Cohen3d337c62008-11-30 15:39:10 -0500419 case 13:
Linus Torvalds4b9f12a2008-07-24 17:29:00 -0700420 *cpu_type = "i386/p6_mobile";
421 break;
Linus Torvalds4b9f12a2008-07-24 17:29:00 -0700422 case 14:
423 *cpu_type = "i386/core";
424 break;
425 case 15: case 23:
426 *cpu_type = "i386/core_2";
427 break;
Andi Kleen6adf4062009-04-27 17:44:13 +0200428 case 26:
Robert Richter802070f2009-06-12 18:32:07 +0200429 spec = &op_arch_perfmon_spec;
Andi Kleen6adf4062009-04-27 17:44:13 +0200430 *cpu_type = "i386/core_i7";
431 break;
432 case 28:
433 *cpu_type = "i386/atom";
434 break;
Linus Torvalds4b9f12a2008-07-24 17:29:00 -0700435 default:
436 /* Unknown */
437 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 }
439
Robert Richter802070f2009-06-12 18:32:07 +0200440 model = spec;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 return 1;
442}
443
Robert P. J. Day405ae7d2007-02-17 19:13:42 +0100444/* in order to get sysfs right */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445static int using_nmi;
446
David Gibson96d08212005-09-06 15:17:26 -0700447int __init op_nmi_init(struct oprofile_operations *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448{
449 __u8 vendor = boot_cpu_data.x86_vendor;
450 __u8 family = boot_cpu_data.x86;
Andi Kleenb9917022008-08-18 14:50:31 +0200451 char *cpu_type = NULL;
Robert Richteradf5ec02008-07-22 21:08:48 +0200452 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453
454 if (!cpu_has_apic)
455 return -ENODEV;
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100456
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 switch (vendor) {
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100458 case X86_VENDOR_AMD:
459 /* Needs to be at least an Athlon (or hammer in 32bit mode) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100461 switch (family) {
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100462 case 6:
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100463 cpu_type = "i386/athlon";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 break;
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100465 case 0xf:
Robert Richterd20f24c2009-01-11 13:01:16 +0100466 /*
467 * Actually it could be i386/hammer too, but
468 * give user space an consistent name.
469 */
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100470 cpu_type = "x86-64/hammer";
471 break;
472 case 0x10:
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100473 cpu_type = "x86-64/family10";
474 break;
Barry Kasindorf12f2b262008-07-22 21:08:47 +0200475 case 0x11:
Barry Kasindorf12f2b262008-07-22 21:08:47 +0200476 cpu_type = "x86-64/family11h";
477 break;
Robert Richterd20f24c2009-01-11 13:01:16 +0100478 default:
479 return -ENODEV;
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100480 }
Robert Richterd20f24c2009-01-11 13:01:16 +0100481 model = &op_amd_spec;
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100482 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100484 case X86_VENDOR_INTEL:
485 switch (family) {
486 /* Pentium IV */
487 case 0xf:
Andi Kleenb9917022008-08-18 14:50:31 +0200488 p4_init(&cpu_type);
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100489 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100491 /* A P6-class processor */
492 case 6:
Andi Kleenb9917022008-08-18 14:50:31 +0200493 ppro_init(&cpu_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 break;
495
496 default:
Andi Kleenb9917022008-08-18 14:50:31 +0200497 break;
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100498 }
Andi Kleenb9917022008-08-18 14:50:31 +0200499
Robert Richtere4192942008-10-12 15:12:34 -0400500 if (cpu_type)
501 break;
502
503 if (!cpu_has_arch_perfmon)
Andi Kleenb9917022008-08-18 14:50:31 +0200504 return -ENODEV;
Robert Richtere4192942008-10-12 15:12:34 -0400505
506 /* use arch perfmon as fallback */
507 cpu_type = "i386/arch_perfmon";
508 model = &op_arch_perfmon_spec;
Carlos R. Mafrab75f53d2008-01-30 13:32:33 +0100509 break;
510
511 default:
512 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 }
514
Andi Kleen80a8c9f2008-08-19 03:13:38 +0200515#ifdef CONFIG_SMP
516 register_cpu_notifier(&oprofile_cpu_nb);
517#endif
Robert Richter270d3e12008-07-22 21:09:01 +0200518 /* default values, can be overwritten by model */
519 ops->create_files = nmi_create_files;
520 ops->setup = nmi_setup;
521 ops->shutdown = nmi_shutdown;
522 ops->start = nmi_start;
523 ops->stop = nmi_stop;
524 ops->cpu_type = cpu_type;
525
Robert Richteradf5ec02008-07-22 21:08:48 +0200526 if (model->init)
527 ret = model->init(ops);
528 if (ret)
529 return ret;
530
Robert P. J. Day405ae7d2007-02-17 19:13:42 +0100531 init_sysfs();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 using_nmi = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 printk(KERN_INFO "oprofile: using NMI interrupt.\n");
534 return 0;
535}
536
David Gibson96d08212005-09-06 15:17:26 -0700537void op_nmi_exit(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538{
Andi Kleen80a8c9f2008-08-19 03:13:38 +0200539 if (using_nmi) {
Robert P. J. Day405ae7d2007-02-17 19:13:42 +0100540 exit_sysfs();
Andi Kleen80a8c9f2008-08-19 03:13:38 +0200541#ifdef CONFIG_SMP
542 unregister_cpu_notifier(&oprofile_cpu_nb);
543#endif
544 }
Robert Richteradf5ec02008-07-22 21:08:48 +0200545 if (model->exit)
546 model->exit();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547}