blob: f4d6d390a9cfc3be76bd94a1ed0d7ede0dcceca7 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed302bdf62015-04-02 17:07:29 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
39#include <linux/spinlock_types.h>
40#include <linux/semaphore.h>
Roland Dreier6ecde512014-02-13 20:45:17 -080041#include <linux/slab.h>
Eli Cohene126ba92013-07-07 17:25:49 +030042#include <linux/vmalloc.h>
43#include <linux/radix-tree.h>
Amir Vadai43a335e2016-05-13 12:55:41 +000044#include <linux/workqueue.h>
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +020045#include <linux/mempool.h>
Matan Barak94c68252016-04-17 17:08:40 +030046#include <linux/interrupt.h>
Roland Dreier6ecde512014-02-13 20:45:17 -080047
Eli Cohene126ba92013-07-07 17:25:49 +030048#include <linux/mlx5/device.h>
49#include <linux/mlx5/doorbell.h>
Artemy Kovalyovaf1ba292016-06-17 15:33:32 +030050#include <linux/mlx5/srq.h>
Eli Cohene126ba92013-07-07 17:25:49 +030051
52enum {
53 MLX5_BOARD_ID_LEN = 64,
54 MLX5_MAX_NAME_LEN = 16,
55};
56
57enum {
58 /* one minute for the sake of bringup. Generally, commands must always
59 * complete and we may need to increase this timeout value
60 */
Or Gerlitz6b6c07b2016-03-02 00:13:39 +020061 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
Eli Cohene126ba92013-07-07 17:25:49 +030062 MLX5_CMD_WQ_MAX_NAME = 32,
63};
64
65enum {
66 CMD_OWNER_SW = 0x0,
67 CMD_OWNER_HW = 0x1,
68 CMD_STATUS_SUCCESS = 0,
69};
70
71enum mlx5_sqp_t {
72 MLX5_SQP_SMI = 0,
73 MLX5_SQP_GSI = 1,
74 MLX5_SQP_IEEE_1588 = 2,
75 MLX5_SQP_SNIFFER = 3,
76 MLX5_SQP_SYNC_UMR = 4,
77};
78
79enum {
80 MLX5_MAX_PORTS = 2,
81};
82
83enum {
84 MLX5_EQ_VEC_PAGES = 0,
85 MLX5_EQ_VEC_CMD = 1,
86 MLX5_EQ_VEC_ASYNC = 2,
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +020087 MLX5_EQ_VEC_PFAULT = 3,
Eli Cohene126ba92013-07-07 17:25:49 +030088 MLX5_EQ_VEC_COMP_BASE,
89};
90
91enum {
Saeed Mahameeddb058a12015-05-28 22:28:39 +030092 MLX5_MAX_IRQ_NAME = 32
Eli Cohene126ba92013-07-07 17:25:49 +030093};
94
95enum {
96 MLX5_ATOMIC_MODE_IB_COMP = 1 << 16,
97 MLX5_ATOMIC_MODE_CX = 2 << 16,
98 MLX5_ATOMIC_MODE_8B = 3 << 16,
99 MLX5_ATOMIC_MODE_16B = 4 << 16,
100 MLX5_ATOMIC_MODE_32B = 5 << 16,
101 MLX5_ATOMIC_MODE_64B = 6 << 16,
102 MLX5_ATOMIC_MODE_128B = 7 << 16,
103 MLX5_ATOMIC_MODE_256B = 8 << 16,
104};
105
106enum {
Saeed Mahameed4f3961e2016-02-22 18:17:25 +0200107 MLX5_REG_QETCR = 0x4005,
108 MLX5_REG_QTCT = 0x400a,
Huy Nguyen341c5ee2016-11-27 17:02:06 +0200109 MLX5_REG_DCBX_PARAM = 0x4020,
110 MLX5_REG_DCBX_APP = 0x4021,
Eli Cohene126ba92013-07-07 17:25:49 +0300111 MLX5_REG_PCAP = 0x5001,
112 MLX5_REG_PMTU = 0x5003,
113 MLX5_REG_PTYS = 0x5004,
114 MLX5_REG_PAOS = 0x5006,
Achiad Shochat3c2d18e2015-08-16 16:04:51 +0300115 MLX5_REG_PFCC = 0x5007,
Gal Pressmanefea3892015-08-04 14:05:47 +0300116 MLX5_REG_PPCNT = 0x5008,
Eli Cohene126ba92013-07-07 17:25:49 +0300117 MLX5_REG_PMAOS = 0x5012,
118 MLX5_REG_PUDE = 0x5009,
119 MLX5_REG_PMPE = 0x5010,
120 MLX5_REG_PELC = 0x500e,
Majd Dibbinya124d132015-06-04 19:30:45 +0300121 MLX5_REG_PVLC = 0x500f,
Eran Ben Elisha94cb1eb2016-04-24 22:51:52 +0300122 MLX5_REG_PCMR = 0x5041,
Gal Pressmanbb641432016-04-24 22:51:54 +0300123 MLX5_REG_PMLP = 0x5002,
Gal Pressmancfdcbcea2016-12-08 15:52:00 +0200124 MLX5_REG_PCAM = 0x507f,
Eli Cohene126ba92013-07-07 17:25:49 +0300125 MLX5_REG_NODE_DESC = 0x6001,
126 MLX5_REG_HOST_ENDIANNESS = 0x7004,
Gal Pressmanbb641432016-04-24 22:51:54 +0300127 MLX5_REG_MCIA = 0x9014,
Gal Pressmanda54d242016-04-24 22:51:53 +0300128 MLX5_REG_MLCR = 0x902b,
Gal Pressman8ed1a632016-11-17 13:46:01 +0200129 MLX5_REG_MPCNT = 0x9051,
Eugenia Emantayevf9a1ef72016-10-10 16:05:53 +0300130 MLX5_REG_MTPPS = 0x9053,
131 MLX5_REG_MTPPSE = 0x9054,
Gal Pressmancfdcbcea2016-12-08 15:52:00 +0200132 MLX5_REG_MCAM = 0x907f,
Eli Cohene126ba92013-07-07 17:25:49 +0300133};
134
Huy Nguyen341c5ee2016-11-27 17:02:06 +0200135enum mlx5_dcbx_oper_mode {
136 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
137 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
138};
139
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200140enum {
141 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
142 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
143};
144
Haggai Erane420f0c2014-12-11 17:04:19 +0200145enum mlx5_page_fault_resume_flags {
146 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
147 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
148 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
149 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
150};
151
Eli Cohene126ba92013-07-07 17:25:49 +0300152enum dbg_rsc_type {
153 MLX5_DBG_RSC_QP,
154 MLX5_DBG_RSC_EQ,
155 MLX5_DBG_RSC_CQ,
156};
157
158struct mlx5_field_desc {
159 struct dentry *dent;
160 int i;
161};
162
163struct mlx5_rsc_debug {
164 struct mlx5_core_dev *dev;
165 void *object;
166 enum dbg_rsc_type type;
167 struct dentry *root;
168 struct mlx5_field_desc fields[0];
169};
170
171enum mlx5_dev_event {
172 MLX5_DEV_EVENT_SYS_ERROR,
173 MLX5_DEV_EVENT_PORT_UP,
174 MLX5_DEV_EVENT_PORT_DOWN,
175 MLX5_DEV_EVENT_PORT_INITIALIZED,
176 MLX5_DEV_EVENT_LID_CHANGE,
177 MLX5_DEV_EVENT_PKEY_CHANGE,
178 MLX5_DEV_EVENT_GUID_CHANGE,
179 MLX5_DEV_EVENT_CLIENT_REREG,
Eugenia Emantayevf9a1ef72016-10-10 16:05:53 +0300180 MLX5_DEV_EVENT_PPS,
Eli Cohene126ba92013-07-07 17:25:49 +0300181};
182
Rana Shahout4c916a72015-05-28 22:28:43 +0300183enum mlx5_port_status {
Achiad Shochat6fa1bca2015-08-16 16:04:50 +0300184 MLX5_PORT_UP = 1,
185 MLX5_PORT_DOWN = 2,
Rana Shahout4c916a72015-05-28 22:28:43 +0300186};
187
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200188enum mlx5_eq_type {
189 MLX5_EQ_TYPE_COMP,
190 MLX5_EQ_TYPE_ASYNC,
191#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
192 MLX5_EQ_TYPE_PF,
193#endif
194};
195
Eli Cohen2f5ff262017-01-03 23:55:21 +0200196struct mlx5_bfreg_info {
Eli Cohenb037c292017-01-03 23:55:26 +0200197 u32 *sys_pages;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200198 int num_low_latency_bfregs;
Eli Cohene126ba92013-07-07 17:25:49 +0300199 unsigned int *count;
Eli Cohene126ba92013-07-07 17:25:49 +0300200
201 /*
Eli Cohen2f5ff262017-01-03 23:55:21 +0200202 * protect bfreg allocation data structs
Eli Cohene126ba92013-07-07 17:25:49 +0300203 */
204 struct mutex lock;
Eli Cohen78c0f982014-01-30 13:49:48 +0200205 u32 ver;
Eli Cohenb037c292017-01-03 23:55:26 +0200206 bool lib_uar_4k;
207 u32 num_sys_pages;
Eli Cohene126ba92013-07-07 17:25:49 +0300208};
209
210struct mlx5_cmd_first {
211 __be32 data[4];
212};
213
214struct mlx5_cmd_msg {
215 struct list_head list;
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200216 struct cmd_msg_cache *parent;
Eli Cohene126ba92013-07-07 17:25:49 +0300217 u32 len;
218 struct mlx5_cmd_first first;
219 struct mlx5_cmd_mailbox *next;
220};
221
222struct mlx5_cmd_debug {
223 struct dentry *dbg_root;
224 struct dentry *dbg_in;
225 struct dentry *dbg_out;
226 struct dentry *dbg_outlen;
227 struct dentry *dbg_status;
228 struct dentry *dbg_run;
229 void *in_msg;
230 void *out_msg;
231 u8 status;
232 u16 inlen;
233 u16 outlen;
234};
235
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200236struct cmd_msg_cache {
Eli Cohene126ba92013-07-07 17:25:49 +0300237 /* protect block chain allocations
238 */
239 spinlock_t lock;
240 struct list_head head;
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200241 unsigned int max_inbox_size;
242 unsigned int num_ent;
Eli Cohene126ba92013-07-07 17:25:49 +0300243};
244
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200245enum {
246 MLX5_NUM_COMMAND_CACHES = 5,
Eli Cohene126ba92013-07-07 17:25:49 +0300247};
248
249struct mlx5_cmd_stats {
250 u64 sum;
251 u64 n;
252 struct dentry *root;
253 struct dentry *avg;
254 struct dentry *count;
255 /* protect command average calculations */
256 spinlock_t lock;
257};
258
259struct mlx5_cmd {
Eli Cohen64599cc2015-04-02 17:07:25 +0300260 void *cmd_alloc_buf;
261 dma_addr_t alloc_dma;
262 int alloc_size;
Eli Cohene126ba92013-07-07 17:25:49 +0300263 void *cmd_buf;
264 dma_addr_t dma;
265 u16 cmdif_rev;
266 u8 log_sz;
267 u8 log_stride;
268 int max_reg_cmds;
269 int events;
270 u32 __iomem *vector;
271
272 /* protect command queue allocations
273 */
274 spinlock_t alloc_lock;
275
276 /* protect token allocations
277 */
278 spinlock_t token_lock;
279 u8 token;
280 unsigned long bitmask;
281 char wq_name[MLX5_CMD_WQ_MAX_NAME];
282 struct workqueue_struct *wq;
283 struct semaphore sem;
284 struct semaphore pages_sem;
285 int mode;
286 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
287 struct pci_pool *pool;
288 struct mlx5_cmd_debug dbg;
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200289 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
Eli Cohene126ba92013-07-07 17:25:49 +0300290 int checksum_disabled;
291 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
292};
293
294struct mlx5_port_caps {
295 int gid_table_len;
296 int pkey_table_len;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300297 u8 ext_port_cap;
Eli Cohene126ba92013-07-07 17:25:49 +0300298};
299
300struct mlx5_cmd_mailbox {
301 void *buf;
302 dma_addr_t dma;
303 struct mlx5_cmd_mailbox *next;
304};
305
306struct mlx5_buf_list {
307 void *buf;
308 dma_addr_t map;
309};
310
311struct mlx5_buf {
312 struct mlx5_buf_list direct;
Eli Cohene126ba92013-07-07 17:25:49 +0300313 int npages;
Eli Cohene126ba92013-07-07 17:25:49 +0300314 int size;
Jack Morgensteinf241e742014-07-28 23:30:23 +0300315 u8 page_shift;
Eli Cohene126ba92013-07-07 17:25:49 +0300316};
317
Tariq Toukan1c1b5222016-11-30 17:59:37 +0200318struct mlx5_frag_buf {
319 struct mlx5_buf_list *frags;
320 int npages;
321 int size;
322 u8 page_shift;
323};
324
Matan Barak94c68252016-04-17 17:08:40 +0300325struct mlx5_eq_tasklet {
326 struct list_head list;
327 struct list_head process_list;
328 struct tasklet_struct task;
329 /* lock on completion tasklet list */
330 spinlock_t lock;
331};
332
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200333struct mlx5_eq_pagefault {
334 struct work_struct work;
335 /* Pagefaults lock */
336 spinlock_t lock;
337 struct workqueue_struct *wq;
338 mempool_t *pool;
339};
340
Eli Cohene126ba92013-07-07 17:25:49 +0300341struct mlx5_eq {
342 struct mlx5_core_dev *dev;
343 __be32 __iomem *doorbell;
344 u32 cons_index;
345 struct mlx5_buf buf;
346 int size;
Doron Tsur0b6e26c2016-01-17 11:25:47 +0200347 unsigned int irqn;
Eli Cohene126ba92013-07-07 17:25:49 +0300348 u8 eqn;
349 int nent;
350 u64 mask;
Eli Cohene126ba92013-07-07 17:25:49 +0300351 struct list_head list;
352 int index;
353 struct mlx5_rsc_debug *dbg;
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200354 enum mlx5_eq_type type;
355 union {
356 struct mlx5_eq_tasklet tasklet_ctx;
357#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
358 struct mlx5_eq_pagefault pf_ctx;
359#endif
360 };
Eli Cohene126ba92013-07-07 17:25:49 +0300361};
362
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200363struct mlx5_core_psv {
364 u32 psv_idx;
365 struct psv_layout {
366 u32 pd;
367 u16 syndrome;
368 u16 reserved;
369 u16 bg;
370 u16 app_tag;
371 u32 ref_tag;
372 } psv;
373};
374
375struct mlx5_core_sig_ctx {
376 struct mlx5_core_psv psv_memory;
377 struct mlx5_core_psv psv_wire;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200378 struct ib_sig_err err_item;
379 bool sig_status_checked;
380 bool sig_err_exists;
381 u32 sigerr_count;
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200382};
Eli Cohene126ba92013-07-07 17:25:49 +0300383
Artemy Kovalyovaa8e08d2017-01-02 11:37:48 +0200384enum {
385 MLX5_MKEY_MR = 1,
386 MLX5_MKEY_MW,
387};
388
Matan Baraka606b0f2016-02-29 18:05:28 +0200389struct mlx5_core_mkey {
Eli Cohene126ba92013-07-07 17:25:49 +0300390 u64 iova;
391 u64 size;
392 u32 key;
393 u32 pd;
Artemy Kovalyovaa8e08d2017-01-02 11:37:48 +0200394 u32 type;
Eli Cohene126ba92013-07-07 17:25:49 +0300395};
396
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200397#define MLX5_24BIT_MASK ((1 << 24) - 1)
398
Eli Cohen59033252014-10-02 12:19:45 +0300399enum mlx5_res_type {
majd@mellanox.come2013b22016-01-14 19:13:00 +0200400 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
401 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
402 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
403 MLX5_RES_SRQ = 3,
404 MLX5_RES_XSRQ = 4,
Eli Cohen59033252014-10-02 12:19:45 +0300405};
406
407struct mlx5_core_rsc_common {
408 enum mlx5_res_type res;
409 atomic_t refcount;
410 struct completion free;
411};
412
Eli Cohene126ba92013-07-07 17:25:49 +0300413struct mlx5_core_srq {
Haggai Abramonvsky01949d02015-06-04 19:30:38 +0300414 struct mlx5_core_rsc_common common; /* must be first */
Eli Cohene126ba92013-07-07 17:25:49 +0300415 u32 srqn;
416 int max;
417 int max_gs;
418 int max_avail_gather;
419 int wqe_shift;
420 void (*event) (struct mlx5_core_srq *, enum mlx5_event);
421
422 atomic_t refcount;
423 struct completion free;
424};
425
426struct mlx5_eq_table {
427 void __iomem *update_ci;
428 void __iomem *update_arm_ci;
Saeed Mahameed233d05d2015-04-02 17:07:32 +0300429 struct list_head comp_eqs_list;
Eli Cohene126ba92013-07-07 17:25:49 +0300430 struct mlx5_eq pages_eq;
431 struct mlx5_eq async_eq;
432 struct mlx5_eq cmd_eq;
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200433#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
434 struct mlx5_eq pfault_eq;
435#endif
Eli Cohene126ba92013-07-07 17:25:49 +0300436 int num_comp_vectors;
437 /* protect EQs list
438 */
439 spinlock_t lock;
440};
441
Eli Cohena6d51b62017-01-03 23:55:23 +0200442struct mlx5_uars_page {
Eli Cohene126ba92013-07-07 17:25:49 +0300443 void __iomem *map;
Eli Cohena6d51b62017-01-03 23:55:23 +0200444 bool wc;
445 u32 index;
446 struct list_head list;
447 unsigned int bfregs;
448 unsigned long *reg_bitmap; /* for non fast path bf regs */
449 unsigned long *fp_bitmap;
450 unsigned int reg_avail;
451 unsigned int fp_avail;
452 struct kref ref_count;
453 struct mlx5_core_dev *mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300454};
455
Eli Cohena6d51b62017-01-03 23:55:23 +0200456struct mlx5_bfreg_head {
457 /* protect blue flame registers allocations */
458 struct mutex lock;
459 struct list_head list;
460};
461
462struct mlx5_bfreg_data {
463 struct mlx5_bfreg_head reg_head;
464 struct mlx5_bfreg_head wc_head;
465};
466
467struct mlx5_sq_bfreg {
468 void __iomem *map;
469 struct mlx5_uars_page *up;
470 bool wc;
471 u32 index;
472 unsigned int offset;
473};
Eli Cohene126ba92013-07-07 17:25:49 +0300474
475struct mlx5_core_health {
476 struct health_buffer __iomem *health;
477 __be32 __iomem *health_counter;
478 struct timer_list timer;
Eli Cohene126ba92013-07-07 17:25:49 +0300479 u32 prev;
480 int miss_counter;
Eli Cohenfd76ee42015-10-14 17:43:45 +0300481 bool sick;
Mohamad Haj Yahia05ac2c02016-10-25 18:36:33 +0300482 /* wq spinlock to synchronize draining */
483 spinlock_t wq_lock;
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300484 struct workqueue_struct *wq;
Mohamad Haj Yahia05ac2c02016-10-25 18:36:33 +0300485 unsigned long flags;
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300486 struct work_struct work;
Mohamad Haj Yahia04c0c1ab2016-10-25 18:36:34 +0300487 struct delayed_work recover_work;
Eli Cohene126ba92013-07-07 17:25:49 +0300488};
489
490struct mlx5_cq_table {
491 /* protect radix tree
492 */
493 spinlock_t lock;
494 struct radix_tree_root tree;
495};
496
497struct mlx5_qp_table {
498 /* protect radix tree
499 */
500 spinlock_t lock;
501 struct radix_tree_root tree;
502};
503
504struct mlx5_srq_table {
505 /* protect radix tree
506 */
507 spinlock_t lock;
508 struct radix_tree_root tree;
509};
510
Matan Baraka606b0f2016-02-29 18:05:28 +0200511struct mlx5_mkey_table {
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200512 /* protect radix tree
513 */
514 rwlock_t lock;
515 struct radix_tree_root tree;
516};
517
Eli Cohenfc50db92015-12-01 18:03:09 +0200518struct mlx5_vf_context {
519 int enabled;
520};
521
522struct mlx5_core_sriov {
523 struct mlx5_vf_context *vfs_ctx;
524 int num_vfs;
525 int enabled_vfs;
526};
527
Saeed Mahameeddb058a12015-05-28 22:28:39 +0300528struct mlx5_irq_info {
529 cpumask_var_t mask;
530 char name[MLX5_MAX_IRQ_NAME];
531};
532
Amir Vadai43a335e2016-05-13 12:55:41 +0000533struct mlx5_fc_stats {
Amir Vadai29cc6672016-07-14 10:32:37 +0300534 struct rb_root counters;
Amir Vadai43a335e2016-05-13 12:55:41 +0000535 struct list_head addlist;
536 /* protect addlist add/splice operations */
537 spinlock_t addlist_lock;
538
539 struct workqueue_struct *wq;
540 struct delayed_work work;
541 unsigned long next_query;
542};
543
Saeed Mahameed073bb182015-12-01 18:03:18 +0200544struct mlx5_eswitch;
Aviv Heller7907f232016-04-17 16:57:32 +0300545struct mlx5_lag;
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200546struct mlx5_pagefault;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200547
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +0300548struct mlx5_rl_entry {
549 u32 rate;
550 u16 index;
551 u16 refcount;
552};
553
554struct mlx5_rl_table {
555 /* protect rate limit table */
556 struct mutex rl_lock;
557 u16 max_size;
558 u32 max_rate;
559 u32 min_rate;
560 struct mlx5_rl_entry *rl_entry;
561};
562
Huy Nguyend4eb4cd2016-11-17 13:45:57 +0200563enum port_module_event_status_type {
564 MLX5_MODULE_STATUS_PLUGGED = 0x1,
565 MLX5_MODULE_STATUS_UNPLUGGED = 0x2,
566 MLX5_MODULE_STATUS_ERROR = 0x3,
567 MLX5_MODULE_STATUS_NUM = 0x3,
568};
569
570enum port_module_event_error_type {
571 MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED,
572 MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE,
573 MLX5_MODULE_EVENT_ERROR_BUS_STUCK,
574 MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT,
575 MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST,
576 MLX5_MODULE_EVENT_ERROR_UNKNOWN_IDENTIFIER,
577 MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE,
578 MLX5_MODULE_EVENT_ERROR_BAD_CABLE,
579 MLX5_MODULE_EVENT_ERROR_UNKNOWN,
580 MLX5_MODULE_EVENT_ERROR_NUM,
581};
582
583struct mlx5_port_module_event_stats {
584 u64 status_counters[MLX5_MODULE_STATUS_NUM];
585 u64 error_counters[MLX5_MODULE_EVENT_ERROR_NUM];
586};
587
Eli Cohene126ba92013-07-07 17:25:49 +0300588struct mlx5_priv {
589 char name[MLX5_MAX_NAME_LEN];
590 struct mlx5_eq_table eq_table;
Saeed Mahameeddb058a12015-05-28 22:28:39 +0300591 struct msix_entry *msix_arr;
592 struct mlx5_irq_info *irq_info;
Eli Cohene126ba92013-07-07 17:25:49 +0300593
594 /* pages stuff */
595 struct workqueue_struct *pg_wq;
596 struct rb_root page_root;
597 int fw_pages;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200598 atomic_t reg_pages;
Eli Cohenbf0bf772013-10-23 09:53:19 +0300599 struct list_head free_list;
Eli Cohenfc50db92015-12-01 18:03:09 +0200600 int vfs_pages;
Eli Cohene126ba92013-07-07 17:25:49 +0300601
602 struct mlx5_core_health health;
603
604 struct mlx5_srq_table srq_table;
605
606 /* start: qp staff */
607 struct mlx5_qp_table qp_table;
608 struct dentry *qp_debugfs;
609 struct dentry *eq_debugfs;
610 struct dentry *cq_debugfs;
611 struct dentry *cmdif_debugfs;
612 /* end: qp staff */
613
614 /* start: cq staff */
615 struct mlx5_cq_table cq_table;
616 /* end: cq staff */
617
Matan Baraka606b0f2016-02-29 18:05:28 +0200618 /* start: mkey staff */
619 struct mlx5_mkey_table mkey_table;
620 /* end: mkey staff */
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200621
Eli Cohene126ba92013-07-07 17:25:49 +0300622 /* start: alloc staff */
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300623 /* protect buffer alocation according to numa node */
624 struct mutex alloc_mutex;
625 int numa_node;
626
Eli Cohene126ba92013-07-07 17:25:49 +0300627 struct mutex pgdir_mutex;
628 struct list_head pgdir_list;
629 /* end: alloc staff */
630 struct dentry *dbg_root;
631
632 /* protect mkey key part */
633 spinlock_t mkey_lock;
634 u8 mkey_key;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300635
636 struct list_head dev_list;
637 struct list_head ctx_list;
638 spinlock_t ctx_lock;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200639
Maor Gottliebfba53f72016-07-04 17:23:06 +0300640 struct mlx5_flow_steering *steering;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200641 struct mlx5_eswitch *eswitch;
Eli Cohenfc50db92015-12-01 18:03:09 +0200642 struct mlx5_core_sriov sriov;
Aviv Heller7907f232016-04-17 16:57:32 +0300643 struct mlx5_lag *lag;
Eli Cohenfc50db92015-12-01 18:03:09 +0200644 unsigned long pci_dev_data;
Amir Vadai43a335e2016-05-13 12:55:41 +0000645 struct mlx5_fc_stats fc_stats;
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +0300646 struct mlx5_rl_table rl_table;
Huy Nguyend4eb4cd2016-11-17 13:45:57 +0200647
648 struct mlx5_port_module_event_stats pme_stats;
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200649
650#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
651 void (*pfault)(struct mlx5_core_dev *dev,
652 void *context,
653 struct mlx5_pagefault *pfault);
654 void *pfault_ctx;
655 struct srcu_struct pfault_srcu;
656#endif
Eli Cohena6d51b62017-01-03 23:55:23 +0200657 struct mlx5_bfreg_data bfregs;
Eli Cohen01187172017-01-03 23:55:24 +0200658 struct mlx5_uars_page *uar;
Eli Cohene126ba92013-07-07 17:25:49 +0300659};
660
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300661enum mlx5_device_state {
662 MLX5_DEVICE_STATE_UP,
663 MLX5_DEVICE_STATE_INTERNAL_ERROR,
664};
665
666enum mlx5_interface_state {
Majd Dibbiny5fc71972016-04-22 00:33:07 +0300667 MLX5_INTERFACE_STATE_DOWN = BIT(0),
668 MLX5_INTERFACE_STATE_UP = BIT(1),
669 MLX5_INTERFACE_STATE_SHUTDOWN = BIT(2),
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300670};
671
672enum mlx5_pci_status {
673 MLX5_PCI_STATUS_DISABLED,
674 MLX5_PCI_STATUS_ENABLED,
675};
676
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200677enum mlx5_pagefault_type_flags {
678 MLX5_PFAULT_REQUESTOR = 1 << 0,
679 MLX5_PFAULT_WRITE = 1 << 1,
680 MLX5_PFAULT_RDMA = 1 << 2,
681};
682
683/* Contains the details of a pagefault. */
684struct mlx5_pagefault {
685 u32 bytes_committed;
686 u32 token;
687 u8 event_subtype;
688 u8 type;
689 union {
690 /* Initiator or send message responder pagefault details. */
691 struct {
692 /* Received packet size, only valid for responders. */
693 u32 packet_size;
694 /*
695 * Number of resource holding WQE, depends on type.
696 */
697 u32 wq_num;
698 /*
699 * WQE index. Refers to either the send queue or
700 * receive queue, according to event_subtype.
701 */
702 u16 wqe_index;
703 } wqe;
704 /* RDMA responder pagefault details */
705 struct {
706 u32 r_key;
707 /*
708 * Received packet size, minimal size page fault
709 * resolution required for forward progress.
710 */
711 u32 packet_size;
712 u32 rdma_op_len;
713 u64 rdma_va;
714 } rdma;
715 };
716
717 struct mlx5_eq *eq;
718 struct work_struct work;
719};
720
Hadar Hen Zionb50d2922016-07-01 14:51:04 +0300721struct mlx5_td {
722 struct list_head tirs_list;
723 u32 tdn;
724};
725
726struct mlx5e_resources {
Hadar Hen Zionb50d2922016-07-01 14:51:04 +0300727 u32 pdn;
728 struct mlx5_td td;
729 struct mlx5_core_mkey mkey;
730};
731
Eli Cohene126ba92013-07-07 17:25:49 +0300732struct mlx5_core_dev {
733 struct pci_dev *pdev;
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300734 /* sync pci state */
735 struct mutex pci_status_mutex;
736 enum mlx5_pci_status pci_status;
Eli Cohene126ba92013-07-07 17:25:49 +0300737 u8 rev_id;
738 char board_id[MLX5_BOARD_ID_LEN];
739 struct mlx5_cmd cmd;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300740 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
741 u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
742 u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
Gal Pressman71862562016-12-08 16:03:31 +0200743 struct {
744 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
745 u32 mcam[MLX5_ST_SZ_DW(mcam_reg)];
746 } caps;
Eli Cohene126ba92013-07-07 17:25:49 +0300747 phys_addr_t iseg_base;
748 struct mlx5_init_seg __iomem *iseg;
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300749 enum mlx5_device_state state;
750 /* sync interface state */
751 struct mutex intf_state_mutex;
Majd Dibbiny5fc71972016-04-22 00:33:07 +0300752 unsigned long intf_state;
Eli Cohene126ba92013-07-07 17:25:49 +0300753 void (*event) (struct mlx5_core_dev *dev,
754 enum mlx5_dev_event event,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +0300755 unsigned long param);
Eli Cohene126ba92013-07-07 17:25:49 +0300756 struct mlx5_priv priv;
757 struct mlx5_profile *profile;
758 atomic_t num_qps;
Amir Vadaif62b8bb2015-05-28 22:28:48 +0300759 u32 issi;
Hadar Hen Zionb50d2922016-07-01 14:51:04 +0300760 struct mlx5e_resources mlx5e_res;
Maor Gottlieb5a7b27e2016-04-29 01:36:39 +0300761#ifdef CONFIG_RFS_ACCEL
762 struct cpu_rmap *rmap;
763#endif
Eli Cohene126ba92013-07-07 17:25:49 +0300764};
765
766struct mlx5_db {
767 __be32 *db;
768 union {
769 struct mlx5_db_pgdir *pgdir;
770 struct mlx5_ib_user_db_page *user_page;
771 } u;
772 dma_addr_t dma;
773 int index;
774};
775
776enum {
Eli Cohene126ba92013-07-07 17:25:49 +0300777 MLX5_COMP_EQ_SIZE = 1024,
778};
779
Saeed Mahameedadb0c952015-05-28 22:28:42 +0300780enum {
781 MLX5_PTYS_IB = 1 << 0,
782 MLX5_PTYS_EN = 1 << 2,
783};
784
Eli Cohene126ba92013-07-07 17:25:49 +0300785typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
786
787struct mlx5_cmd_work_ent {
788 struct mlx5_cmd_msg *in;
789 struct mlx5_cmd_msg *out;
Eli Cohen746b5582013-10-23 09:53:14 +0300790 void *uout;
791 int uout_size;
Eli Cohene126ba92013-07-07 17:25:49 +0300792 mlx5_cmd_cbk_t callback;
Mohamad Haj Yahia65ee6702016-06-30 17:34:43 +0300793 struct delayed_work cb_timeout_work;
Eli Cohene126ba92013-07-07 17:25:49 +0300794 void *context;
Eli Cohen746b5582013-10-23 09:53:14 +0300795 int idx;
Eli Cohene126ba92013-07-07 17:25:49 +0300796 struct completion done;
797 struct mlx5_cmd *cmd;
798 struct work_struct work;
799 struct mlx5_cmd_layout *lay;
800 int ret;
801 int page_queue;
802 u8 status;
803 u8 token;
Thomas Gleixner14a70042014-07-16 21:04:44 +0000804 u64 ts1;
805 u64 ts2;
Eli Cohen746b5582013-10-23 09:53:14 +0300806 u16 op;
Eli Cohene126ba92013-07-07 17:25:49 +0300807};
808
809struct mlx5_pas {
810 u64 pa;
811 u8 log_sz;
812};
813
Majd Dibbiny707c4602015-06-04 19:30:41 +0300814enum port_state_policy {
Eli Coheneff901d2016-03-11 22:58:42 +0200815 MLX5_POLICY_DOWN = 0,
816 MLX5_POLICY_UP = 1,
817 MLX5_POLICY_FOLLOW = 2,
818 MLX5_POLICY_INVALID = 0xffffffff
Majd Dibbiny707c4602015-06-04 19:30:41 +0300819};
820
821enum phy_port_state {
822 MLX5_AAA_111
823};
824
825struct mlx5_hca_vport_context {
826 u32 field_select;
827 bool sm_virt_aware;
828 bool has_smi;
829 bool has_raw;
830 enum port_state_policy policy;
831 enum phy_port_state phys_state;
832 enum ib_port_state vport_state;
833 u8 port_physical_state;
834 u64 sys_image_guid;
835 u64 port_guid;
836 u64 node_guid;
837 u32 cap_mask1;
838 u32 cap_mask1_perm;
839 u32 cap_mask2;
840 u32 cap_mask2_perm;
841 u16 lid;
842 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
843 u8 lmc;
844 u8 subnet_timeout;
845 u16 sm_lid;
846 u8 sm_sl;
847 u16 qkey_violation_counter;
848 u16 pkey_violation_counter;
849 bool grh_required;
850};
851
Eli Cohene126ba92013-07-07 17:25:49 +0300852static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset)
853{
Eli Cohene126ba92013-07-07 17:25:49 +0300854 return buf->direct.buf + offset;
Eli Cohene126ba92013-07-07 17:25:49 +0300855}
856
857extern struct workqueue_struct *mlx5_core_wq;
858
859#define STRUCT_FIELD(header, field) \
860 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
861 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
862
Eli Cohene126ba92013-07-07 17:25:49 +0300863static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
864{
865 return pci_get_drvdata(pdev);
866}
867
868extern struct dentry *mlx5_debugfs_root;
869
870static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
871{
872 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
873}
874
875static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
876{
877 return ioread32be(&dev->iseg->fw_rev) >> 16;
878}
879
880static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
881{
882 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
883}
884
885static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
886{
887 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
888}
889
890static inline void *mlx5_vzalloc(unsigned long size)
891{
892 void *rtn;
893
894 rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN);
895 if (!rtn)
896 rtn = vzalloc(size);
897 return rtn;
898}
899
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200900static inline u32 mlx5_base_mkey(const u32 key)
901{
902 return key & 0xffffff00u;
903}
904
Eli Cohene126ba92013-07-07 17:25:49 +0300905int mlx5_cmd_init(struct mlx5_core_dev *dev);
906void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
907void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
908void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
Saeed Mahameedc4f287c2016-07-19 20:17:12 +0300909
Eli Cohene126ba92013-07-07 17:25:49 +0300910int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
911 int out_size);
Eli Cohen746b5582013-10-23 09:53:14 +0300912int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
913 void *out, int out_size, mlx5_cmd_cbk_t callback,
914 void *context);
Saeed Mahameedc4f287c2016-07-19 20:17:12 +0300915void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
916
917int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
Eli Cohene126ba92013-07-07 17:25:49 +0300918int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
919int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300920void mlx5_health_cleanup(struct mlx5_core_dev *dev);
921int mlx5_health_init(struct mlx5_core_dev *dev);
Eli Cohene126ba92013-07-07 17:25:49 +0300922void mlx5_start_health_poll(struct mlx5_core_dev *dev);
923void mlx5_stop_health_poll(struct mlx5_core_dev *dev);
Mohamad Haj Yahia05ac2c02016-10-25 18:36:33 +0300924void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300925int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
926 struct mlx5_buf *buf, int node);
Amir Vadai64ffaa22015-05-28 22:28:38 +0300927int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf);
Eli Cohene126ba92013-07-07 17:25:49 +0300928void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
Tariq Toukan1c1b5222016-11-30 17:59:37 +0200929int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
930 struct mlx5_frag_buf *buf, int node);
931void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
Eli Cohene126ba92013-07-07 17:25:49 +0300932struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
933 gfp_t flags, int npages);
934void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
935 struct mlx5_cmd_mailbox *head);
936int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
Artemy Kovalyovaf1ba292016-06-17 15:33:32 +0300937 struct mlx5_srq_attr *in);
Eli Cohene126ba92013-07-07 17:25:49 +0300938int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
939int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
Artemy Kovalyovaf1ba292016-06-17 15:33:32 +0300940 struct mlx5_srq_attr *out);
Eli Cohene126ba92013-07-07 17:25:49 +0300941int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
942 u16 lwm, int is_srq);
Matan Baraka606b0f2016-02-29 18:05:28 +0200943void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
944void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300945int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
946 struct mlx5_core_mkey *mkey,
947 u32 *in, int inlen,
948 u32 *out, int outlen,
949 mlx5_cmd_cbk_t callback, void *context);
Matan Baraka606b0f2016-02-29 18:05:28 +0200950int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
951 struct mlx5_core_mkey *mkey,
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300952 u32 *in, int inlen);
Matan Baraka606b0f2016-02-29 18:05:28 +0200953int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
954 struct mlx5_core_mkey *mkey);
955int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300956 u32 *out, int outlen);
Matan Baraka606b0f2016-02-29 18:05:28 +0200957int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey,
Eli Cohene126ba92013-07-07 17:25:49 +0300958 u32 *mkey);
959int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
960int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
Ira Weinya97e2d82015-05-31 17:15:30 -0400961int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
Jack Morgensteinf241e742014-07-28 23:30:23 +0300962 u16 opmod, u8 port);
Eli Cohene126ba92013-07-07 17:25:49 +0300963void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
964void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
965int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
966void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
967void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
Moshe Lazer0a324f312013-08-14 17:46:48 +0300968 s32 npages);
Eli Cohencd23b142013-07-18 15:31:08 +0300969int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
Eli Cohene126ba92013-07-07 17:25:49 +0300970int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
971void mlx5_register_debugfs(void);
972void mlx5_unregister_debugfs(void);
973int mlx5_eq_init(struct mlx5_core_dev *dev);
974void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
975void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
Tariq Toukan1c1b5222016-11-30 17:59:37 +0200976void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
Eli Cohene126ba92013-07-07 17:25:49 +0300977void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
Eli Cohen59033252014-10-02 12:19:45 +0300978void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
Eli Cohene126ba92013-07-07 17:25:49 +0300979void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
980struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
Eli Cohen020446e2015-10-08 17:13:58 +0300981void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec);
Eli Cohene126ba92013-07-07 17:25:49 +0300982void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
983int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200984 int nent, u64 mask, const char *name,
Eli Cohen01187172017-01-03 23:55:24 +0200985 enum mlx5_eq_type type);
Eli Cohene126ba92013-07-07 17:25:49 +0300986int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
987int mlx5_start_eqs(struct mlx5_core_dev *dev);
988int mlx5_stop_eqs(struct mlx5_core_dev *dev);
Doron Tsur0b6e26c2016-01-17 11:25:47 +0200989int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
990 unsigned int *irqn);
Eli Cohene126ba92013-07-07 17:25:49 +0300991int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
992int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
993
994int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
995void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
996int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
997 int size_in, void *data_out, int size_out,
998 u16 reg_num, int arg, int write);
Saeed Mahameedadb0c952015-05-28 22:28:42 +0300999
Eli Cohene126ba92013-07-07 17:25:49 +03001000int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1001void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1002int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
Saeed Mahameed73b626c2016-07-16 03:26:15 +03001003 u32 *out, int outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03001004int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
1005void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
1006int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
1007void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
1008int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
Saeed Mahameed311c7c72015-07-23 23:35:57 +03001009int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1010 int node);
Eli Cohene126ba92013-07-07 17:25:49 +03001011void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1012
Eli Cohene126ba92013-07-07 17:25:49 +03001013const char *mlx5_command_str(int command);
1014int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
1015void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
Sagi Grimberg3121e3c2014-02-23 14:19:06 +02001016int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1017 int npsvs, u32 *sig_index);
1018int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
Eli Cohen59033252014-10-02 12:19:45 +03001019void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
Haggai Erane420f0c2014-12-11 17:04:19 +02001020int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1021 struct mlx5_odp_caps *odp_caps);
Meny Yossefi1c64bf62016-02-18 18:15:00 +02001022int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
1023 u8 port_num, void *out, size_t sz);
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02001024#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1025int mlx5_core_page_fault_resume(struct mlx5_core_dev *dev, u32 token,
1026 u32 wq_num, u8 type, int error);
1027#endif
Eli Cohene126ba92013-07-07 17:25:49 +03001028
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +03001029int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1030void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
1031int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u16 *index);
1032void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate);
1033bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
Eli Cohena6d51b62017-01-03 23:55:23 +02001034int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1035 bool map_wc, bool fast_path);
1036void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +03001037
Eli Cohene3297242015-10-14 17:43:47 +03001038static inline int fw_initializing(struct mlx5_core_dev *dev)
1039{
1040 return ioread32be(&dev->iseg->initializing) >> 31;
1041}
1042
Eli Cohene126ba92013-07-07 17:25:49 +03001043static inline u32 mlx5_mkey_to_idx(u32 mkey)
1044{
1045 return mkey >> 8;
1046}
1047
1048static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1049{
1050 return mkey_idx << 8;
1051}
1052
Eli Cohen746b5582013-10-23 09:53:14 +03001053static inline u8 mlx5_mkey_variant(u32 mkey)
1054{
1055 return mkey & 0xff;
1056}
1057
Eli Cohene126ba92013-07-07 17:25:49 +03001058enum {
1059 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
Eli Cohenc1868b82013-09-11 16:35:25 +03001060 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
Eli Cohene126ba92013-07-07 17:25:49 +03001061};
1062
1063enum {
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001064 MAX_MR_CACHE_ENTRIES = 21,
Eli Cohene126ba92013-07-07 17:25:49 +03001065};
1066
Saeed Mahameed64613d942015-04-02 17:07:34 +03001067enum {
1068 MLX5_INTERFACE_PROTOCOL_IB = 0,
1069 MLX5_INTERFACE_PROTOCOL_ETH = 1,
1070};
1071
Jack Morgenstein9603b612014-07-28 23:30:22 +03001072struct mlx5_interface {
1073 void * (*add)(struct mlx5_core_dev *dev);
1074 void (*remove)(struct mlx5_core_dev *dev, void *context);
Mohamad Haj Yahia737a2342016-09-09 17:35:19 +03001075 int (*attach)(struct mlx5_core_dev *dev, void *context);
1076 void (*detach)(struct mlx5_core_dev *dev, void *context);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001077 void (*event)(struct mlx5_core_dev *dev, void *context,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03001078 enum mlx5_dev_event event, unsigned long param);
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02001079 void (*pfault)(struct mlx5_core_dev *dev,
1080 void *context,
1081 struct mlx5_pagefault *pfault);
Saeed Mahameed64613d942015-04-02 17:07:34 +03001082 void * (*get_dev)(void *context);
1083 int protocol;
Jack Morgenstein9603b612014-07-28 23:30:22 +03001084 struct list_head list;
1085};
1086
Saeed Mahameed64613d942015-04-02 17:07:34 +03001087void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001088int mlx5_register_interface(struct mlx5_interface *intf);
1089void mlx5_unregister_interface(struct mlx5_interface *intf);
Majd Dibbiny211e6c82015-06-04 19:30:42 +03001090int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001091
Aviv Heller3bc34f3b2016-05-09 10:38:42 +00001092int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1093int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
Aviv Heller7907f232016-04-17 16:57:32 +03001094bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
Aviv Heller6a320472016-05-09 11:06:44 +00001095struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
Eli Cohen01187172017-01-03 23:55:24 +02001096struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1097void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
Aviv Heller7907f232016-04-17 16:57:32 +03001098
Eli Cohene126ba92013-07-07 17:25:49 +03001099struct mlx5_profile {
1100 u64 mask;
Jack Morgensteinf241e742014-07-28 23:30:23 +03001101 u8 log_max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +03001102 struct {
1103 int size;
1104 int limit;
1105 } mr_cache[MAX_MR_CACHE_ENTRIES];
1106};
1107
Eli Cohenfc50db92015-12-01 18:03:09 +02001108enum {
1109 MLX5_PCI_DEV_IS_VF = 1 << 0,
1110};
1111
1112static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
1113{
1114 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
1115}
1116
Majd Dibbiny707c4602015-06-04 19:30:41 +03001117static inline int mlx5_get_gid_table_len(u16 param)
1118{
1119 if (param > 4) {
1120 pr_warn("gid table length is zero\n");
1121 return 0;
1122 }
1123
1124 return 8 * (1 << param);
1125}
1126
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +03001127static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1128{
1129 return !!(dev->priv.rl_table.max_size);
1130}
1131
Eli Cohen020446e2015-10-08 17:13:58 +03001132enum {
1133 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1134};
1135
Eli Cohene126ba92013-07-07 17:25:49 +03001136#endif /* MLX5_DRIVER_H */