blob: 70088bb3fb53abfec69201eaaad57a016a5eb281 [file] [log] [blame]
Russell Kingc41b16f2011-01-19 15:32:15 +00001/*
2 * Support for Versatile FPGA-based IRQ controllers
3 */
Linus Walleij3a6ca8c2012-10-27 01:05:06 +02004#include <linux/bitops.h>
Russell Kingc41b16f2011-01-19 15:32:15 +00005#include <linux/irq.h>
6#include <linux/io.h>
Joel Porquet41a83e062015-07-07 17:11:46 -04007#include <linux/irqchip.h>
Linus Walleij2389d502012-10-31 22:04:31 +01008#include <linux/irqchip/versatile-fpga.h>
Linus Walleij3108e6a2012-04-28 14:33:47 +01009#include <linux/irqdomain.h>
10#include <linux/module.h>
Linus Walleij9bc15032012-09-06 09:07:57 +010011#include <linux/of.h>
12#include <linux/of_address.h>
Linus Walleijbdd272c2013-10-04 15:15:35 +020013#include <linux/of_irq.h>
Russell Kingc41b16f2011-01-19 15:32:15 +000014
Linus Walleij3108e6a2012-04-28 14:33:47 +010015#include <asm/exception.h>
Russell Kingc41b16f2011-01-19 15:32:15 +000016#include <asm/mach/irq.h>
Russell Kingc41b16f2011-01-19 15:32:15 +000017
18#define IRQ_STATUS 0x00
19#define IRQ_RAW_STATUS 0x04
20#define IRQ_ENABLE_SET 0x08
21#define IRQ_ENABLE_CLEAR 0x0c
Linus Walleij9bc15032012-09-06 09:07:57 +010022#define INT_SOFT_SET 0x10
23#define INT_SOFT_CLEAR 0x14
24#define FIQ_STATUS 0x20
25#define FIQ_RAW_STATUS 0x24
26#define FIQ_ENABLE 0x28
27#define FIQ_ENABLE_SET 0x28
28#define FIQ_ENABLE_CLEAR 0x2C
Russell Kingc41b16f2011-01-19 15:32:15 +000029
Rob Herring59318462014-03-03 09:15:18 -060030#define PIC_ENABLES 0x20 /* set interrupt pass through bits */
31
Linus Walleij3108e6a2012-04-28 14:33:47 +010032/**
33 * struct fpga_irq_data - irq data container for the FPGA IRQ controller
34 * @base: memory offset in virtual memory
Linus Walleij3108e6a2012-04-28 14:33:47 +010035 * @chip: chip container for this instance
36 * @domain: IRQ domain for this instance
37 * @valid: mask for valid IRQs on this controller
38 * @used_irqs: number of active IRQs on this controller
39 */
40struct fpga_irq_data {
41 void __iomem *base;
Linus Walleij3108e6a2012-04-28 14:33:47 +010042 struct irq_chip chip;
43 u32 valid;
44 struct irq_domain *domain;
45 u8 used_irqs;
46};
47
48/* we cannot allocate memory when the controllers are initially registered */
Linus Walleij2389d502012-10-31 22:04:31 +010049static struct fpga_irq_data fpga_irq_devices[CONFIG_VERSATILE_FPGA_IRQ_NR];
Linus Walleij3108e6a2012-04-28 14:33:47 +010050static int fpga_irq_id;
51
Russell Kingc41b16f2011-01-19 15:32:15 +000052static void fpga_irq_mask(struct irq_data *d)
53{
54 struct fpga_irq_data *f = irq_data_get_irq_chip_data(d);
Linus Walleij3108e6a2012-04-28 14:33:47 +010055 u32 mask = 1 << d->hwirq;
Russell Kingc41b16f2011-01-19 15:32:15 +000056
57 writel(mask, f->base + IRQ_ENABLE_CLEAR);
58}
59
60static void fpga_irq_unmask(struct irq_data *d)
61{
62 struct fpga_irq_data *f = irq_data_get_irq_chip_data(d);
Linus Walleij3108e6a2012-04-28 14:33:47 +010063 u32 mask = 1 << d->hwirq;
Russell Kingc41b16f2011-01-19 15:32:15 +000064
65 writel(mask, f->base + IRQ_ENABLE_SET);
66}
67
68static void fpga_irq_handle(unsigned int irq, struct irq_desc *desc)
69{
Thomas Gleixner6845664a2011-03-24 13:25:22 +010070 struct fpga_irq_data *f = irq_desc_get_handler_data(desc);
Russell Kingc41b16f2011-01-19 15:32:15 +000071 u32 status = readl(f->base + IRQ_STATUS);
72
73 if (status == 0) {
74 do_bad_IRQ(irq, desc);
75 return;
76 }
77
78 do {
79 irq = ffs(status) - 1;
80 status &= ~(1 << irq);
Linus Walleij3108e6a2012-04-28 14:33:47 +010081 generic_handle_irq(irq_find_mapping(f->domain, irq));
Russell Kingc41b16f2011-01-19 15:32:15 +000082 } while (status);
83}
84
Linus Walleij3108e6a2012-04-28 14:33:47 +010085/*
86 * Handle each interrupt in a single FPGA IRQ controller. Returns non-zero
87 * if we've handled at least one interrupt. This does a single read of the
88 * status register and handles all interrupts in order from LSB first.
89 */
90static int handle_one_fpga(struct fpga_irq_data *f, struct pt_regs *regs)
Russell Kingc41b16f2011-01-19 15:32:15 +000091{
Linus Walleij3108e6a2012-04-28 14:33:47 +010092 int handled = 0;
93 int irq;
94 u32 status;
Russell Kingc41b16f2011-01-19 15:32:15 +000095
Linus Walleij3108e6a2012-04-28 14:33:47 +010096 while ((status = readl(f->base + IRQ_STATUS))) {
97 irq = ffs(status) - 1;
Marc Zyngier84bc7392014-08-26 11:03:29 +010098 handle_domain_irq(f->domain, irq, regs);
Linus Walleij3108e6a2012-04-28 14:33:47 +010099 handled = 1;
100 }
101
102 return handled;
103}
104
105/*
106 * Keep iterating over all registered FPGA IRQ controllers until there are
107 * no pending interrupts.
108 */
109asmlinkage void __exception_irq_entry fpga_handle_irq(struct pt_regs *regs)
110{
111 int i, handled;
112
113 do {
114 for (i = 0, handled = 0; i < fpga_irq_id; ++i)
115 handled |= handle_one_fpga(&fpga_irq_devices[i], regs);
116 } while (handled);
117}
118
119static int fpga_irqdomain_map(struct irq_domain *d, unsigned int irq,
120 irq_hw_number_t hwirq)
121{
122 struct fpga_irq_data *f = d->host_data;
123
124 /* Skip invalid IRQs, only register handlers for the real ones */
Linus Walleij3a6ca8c2012-10-27 01:05:06 +0200125 if (!(f->valid & BIT(hwirq)))
Grant Likelyd94ea3f2013-06-06 14:11:38 +0100126 return -EPERM;
Linus Walleij3108e6a2012-04-28 14:33:47 +0100127 irq_set_chip_data(irq, f);
128 irq_set_chip_and_handler(irq, &f->chip,
129 handle_level_irq);
130 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
Linus Walleij3108e6a2012-04-28 14:33:47 +0100131 return 0;
132}
133
Krzysztof Kozlowski96009732015-04-27 21:54:24 +0900134static const struct irq_domain_ops fpga_irqdomain_ops = {
Linus Walleij3108e6a2012-04-28 14:33:47 +0100135 .map = fpga_irqdomain_map,
136 .xlate = irq_domain_xlate_onetwocell,
137};
138
Linus Walleij3a6ca8c2012-10-27 01:05:06 +0200139void __init fpga_irq_init(void __iomem *base, const char *name, int irq_start,
140 int parent_irq, u32 valid, struct device_node *node)
141{
Linus Walleij3108e6a2012-04-28 14:33:47 +0100142 struct fpga_irq_data *f;
Linus Walleij3a6ca8c2012-10-27 01:05:06 +0200143 int i;
Linus Walleij3108e6a2012-04-28 14:33:47 +0100144
145 if (fpga_irq_id >= ARRAY_SIZE(fpga_irq_devices)) {
Paul Bollee6423f82013-03-25 10:34:46 +0100146 pr_err("%s: too few FPGA IRQ controllers, increase CONFIG_VERSATILE_FPGA_IRQ_NR\n", __func__);
Linus Walleij3a6ca8c2012-10-27 01:05:06 +0200147 return;
Linus Walleij3108e6a2012-04-28 14:33:47 +0100148 }
Linus Walleij3108e6a2012-04-28 14:33:47 +0100149 f = &fpga_irq_devices[fpga_irq_id];
150 f->base = base;
Linus Walleij3108e6a2012-04-28 14:33:47 +0100151 f->chip.name = name;
Russell Kingc41b16f2011-01-19 15:32:15 +0000152 f->chip.irq_ack = fpga_irq_mask;
153 f->chip.irq_mask = fpga_irq_mask;
154 f->chip.irq_unmask = fpga_irq_unmask;
Linus Walleij3108e6a2012-04-28 14:33:47 +0100155 f->valid = valid;
Russell Kingc41b16f2011-01-19 15:32:15 +0000156
157 if (parent_irq != -1) {
Thomas Gleixnerfcd3c5b2015-06-21 21:11:00 +0200158 irq_set_chained_handler_and_data(parent_irq, fpga_irq_handle,
159 f);
Russell Kingc41b16f2011-01-19 15:32:15 +0000160 }
161
Linus Walleij3a6ca8c2012-10-27 01:05:06 +0200162 /* This will also allocate irq descriptors */
163 f->domain = irq_domain_add_simple(node, fls(valid), irq_start,
Linus Walleij3108e6a2012-04-28 14:33:47 +0100164 &fpga_irqdomain_ops, f);
Linus Walleij3a6ca8c2012-10-27 01:05:06 +0200165
166 /* This will allocate all valid descriptors in the linear case */
167 for (i = 0; i < fls(valid); i++)
168 if (valid & BIT(i)) {
169 if (!irq_start)
170 irq_create_mapping(f->domain, i);
171 f->used_irqs++;
172 }
173
Linus Walleijbdd272c2013-10-04 15:15:35 +0200174 pr_info("FPGA IRQ chip %d \"%s\" @ %p, %u irqs",
Linus Walleij3108e6a2012-04-28 14:33:47 +0100175 fpga_irq_id, name, base, f->used_irqs);
Linus Walleijbdd272c2013-10-04 15:15:35 +0200176 if (parent_irq != -1)
177 pr_cont(", parent IRQ: %d\n", parent_irq);
178 else
179 pr_cont("\n");
Linus Walleij3a6ca8c2012-10-27 01:05:06 +0200180
181 fpga_irq_id++;
Russell Kingc41b16f2011-01-19 15:32:15 +0000182}
Linus Walleij9bc15032012-09-06 09:07:57 +0100183
184#ifdef CONFIG_OF
185int __init fpga_irq_of_init(struct device_node *node,
186 struct device_node *parent)
187{
Linus Walleij9bc15032012-09-06 09:07:57 +0100188 void __iomem *base;
189 u32 clear_mask;
190 u32 valid_mask;
Linus Walleijbdd272c2013-10-04 15:15:35 +0200191 int parent_irq;
Linus Walleij9bc15032012-09-06 09:07:57 +0100192
193 if (WARN_ON(!node))
194 return -ENODEV;
195
196 base = of_iomap(node, 0);
197 WARN(!base, "unable to map fpga irq registers\n");
198
199 if (of_property_read_u32(node, "clear-mask", &clear_mask))
200 clear_mask = 0;
201
202 if (of_property_read_u32(node, "valid-mask", &valid_mask))
203 valid_mask = 0;
204
Linus Walleijbdd272c2013-10-04 15:15:35 +0200205 /* Some chips are cascaded from a parent IRQ */
206 parent_irq = irq_of_parse_and_map(node, 0);
Rob Herring2920bc92014-05-29 16:39:43 -0500207 if (!parent_irq) {
208 set_handle_irq(fpga_handle_irq);
Linus Walleijbdd272c2013-10-04 15:15:35 +0200209 parent_irq = -1;
Rob Herring2920bc92014-05-29 16:39:43 -0500210 }
Linus Walleijbdd272c2013-10-04 15:15:35 +0200211
212 fpga_irq_init(base, node->name, 0, parent_irq, valid_mask, node);
Linus Walleij9bc15032012-09-06 09:07:57 +0100213
214 writel(clear_mask, base + IRQ_ENABLE_CLEAR);
215 writel(clear_mask, base + FIQ_ENABLE_CLEAR);
216
Rob Herring59318462014-03-03 09:15:18 -0600217 /*
218 * On Versatile AB/PB, some secondary interrupts have a direct
219 * pass-thru to the primary controller for IRQs 20 and 22-31 which need
220 * to be enabled. See section 3.10 of the Versatile AB user guide.
221 */
222 if (of_device_is_compatible(node, "arm,versatile-sic"))
223 writel(0xffd00000, base + PIC_ENABLES);
224
Linus Walleij9bc15032012-09-06 09:07:57 +0100225 return 0;
226}
Rob Herring2920bc92014-05-29 16:39:43 -0500227IRQCHIP_DECLARE(arm_fpga, "arm,versatile-fpga-irq", fpga_irq_of_init);
Rob Herring59318462014-03-03 09:15:18 -0600228IRQCHIP_DECLARE(arm_fpga_sic, "arm,versatile-sic", fpga_irq_of_init);
Linus Walleij9bc15032012-09-06 09:07:57 +0100229#endif