Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame^] | 1 | /* |
| 2 | * Copyright (C) 2013 Red Hat |
| 3 | * Author: Rob Clark <robdclark@gmail.com> |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify it |
| 6 | * under the terms of the GNU General Public License version 2 as published by |
| 7 | * the Free Software Foundation. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 12 | * more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License along with |
| 15 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 16 | */ |
| 17 | |
| 18 | #ifndef __MSM_GPU_H__ |
| 19 | #define __MSM_GPU_H__ |
| 20 | |
| 21 | #include <linux/clk.h> |
| 22 | #include <linux/regulator/consumer.h> |
| 23 | |
| 24 | #include "msm_drv.h" |
| 25 | #include "msm_ringbuffer.h" |
| 26 | |
| 27 | struct msm_gem_submit; |
| 28 | |
| 29 | /* So far, with hardware that I've seen to date, we can have: |
| 30 | * + zero, one, or two z180 2d cores |
| 31 | * + a3xx or a2xx 3d core, which share a common CP (the firmware |
| 32 | * for the CP seems to implement some different PM4 packet types |
| 33 | * but the basics of cmdstream submission are the same) |
| 34 | * |
| 35 | * Which means that the eventual complete "class" hierarchy, once |
| 36 | * support for all past and present hw is in place, becomes: |
| 37 | * + msm_gpu |
| 38 | * + adreno_gpu |
| 39 | * + a3xx_gpu |
| 40 | * + a2xx_gpu |
| 41 | * + z180_gpu |
| 42 | */ |
| 43 | struct msm_gpu_funcs { |
| 44 | int (*get_param)(struct msm_gpu *gpu, uint32_t param, uint64_t *value); |
| 45 | int (*hw_init)(struct msm_gpu *gpu); |
| 46 | int (*pm_suspend)(struct msm_gpu *gpu); |
| 47 | int (*pm_resume)(struct msm_gpu *gpu); |
| 48 | int (*submit)(struct msm_gpu *gpu, struct msm_gem_submit *submit, |
| 49 | struct msm_file_private *ctx); |
| 50 | void (*flush)(struct msm_gpu *gpu); |
| 51 | void (*idle)(struct msm_gpu *gpu); |
| 52 | irqreturn_t (*irq)(struct msm_gpu *irq); |
| 53 | uint32_t (*last_fence)(struct msm_gpu *gpu); |
| 54 | void (*destroy)(struct msm_gpu *gpu); |
| 55 | #ifdef CONFIG_DEBUG_FS |
| 56 | /* show GPU status in debugfs: */ |
| 57 | void (*show)(struct msm_gpu *gpu, struct seq_file *m); |
| 58 | #endif |
| 59 | }; |
| 60 | |
| 61 | struct msm_gpu { |
| 62 | const char *name; |
| 63 | struct drm_device *dev; |
| 64 | const struct msm_gpu_funcs *funcs; |
| 65 | |
| 66 | struct msm_ringbuffer *rb; |
| 67 | uint32_t rb_iova; |
| 68 | |
| 69 | /* list of GEM active objects: */ |
| 70 | struct list_head active_list; |
| 71 | |
| 72 | /* worker for handling active-list retiring: */ |
| 73 | struct work_struct retire_work; |
| 74 | |
| 75 | void __iomem *mmio; |
| 76 | int irq; |
| 77 | |
| 78 | struct iommu_domain *iommu; |
| 79 | int id; |
| 80 | |
| 81 | /* Power Control: */ |
| 82 | struct regulator *gpu_reg, *gpu_cx; |
| 83 | struct clk *ebi1_clk, *grp_clks[5]; |
| 84 | uint32_t fast_rate, slow_rate, bus_freq; |
| 85 | uint32_t bsc; |
| 86 | }; |
| 87 | |
| 88 | static inline void gpu_write(struct msm_gpu *gpu, u32 reg, u32 data) |
| 89 | { |
| 90 | msm_writel(data, gpu->mmio + (reg << 2)); |
| 91 | } |
| 92 | |
| 93 | static inline u32 gpu_read(struct msm_gpu *gpu, u32 reg) |
| 94 | { |
| 95 | return msm_readl(gpu->mmio + (reg << 2)); |
| 96 | } |
| 97 | |
| 98 | int msm_gpu_pm_suspend(struct msm_gpu *gpu); |
| 99 | int msm_gpu_pm_resume(struct msm_gpu *gpu); |
| 100 | |
| 101 | void msm_gpu_retire(struct msm_gpu *gpu); |
| 102 | int msm_gpu_submit(struct msm_gpu *gpu, struct msm_gem_submit *submit, |
| 103 | struct msm_file_private *ctx); |
| 104 | |
| 105 | int msm_gpu_init(struct drm_device *drm, struct platform_device *pdev, |
| 106 | struct msm_gpu *gpu, const struct msm_gpu_funcs *funcs, |
| 107 | const char *name, const char *ioname, const char *irqname, int ringsz); |
| 108 | void msm_gpu_cleanup(struct msm_gpu *gpu); |
| 109 | |
| 110 | struct msm_gpu *a3xx_gpu_init(struct drm_device *dev); |
| 111 | void __init a3xx_register(void); |
| 112 | void __exit a3xx_unregister(void); |
| 113 | |
| 114 | #endif /* __MSM_GPU_H__ */ |