blob: b1766fa4f29c0031f9a1b270acc87c46596a64d9 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#ifndef __AMDGPU_GFX_H__
25#define __AMDGPU_GFX_H__
26
27int amdgpu_gfx_scratch_get(struct amdgpu_device *adev, uint32_t *reg);
28void amdgpu_gfx_scratch_free(struct amdgpu_device *adev, uint32_t reg);
29
Baoyou Xie356aee32016-10-22 16:48:25 +080030void amdgpu_gfx_parse_disable_cu(unsigned *mask, unsigned max_se,
31 unsigned max_sh);
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +020032
Alex Deucher41f6a992017-06-07 11:05:26 -040033void amdgpu_gfx_compute_queue_acquire(struct amdgpu_device *adev);
34
Alex Deucher71c37502017-06-07 13:31:32 -040035int amdgpu_gfx_kiq_init_ring(struct amdgpu_device *adev,
36 struct amdgpu_ring *ring,
37 struct amdgpu_irq_src *irq);
38
39void amdgpu_gfx_kiq_free_ring(struct amdgpu_ring *ring,
40 struct amdgpu_irq_src *irq);
41
42void amdgpu_gfx_kiq_fini(struct amdgpu_device *adev);
43int amdgpu_gfx_kiq_init(struct amdgpu_device *adev,
44 unsigned hpd_size);
45
Alex Deucher378506a2017-06-06 17:41:20 -040046/**
47 * amdgpu_gfx_create_bitmask - create a bitmask
48 *
49 * @bit_width: length of the mask
50 *
51 * create a variable length bit mask.
52 * Returns the bitmask.
53 */
54static inline u32 amdgpu_gfx_create_bitmask(u32 bit_width)
55{
56 return (u32)((1ULL << bit_width) - 1);
57}
58
Alex Deucher2db0cdb2017-06-07 12:59:29 -040059static inline int amdgpu_gfx_queue_to_bit(struct amdgpu_device *adev,
60 int mec, int pipe, int queue)
61{
62 int bit = 0;
63
64 bit += mec * adev->gfx.mec.num_pipe_per_mec
65 * adev->gfx.mec.num_queue_per_pipe;
66 bit += pipe * adev->gfx.mec.num_queue_per_pipe;
67 bit += queue;
68
69 return bit;
70}
71
72static inline void amdgpu_gfx_bit_to_queue(struct amdgpu_device *adev, int bit,
73 int *mec, int *pipe, int *queue)
74{
75 *queue = bit % adev->gfx.mec.num_queue_per_pipe;
76 *pipe = (bit / adev->gfx.mec.num_queue_per_pipe)
77 % adev->gfx.mec.num_pipe_per_mec;
78 *mec = (bit / adev->gfx.mec.num_queue_per_pipe)
79 / adev->gfx.mec.num_pipe_per_mec;
80
81}
82static inline bool amdgpu_gfx_is_mec_queue_enabled(struct amdgpu_device *adev,
83 int mec, int pipe, int queue)
84{
85 return test_bit(amdgpu_gfx_queue_to_bit(adev, mec, pipe, queue),
86 adev->gfx.mec.queue_bitmap);
87}
88
Alex Deucherd38ceaf2015-04-20 16:55:21 -040089#endif