blob: c003f4dd2a188444dd4cd770e4dafbd33a447dbf [file] [log] [blame]
Marek Belisko8623ec22013-10-29 23:25:40 +01001/*
2 * Toppoly TD028TTEC1 panel support
3 *
4 * Copyright (C) 2008 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Neo 1973 code (jbt6k74.c):
8 * Copyright (C) 2006-2007 by OpenMoko, Inc.
9 * Author: Harald Welte <laforge@openmoko.org>
10 *
11 * Ported and adapted from Neo 1973 U-Boot by:
12 * H. Nikolaus Schaller <hns@goldelico.com>
13 *
14 * This program is free software; you can redistribute it and/or modify it
15 * under the terms of the GNU General Public License version 2 as published by
16 * the Free Software Foundation.
17 *
18 * This program is distributed in the hope that it will be useful, but WITHOUT
19 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
20 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
21 * more details.
22 *
23 * You should have received a copy of the GNU General Public License along with
24 * this program. If not, see <http://www.gnu.org/licenses/>.
25 */
26
27#include <linux/module.h>
28#include <linux/delay.h>
29#include <linux/spi/spi.h>
30#include <linux/gpio.h>
Peter Ujfalusi32043da2016-05-27 14:40:49 +030031
32#include "../dss/omapdss.h"
Marek Belisko8623ec22013-10-29 23:25:40 +010033
34struct panel_drv_data {
35 struct omap_dss_device dssdev;
36 struct omap_dss_device *in;
37
38 int data_lines;
39
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030040 struct videomode vm;
Marek Belisko8623ec22013-10-29 23:25:40 +010041
42 struct spi_device *spi_dev;
43};
44
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030045static struct videomode td028ttec1_panel_vm = {
Peter Ujfalusi81899062016-09-22 14:06:46 +030046 .hactive = 480,
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +030047 .vactive = 640,
Tomi Valkeinend8d789412013-04-10 14:12:14 +030048 .pixelclock = 22153000,
Peter Ujfalusi0a30e152016-09-22 14:06:49 +030049 .hfront_porch = 24,
Peter Ujfalusi4dc22502016-09-22 14:06:48 +030050 .hsync_len = 8,
Peter Ujfalusia85f4a82016-09-22 14:06:50 +030051 .hback_porch = 8,
Peter Ujfalusi0996c682016-09-22 14:06:52 +030052 .vfront_porch = 4,
Peter Ujfalusid5bcf0a2016-09-22 14:06:51 +030053 .vsync_len = 2,
Peter Ujfalusi458540c2016-09-22 14:06:53 +030054 .vback_porch = 2,
Marek Belisko8623ec22013-10-29 23:25:40 +010055
Peter Ujfalusi3fa3ab42016-09-22 14:06:58 +030056 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
Peter Ujfalusid34afb72016-09-22 14:07:01 +030057 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_SYNC_POSEDGE |
58 DISPLAY_FLAGS_PIXDATA_NEGEDGE,
Marek Belisko8623ec22013-10-29 23:25:40 +010059};
60
61#define JBT_COMMAND 0x000
62#define JBT_DATA 0x100
63
64static int jbt_ret_write_0(struct panel_drv_data *ddata, u8 reg)
65{
66 int rc;
67 u16 tx_buf = JBT_COMMAND | reg;
68
69 rc = spi_write(ddata->spi_dev, (u8 *)&tx_buf,
70 1*sizeof(u16));
71 if (rc != 0)
72 dev_err(&ddata->spi_dev->dev,
73 "jbt_ret_write_0 spi_write ret %d\n", rc);
74
75 return rc;
76}
77
78static int jbt_reg_write_1(struct panel_drv_data *ddata, u8 reg, u8 data)
79{
80 int rc;
81 u16 tx_buf[2];
82
83 tx_buf[0] = JBT_COMMAND | reg;
84 tx_buf[1] = JBT_DATA | data;
85 rc = spi_write(ddata->spi_dev, (u8 *)tx_buf,
86 2*sizeof(u16));
87 if (rc != 0)
88 dev_err(&ddata->spi_dev->dev,
89 "jbt_reg_write_1 spi_write ret %d\n", rc);
90
91 return rc;
92}
93
94static int jbt_reg_write_2(struct panel_drv_data *ddata, u8 reg, u16 data)
95{
96 int rc;
97 u16 tx_buf[3];
98
99 tx_buf[0] = JBT_COMMAND | reg;
100 tx_buf[1] = JBT_DATA | (data >> 8);
101 tx_buf[2] = JBT_DATA | (data & 0xff);
102
103 rc = spi_write(ddata->spi_dev, (u8 *)tx_buf,
104 3*sizeof(u16));
105
106 if (rc != 0)
107 dev_err(&ddata->spi_dev->dev,
108 "jbt_reg_write_2 spi_write ret %d\n", rc);
109
110 return rc;
111}
112
113enum jbt_register {
114 JBT_REG_SLEEP_IN = 0x10,
115 JBT_REG_SLEEP_OUT = 0x11,
116
117 JBT_REG_DISPLAY_OFF = 0x28,
118 JBT_REG_DISPLAY_ON = 0x29,
119
120 JBT_REG_RGB_FORMAT = 0x3a,
121 JBT_REG_QUAD_RATE = 0x3b,
122
123 JBT_REG_POWER_ON_OFF = 0xb0,
124 JBT_REG_BOOSTER_OP = 0xb1,
125 JBT_REG_BOOSTER_MODE = 0xb2,
126 JBT_REG_BOOSTER_FREQ = 0xb3,
127 JBT_REG_OPAMP_SYSCLK = 0xb4,
128 JBT_REG_VSC_VOLTAGE = 0xb5,
129 JBT_REG_VCOM_VOLTAGE = 0xb6,
130 JBT_REG_EXT_DISPL = 0xb7,
131 JBT_REG_OUTPUT_CONTROL = 0xb8,
132 JBT_REG_DCCLK_DCEV = 0xb9,
133 JBT_REG_DISPLAY_MODE1 = 0xba,
134 JBT_REG_DISPLAY_MODE2 = 0xbb,
135 JBT_REG_DISPLAY_MODE = 0xbc,
136 JBT_REG_ASW_SLEW = 0xbd,
137 JBT_REG_DUMMY_DISPLAY = 0xbe,
138 JBT_REG_DRIVE_SYSTEM = 0xbf,
139
140 JBT_REG_SLEEP_OUT_FR_A = 0xc0,
141 JBT_REG_SLEEP_OUT_FR_B = 0xc1,
142 JBT_REG_SLEEP_OUT_FR_C = 0xc2,
143 JBT_REG_SLEEP_IN_LCCNT_D = 0xc3,
144 JBT_REG_SLEEP_IN_LCCNT_E = 0xc4,
145 JBT_REG_SLEEP_IN_LCCNT_F = 0xc5,
146 JBT_REG_SLEEP_IN_LCCNT_G = 0xc6,
147
148 JBT_REG_GAMMA1_FINE_1 = 0xc7,
149 JBT_REG_GAMMA1_FINE_2 = 0xc8,
150 JBT_REG_GAMMA1_INCLINATION = 0xc9,
151 JBT_REG_GAMMA1_BLUE_OFFSET = 0xca,
152
153 JBT_REG_BLANK_CONTROL = 0xcf,
154 JBT_REG_BLANK_TH_TV = 0xd0,
155 JBT_REG_CKV_ON_OFF = 0xd1,
156 JBT_REG_CKV_1_2 = 0xd2,
157 JBT_REG_OEV_TIMING = 0xd3,
158 JBT_REG_ASW_TIMING_1 = 0xd4,
159 JBT_REG_ASW_TIMING_2 = 0xd5,
160
161 JBT_REG_HCLOCK_VGA = 0xec,
162 JBT_REG_HCLOCK_QVGA = 0xed,
163};
164
165#define to_panel_data(p) container_of(p, struct panel_drv_data, dssdev)
166
167static int td028ttec1_panel_connect(struct omap_dss_device *dssdev)
168{
169 struct panel_drv_data *ddata = to_panel_data(dssdev);
170 struct omap_dss_device *in = ddata->in;
171 int r;
172
173 if (omapdss_device_is_connected(dssdev))
174 return 0;
175
176 r = in->ops.dpi->connect(in, dssdev);
177 if (r)
178 return r;
179
180 return 0;
181}
182
183static void td028ttec1_panel_disconnect(struct omap_dss_device *dssdev)
184{
185 struct panel_drv_data *ddata = to_panel_data(dssdev);
186 struct omap_dss_device *in = ddata->in;
187
188 if (!omapdss_device_is_connected(dssdev))
189 return;
190
191 in->ops.dpi->disconnect(in, dssdev);
192}
193
194static int td028ttec1_panel_enable(struct omap_dss_device *dssdev)
195{
196 struct panel_drv_data *ddata = to_panel_data(dssdev);
197 struct omap_dss_device *in = ddata->in;
198 int r;
199
200 if (!omapdss_device_is_connected(dssdev))
201 return -ENODEV;
202
203 if (omapdss_device_is_enabled(dssdev))
204 return 0;
205
Marek Belisko1f324502014-05-08 22:16:50 +0200206 if (ddata->data_lines)
207 in->ops.dpi->set_data_lines(in, ddata->data_lines);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300208 in->ops.dpi->set_timings(in, &ddata->vm);
Marek Belisko8623ec22013-10-29 23:25:40 +0100209
210 r = in->ops.dpi->enable(in);
211 if (r)
212 return r;
213
214 dev_dbg(dssdev->dev, "td028ttec1_panel_enable() - state %d\n",
215 dssdev->state);
216
217 /* three times command zero */
218 r |= jbt_ret_write_0(ddata, 0x00);
219 usleep_range(1000, 2000);
220 r |= jbt_ret_write_0(ddata, 0x00);
221 usleep_range(1000, 2000);
222 r |= jbt_ret_write_0(ddata, 0x00);
223 usleep_range(1000, 2000);
224
225 if (r) {
226 dev_warn(dssdev->dev, "transfer error\n");
227 goto transfer_err;
228 }
229
230 /* deep standby out */
231 r |= jbt_reg_write_1(ddata, JBT_REG_POWER_ON_OFF, 0x17);
232
233 /* RGB I/F on, RAM write off, QVGA through, SIGCON enable */
234 r |= jbt_reg_write_1(ddata, JBT_REG_DISPLAY_MODE, 0x80);
235
236 /* Quad mode off */
237 r |= jbt_reg_write_1(ddata, JBT_REG_QUAD_RATE, 0x00);
238
239 /* AVDD on, XVDD on */
240 r |= jbt_reg_write_1(ddata, JBT_REG_POWER_ON_OFF, 0x16);
241
242 /* Output control */
243 r |= jbt_reg_write_2(ddata, JBT_REG_OUTPUT_CONTROL, 0xfff9);
244
245 /* Sleep mode off */
246 r |= jbt_ret_write_0(ddata, JBT_REG_SLEEP_OUT);
247
248 /* at this point we have like 50% grey */
249
250 /* initialize register set */
251 r |= jbt_reg_write_1(ddata, JBT_REG_DISPLAY_MODE1, 0x01);
252 r |= jbt_reg_write_1(ddata, JBT_REG_DISPLAY_MODE2, 0x00);
253 r |= jbt_reg_write_1(ddata, JBT_REG_RGB_FORMAT, 0x60);
254 r |= jbt_reg_write_1(ddata, JBT_REG_DRIVE_SYSTEM, 0x10);
255 r |= jbt_reg_write_1(ddata, JBT_REG_BOOSTER_OP, 0x56);
256 r |= jbt_reg_write_1(ddata, JBT_REG_BOOSTER_MODE, 0x33);
257 r |= jbt_reg_write_1(ddata, JBT_REG_BOOSTER_FREQ, 0x11);
258 r |= jbt_reg_write_1(ddata, JBT_REG_BOOSTER_FREQ, 0x11);
259 r |= jbt_reg_write_1(ddata, JBT_REG_OPAMP_SYSCLK, 0x02);
260 r |= jbt_reg_write_1(ddata, JBT_REG_VSC_VOLTAGE, 0x2b);
261 r |= jbt_reg_write_1(ddata, JBT_REG_VCOM_VOLTAGE, 0x40);
262 r |= jbt_reg_write_1(ddata, JBT_REG_EXT_DISPL, 0x03);
263 r |= jbt_reg_write_1(ddata, JBT_REG_DCCLK_DCEV, 0x04);
264 /*
265 * default of 0x02 in JBT_REG_ASW_SLEW responsible for 72Hz requirement
266 * to avoid red / blue flicker
267 */
268 r |= jbt_reg_write_1(ddata, JBT_REG_ASW_SLEW, 0x04);
269 r |= jbt_reg_write_1(ddata, JBT_REG_DUMMY_DISPLAY, 0x00);
270
271 r |= jbt_reg_write_1(ddata, JBT_REG_SLEEP_OUT_FR_A, 0x11);
272 r |= jbt_reg_write_1(ddata, JBT_REG_SLEEP_OUT_FR_B, 0x11);
273 r |= jbt_reg_write_1(ddata, JBT_REG_SLEEP_OUT_FR_C, 0x11);
274 r |= jbt_reg_write_2(ddata, JBT_REG_SLEEP_IN_LCCNT_D, 0x2040);
275 r |= jbt_reg_write_2(ddata, JBT_REG_SLEEP_IN_LCCNT_E, 0x60c0);
276 r |= jbt_reg_write_2(ddata, JBT_REG_SLEEP_IN_LCCNT_F, 0x1020);
277 r |= jbt_reg_write_2(ddata, JBT_REG_SLEEP_IN_LCCNT_G, 0x60c0);
278
279 r |= jbt_reg_write_2(ddata, JBT_REG_GAMMA1_FINE_1, 0x5533);
280 r |= jbt_reg_write_1(ddata, JBT_REG_GAMMA1_FINE_2, 0x00);
281 r |= jbt_reg_write_1(ddata, JBT_REG_GAMMA1_INCLINATION, 0x00);
282 r |= jbt_reg_write_1(ddata, JBT_REG_GAMMA1_BLUE_OFFSET, 0x00);
283
284 r |= jbt_reg_write_2(ddata, JBT_REG_HCLOCK_VGA, 0x1f0);
285 r |= jbt_reg_write_1(ddata, JBT_REG_BLANK_CONTROL, 0x02);
286 r |= jbt_reg_write_2(ddata, JBT_REG_BLANK_TH_TV, 0x0804);
287
288 r |= jbt_reg_write_1(ddata, JBT_REG_CKV_ON_OFF, 0x01);
289 r |= jbt_reg_write_2(ddata, JBT_REG_CKV_1_2, 0x0000);
290
291 r |= jbt_reg_write_2(ddata, JBT_REG_OEV_TIMING, 0x0d0e);
292 r |= jbt_reg_write_2(ddata, JBT_REG_ASW_TIMING_1, 0x11a4);
293 r |= jbt_reg_write_1(ddata, JBT_REG_ASW_TIMING_2, 0x0e);
294
295 r |= jbt_ret_write_0(ddata, JBT_REG_DISPLAY_ON);
296
297 dssdev->state = OMAP_DSS_DISPLAY_ACTIVE;
298
299transfer_err:
300
301 return r ? -EIO : 0;
302}
303
304static void td028ttec1_panel_disable(struct omap_dss_device *dssdev)
305{
306 struct panel_drv_data *ddata = to_panel_data(dssdev);
307 struct omap_dss_device *in = ddata->in;
308
309 if (!omapdss_device_is_enabled(dssdev))
310 return;
311
312 dev_dbg(dssdev->dev, "td028ttec1_panel_disable()\n");
313
314 jbt_ret_write_0(ddata, JBT_REG_DISPLAY_OFF);
315 jbt_reg_write_2(ddata, JBT_REG_OUTPUT_CONTROL, 0x8002);
316 jbt_ret_write_0(ddata, JBT_REG_SLEEP_IN);
317 jbt_reg_write_1(ddata, JBT_REG_POWER_ON_OFF, 0x00);
318
319 in->ops.dpi->disable(in);
320
321 dssdev->state = OMAP_DSS_DISPLAY_DISABLED;
322}
323
324static void td028ttec1_panel_set_timings(struct omap_dss_device *dssdev,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300325 struct videomode *vm)
Marek Belisko8623ec22013-10-29 23:25:40 +0100326{
327 struct panel_drv_data *ddata = to_panel_data(dssdev);
328 struct omap_dss_device *in = ddata->in;
329
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300330 ddata->vm = *vm;
331 dssdev->panel.vm = *vm;
Marek Belisko8623ec22013-10-29 23:25:40 +0100332
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300333 in->ops.dpi->set_timings(in, vm);
Marek Belisko8623ec22013-10-29 23:25:40 +0100334}
335
336static void td028ttec1_panel_get_timings(struct omap_dss_device *dssdev,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300337 struct videomode *vm)
Marek Belisko8623ec22013-10-29 23:25:40 +0100338{
339 struct panel_drv_data *ddata = to_panel_data(dssdev);
340
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300341 *vm = ddata->vm;
Marek Belisko8623ec22013-10-29 23:25:40 +0100342}
343
344static int td028ttec1_panel_check_timings(struct omap_dss_device *dssdev,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300345 struct videomode *vm)
Marek Belisko8623ec22013-10-29 23:25:40 +0100346{
347 struct panel_drv_data *ddata = to_panel_data(dssdev);
348 struct omap_dss_device *in = ddata->in;
349
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300350 return in->ops.dpi->check_timings(in, vm);
Marek Belisko8623ec22013-10-29 23:25:40 +0100351}
352
353static struct omap_dss_driver td028ttec1_ops = {
354 .connect = td028ttec1_panel_connect,
355 .disconnect = td028ttec1_panel_disconnect,
356
357 .enable = td028ttec1_panel_enable,
358 .disable = td028ttec1_panel_disable,
359
360 .set_timings = td028ttec1_panel_set_timings,
361 .get_timings = td028ttec1_panel_get_timings,
362 .check_timings = td028ttec1_panel_check_timings,
363};
364
Marek Belisko1f324502014-05-08 22:16:50 +0200365static int td028ttec1_probe_of(struct spi_device *spi)
366{
367 struct device_node *node = spi->dev.of_node;
368 struct panel_drv_data *ddata = dev_get_drvdata(&spi->dev);
369 struct omap_dss_device *in;
370
371 in = omapdss_of_find_source_for_first_ep(node);
372 if (IS_ERR(in)) {
373 dev_err(&spi->dev, "failed to find video source\n");
374 return PTR_ERR(in);
375 }
376
377 ddata->in = in;
378
379 return 0;
380}
381
Marek Belisko8623ec22013-10-29 23:25:40 +0100382static int td028ttec1_panel_probe(struct spi_device *spi)
383{
384 struct panel_drv_data *ddata;
385 struct omap_dss_device *dssdev;
386 int r;
387
388 dev_dbg(&spi->dev, "%s\n", __func__);
389
390 spi->bits_per_word = 9;
391 spi->mode = SPI_MODE_3;
392
393 r = spi_setup(spi);
394 if (r < 0) {
395 dev_err(&spi->dev, "spi_setup failed: %d\n", r);
396 return r;
397 }
398
399 ddata = devm_kzalloc(&spi->dev, sizeof(*ddata), GFP_KERNEL);
400 if (ddata == NULL)
401 return -ENOMEM;
402
403 dev_set_drvdata(&spi->dev, ddata);
404
405 ddata->spi_dev = spi;
406
Tomi Valkeinenb34da242016-02-22 18:14:33 +0200407 if (!spi->dev.of_node)
Marek Belisko8623ec22013-10-29 23:25:40 +0100408 return -ENODEV;
Tomi Valkeinenb34da242016-02-22 18:14:33 +0200409
410 r = td028ttec1_probe_of(spi);
411 if (r)
412 return r;
Marek Belisko8623ec22013-10-29 23:25:40 +0100413
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300414 ddata->vm = td028ttec1_panel_vm;
Marek Belisko8623ec22013-10-29 23:25:40 +0100415
416 dssdev = &ddata->dssdev;
417 dssdev->dev = &spi->dev;
418 dssdev->driver = &td028ttec1_ops;
419 dssdev->type = OMAP_DISPLAY_TYPE_DPI;
420 dssdev->owner = THIS_MODULE;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300421 dssdev->panel.vm = ddata->vm;
Marek Belisko8623ec22013-10-29 23:25:40 +0100422 dssdev->phy.dpi.data_lines = ddata->data_lines;
423
424 r = omapdss_register_display(dssdev);
425 if (r) {
426 dev_err(&spi->dev, "Failed to register panel\n");
427 goto err_reg;
428 }
429
430 return 0;
431
432err_reg:
433 omap_dss_put_device(ddata->in);
434 return r;
435}
436
437static int td028ttec1_panel_remove(struct spi_device *spi)
438{
439 struct panel_drv_data *ddata = dev_get_drvdata(&spi->dev);
440 struct omap_dss_device *dssdev = &ddata->dssdev;
441 struct omap_dss_device *in = ddata->in;
442
443 dev_dbg(&ddata->spi_dev->dev, "%s\n", __func__);
444
445 omapdss_unregister_display(dssdev);
446
447 td028ttec1_panel_disable(dssdev);
448 td028ttec1_panel_disconnect(dssdev);
449
450 omap_dss_put_device(in);
451
452 return 0;
453}
454
Marek Belisko1f324502014-05-08 22:16:50 +0200455static const struct of_device_id td028ttec1_of_match[] = {
456 { .compatible = "omapdss,toppoly,td028ttec1", },
457 {},
458};
459
460MODULE_DEVICE_TABLE(of, td028ttec1_of_match);
461
Marek Belisko8623ec22013-10-29 23:25:40 +0100462static struct spi_driver td028ttec1_spi_driver = {
463 .probe = td028ttec1_panel_probe,
464 .remove = td028ttec1_panel_remove,
465
466 .driver = {
467 .name = "panel-tpo-td028ttec1",
Marek Belisko1f324502014-05-08 22:16:50 +0200468 .of_match_table = td028ttec1_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +0300469 .suppress_bind_attrs = true,
Marek Belisko8623ec22013-10-29 23:25:40 +0100470 },
471};
472
473module_spi_driver(td028ttec1_spi_driver);
474
Marek Beliskoc84d9502014-05-08 22:16:52 +0200475MODULE_ALIAS("spi:toppoly,td028ttec1");
Marek Belisko8623ec22013-10-29 23:25:40 +0100476MODULE_AUTHOR("H. Nikolaus Schaller <hns@goldelico.com>");
477MODULE_DESCRIPTION("Toppoly TD028TTEC1 panel driver");
478MODULE_LICENSE("GPL");