blob: a1a824db1dd683a9ac03f3c61d96a4980f2840a1 [file] [log] [blame]
Andy Gross71e88312011-12-05 19:19:21 -06001/*
2 * DMM IOMMU driver support functions for TI OMAP processors.
3 *
4 * Author: Rob Clark <rob@ti.com>
5 * Andy Gross <andy.gross@ti.com>
6 *
7 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation version 2.
12 *
13 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
14 * kind, whether express or implied; without even the implied warranty
15 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 */
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/platform_device.h> /* platform_device() */
21#include <linux/errno.h>
22#include <linux/sched.h>
23#include <linux/wait.h>
24#include <linux/interrupt.h>
25#include <linux/dma-mapping.h>
26#include <linux/slab.h>
27#include <linux/vmalloc.h>
28#include <linux/delay.h>
29#include <linux/mm.h>
30#include <linux/time.h>
31#include <linux/list.h>
Andy Gross71e88312011-12-05 19:19:21 -060032
33#include "omap_dmm_tiler.h"
34#include "omap_dmm_priv.h"
35
Andy Gross5c137792012-03-05 10:48:39 -060036#define DMM_DRIVER_NAME "dmm"
37
Andy Gross71e88312011-12-05 19:19:21 -060038/* mappings for associating views to luts */
39static struct tcm *containers[TILFMT_NFORMATS];
40static struct dmm *omap_dmm;
41
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +000042#if defined(CONFIG_OF)
43static const struct of_device_id dmm_of_match[];
44#endif
45
Andy Grossef445932012-05-24 11:43:32 -050046/* global spinlock for protecting lists */
47static DEFINE_SPINLOCK(list_lock);
48
Andy Gross71e88312011-12-05 19:19:21 -060049/* Geometry table */
50#define GEOM(xshift, yshift, bytes_per_pixel) { \
51 .x_shft = (xshift), \
52 .y_shft = (yshift), \
53 .cpp = (bytes_per_pixel), \
54 .slot_w = 1 << (SLOT_WIDTH_BITS - (xshift)), \
55 .slot_h = 1 << (SLOT_HEIGHT_BITS - (yshift)), \
56 }
57
58static const struct {
59 uint32_t x_shft; /* unused X-bits (as part of bpp) */
60 uint32_t y_shft; /* unused Y-bits (as part of bpp) */
61 uint32_t cpp; /* bytes/chars per pixel */
62 uint32_t slot_w; /* width of each slot (in pixels) */
63 uint32_t slot_h; /* height of each slot (in pixels) */
64} geom[TILFMT_NFORMATS] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +020065 [TILFMT_8BIT] = GEOM(0, 0, 1),
66 [TILFMT_16BIT] = GEOM(0, 1, 2),
67 [TILFMT_32BIT] = GEOM(1, 1, 4),
68 [TILFMT_PAGE] = GEOM(SLOT_WIDTH_BITS, SLOT_HEIGHT_BITS, 1),
Andy Gross71e88312011-12-05 19:19:21 -060069};
70
71
72/* lookup table for registers w/ per-engine instances */
73static const uint32_t reg[][4] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +020074 [PAT_STATUS] = {DMM_PAT_STATUS__0, DMM_PAT_STATUS__1,
75 DMM_PAT_STATUS__2, DMM_PAT_STATUS__3},
76 [PAT_DESCR] = {DMM_PAT_DESCR__0, DMM_PAT_DESCR__1,
77 DMM_PAT_DESCR__2, DMM_PAT_DESCR__3},
Andy Gross71e88312011-12-05 19:19:21 -060078};
79
80/* simple allocator to grab next 16 byte aligned memory from txn */
81static void *alloc_dma(struct dmm_txn *txn, size_t sz, dma_addr_t *pa)
82{
83 void *ptr;
84 struct refill_engine *engine = txn->engine_handle;
85
86 /* dmm programming requires 16 byte aligned addresses */
87 txn->current_pa = round_up(txn->current_pa, 16);
88 txn->current_va = (void *)round_up((long)txn->current_va, 16);
89
90 ptr = txn->current_va;
91 *pa = txn->current_pa;
92
93 txn->current_pa += sz;
94 txn->current_va += sz;
95
96 BUG_ON((txn->current_va - engine->refill_va) > REFILL_BUFFER_SIZE);
97
98 return ptr;
99}
100
101/* check status and spin until wait_mask comes true */
102static int wait_status(struct refill_engine *engine, uint32_t wait_mask)
103{
104 struct dmm *dmm = engine->dmm;
105 uint32_t r = 0, err, i;
106
107 i = DMM_FIXED_RETRY_COUNT;
108 while (true) {
109 r = readl(dmm->base + reg[PAT_STATUS][engine->id]);
110 err = r & DMM_PATSTATUS_ERR;
111 if (err)
112 return -EFAULT;
113
114 if ((r & wait_mask) == wait_mask)
115 break;
116
117 if (--i == 0)
118 return -ETIMEDOUT;
119
120 udelay(1);
121 }
122
123 return 0;
124}
125
Andy Grossfaaa0542012-10-12 11:18:11 -0500126static void release_engine(struct refill_engine *engine)
127{
128 unsigned long flags;
129
130 spin_lock_irqsave(&list_lock, flags);
131 list_add(&engine->idle_node, &omap_dmm->idle_head);
132 spin_unlock_irqrestore(&list_lock, flags);
133
134 atomic_inc(&omap_dmm->engine_counter);
135 wake_up_interruptible(&omap_dmm->engine_queue);
136}
137
Andy Grossd7de9932012-08-09 00:14:56 -0500138static irqreturn_t omap_dmm_irq_handler(int irq, void *arg)
Andy Gross71e88312011-12-05 19:19:21 -0600139{
140 struct dmm *dmm = arg;
141 uint32_t status = readl(dmm->base + DMM_PAT_IRQSTATUS);
142 int i;
143
144 /* ack IRQ */
145 writel(status, dmm->base + DMM_PAT_IRQSTATUS);
146
147 for (i = 0; i < dmm->num_engines; i++) {
Andy Grossfaaa0542012-10-12 11:18:11 -0500148 if (status & DMM_IRQSTAT_LST) {
Andy Gross71e88312011-12-05 19:19:21 -0600149 wake_up_interruptible(&dmm->engines[i].wait_for_refill);
150
Andy Grossfaaa0542012-10-12 11:18:11 -0500151 if (dmm->engines[i].async)
152 release_engine(&dmm->engines[i]);
153 }
154
Andy Gross71e88312011-12-05 19:19:21 -0600155 status >>= 8;
156 }
157
158 return IRQ_HANDLED;
159}
160
161/**
162 * Get a handle for a DMM transaction
163 */
164static struct dmm_txn *dmm_txn_init(struct dmm *dmm, struct tcm *tcm)
165{
166 struct dmm_txn *txn = NULL;
167 struct refill_engine *engine = NULL;
Andy Grossfaaa0542012-10-12 11:18:11 -0500168 int ret;
169 unsigned long flags;
Andy Gross71e88312011-12-05 19:19:21 -0600170
Andy Grossfaaa0542012-10-12 11:18:11 -0500171
172 /* wait until an engine is available */
173 ret = wait_event_interruptible(omap_dmm->engine_queue,
174 atomic_add_unless(&omap_dmm->engine_counter, -1, 0));
175 if (ret)
176 return ERR_PTR(ret);
Andy Gross71e88312011-12-05 19:19:21 -0600177
178 /* grab an idle engine */
Andy Grossfaaa0542012-10-12 11:18:11 -0500179 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600180 if (!list_empty(&dmm->idle_head)) {
181 engine = list_entry(dmm->idle_head.next, struct refill_engine,
182 idle_node);
183 list_del(&engine->idle_node);
184 }
Andy Grossfaaa0542012-10-12 11:18:11 -0500185 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600186
187 BUG_ON(!engine);
188
189 txn = &engine->txn;
190 engine->tcm = tcm;
191 txn->engine_handle = engine;
192 txn->last_pat = NULL;
193 txn->current_va = engine->refill_va;
194 txn->current_pa = engine->refill_pa;
195
196 return txn;
197}
198
199/**
200 * Add region to DMM transaction. If pages or pages[i] is NULL, then the
201 * corresponding slot is cleared (ie. dummy_pa is programmed)
202 */
Andy Grossfaaa0542012-10-12 11:18:11 -0500203static void dmm_txn_append(struct dmm_txn *txn, struct pat_area *area,
Rob Clarka6a91822011-12-09 23:26:08 -0600204 struct page **pages, uint32_t npages, uint32_t roll)
Andy Gross71e88312011-12-05 19:19:21 -0600205{
Russell King2d31ca32014-07-12 10:53:41 +0100206 dma_addr_t pat_pa = 0, data_pa = 0;
Andy Gross71e88312011-12-05 19:19:21 -0600207 uint32_t *data;
208 struct pat *pat;
209 struct refill_engine *engine = txn->engine_handle;
210 int columns = (1 + area->x1 - area->x0);
211 int rows = (1 + area->y1 - area->y0);
212 int i = columns*rows;
Andy Gross71e88312011-12-05 19:19:21 -0600213
214 pat = alloc_dma(txn, sizeof(struct pat), &pat_pa);
215
216 if (txn->last_pat)
217 txn->last_pat->next_pa = (uint32_t)pat_pa;
218
219 pat->area = *area;
Andy Grossc6b7ae552012-12-19 14:53:38 -0600220
221 /* adjust Y coordinates based off of container parameters */
222 pat->area.y0 += engine->tcm->y_offset;
223 pat->area.y1 += engine->tcm->y_offset;
224
Andy Gross71e88312011-12-05 19:19:21 -0600225 pat->ctrl = (struct pat_ctrl){
226 .start = 1,
227 .lut_id = engine->tcm->lut_id,
228 };
229
Russell King2d31ca32014-07-12 10:53:41 +0100230 data = alloc_dma(txn, 4*i, &data_pa);
231 /* FIXME: what if data_pa is more than 32-bit ? */
232 pat->data_pa = data_pa;
Andy Gross71e88312011-12-05 19:19:21 -0600233
234 while (i--) {
Rob Clarka6a91822011-12-09 23:26:08 -0600235 int n = i + roll;
236 if (n >= npages)
237 n -= npages;
238 data[i] = (pages && pages[n]) ?
239 page_to_phys(pages[n]) : engine->dmm->dummy_pa;
Andy Gross71e88312011-12-05 19:19:21 -0600240 }
241
Andy Gross71e88312011-12-05 19:19:21 -0600242 txn->last_pat = pat;
243
Andy Grossfaaa0542012-10-12 11:18:11 -0500244 return;
Andy Gross71e88312011-12-05 19:19:21 -0600245}
246
247/**
248 * Commit the DMM transaction.
249 */
250static int dmm_txn_commit(struct dmm_txn *txn, bool wait)
251{
252 int ret = 0;
253 struct refill_engine *engine = txn->engine_handle;
254 struct dmm *dmm = engine->dmm;
255
256 if (!txn->last_pat) {
257 dev_err(engine->dmm->dev, "need at least one txn\n");
258 ret = -EINVAL;
259 goto cleanup;
260 }
261
262 txn->last_pat->next_pa = 0;
263
264 /* write to PAT_DESCR to clear out any pending transaction */
265 writel(0x0, dmm->base + reg[PAT_DESCR][engine->id]);
266
267 /* wait for engine ready: */
268 ret = wait_status(engine, DMM_PATSTATUS_READY);
269 if (ret) {
270 ret = -EFAULT;
271 goto cleanup;
272 }
273
Andy Grossfaaa0542012-10-12 11:18:11 -0500274 /* mark whether it is async to denote list management in IRQ handler */
275 engine->async = wait ? false : true;
Tomi Valkeinene7e24df2014-11-10 12:23:01 +0200276 /* verify that the irq handler sees the 'async' value */
277 smp_mb();
Andy Grossfaaa0542012-10-12 11:18:11 -0500278
Andy Gross71e88312011-12-05 19:19:21 -0600279 /* kick reload */
280 writel(engine->refill_pa,
281 dmm->base + reg[PAT_DESCR][engine->id]);
282
283 if (wait) {
284 if (wait_event_interruptible_timeout(engine->wait_for_refill,
285 wait_status(engine, DMM_PATSTATUS_READY) == 0,
286 msecs_to_jiffies(1)) <= 0) {
287 dev_err(dmm->dev, "timed out waiting for done\n");
288 ret = -ETIMEDOUT;
289 }
290 }
291
292cleanup:
Andy Grossfaaa0542012-10-12 11:18:11 -0500293 /* only place engine back on list if we are done with it */
294 if (ret || wait)
295 release_engine(engine);
Andy Gross71e88312011-12-05 19:19:21 -0600296
Andy Gross71e88312011-12-05 19:19:21 -0600297 return ret;
298}
299
300/*
301 * DMM programming
302 */
Rob Clarka6a91822011-12-09 23:26:08 -0600303static int fill(struct tcm_area *area, struct page **pages,
304 uint32_t npages, uint32_t roll, bool wait)
Andy Gross71e88312011-12-05 19:19:21 -0600305{
306 int ret = 0;
307 struct tcm_area slice, area_s;
308 struct dmm_txn *txn;
309
310 txn = dmm_txn_init(omap_dmm, area->tcm);
311 if (IS_ERR_OR_NULL(txn))
Andy Gross295c7992012-11-16 13:10:57 -0600312 return -ENOMEM;
Andy Gross71e88312011-12-05 19:19:21 -0600313
314 tcm_for_each_slice(slice, *area, area_s) {
315 struct pat_area p_area = {
316 .x0 = slice.p0.x, .y0 = slice.p0.y,
317 .x1 = slice.p1.x, .y1 = slice.p1.y,
318 };
319
Andy Grossfaaa0542012-10-12 11:18:11 -0500320 dmm_txn_append(txn, &p_area, pages, npages, roll);
Andy Gross71e88312011-12-05 19:19:21 -0600321
Rob Clarka6a91822011-12-09 23:26:08 -0600322 roll += tcm_sizeof(slice);
Andy Gross71e88312011-12-05 19:19:21 -0600323 }
324
325 ret = dmm_txn_commit(txn, wait);
326
Andy Gross71e88312011-12-05 19:19:21 -0600327 return ret;
328}
329
330/*
331 * Pin/unpin
332 */
333
334/* note: slots for which pages[i] == NULL are filled w/ dummy page
335 */
Rob Clarka6a91822011-12-09 23:26:08 -0600336int tiler_pin(struct tiler_block *block, struct page **pages,
337 uint32_t npages, uint32_t roll, bool wait)
Andy Gross71e88312011-12-05 19:19:21 -0600338{
339 int ret;
340
Rob Clarka6a91822011-12-09 23:26:08 -0600341 ret = fill(&block->area, pages, npages, roll, wait);
Andy Gross71e88312011-12-05 19:19:21 -0600342
343 if (ret)
344 tiler_unpin(block);
345
346 return ret;
347}
348
349int tiler_unpin(struct tiler_block *block)
350{
Rob Clarka6a91822011-12-09 23:26:08 -0600351 return fill(&block->area, NULL, 0, 0, false);
Andy Gross71e88312011-12-05 19:19:21 -0600352}
353
354/*
355 * Reserve/release
356 */
357struct tiler_block *tiler_reserve_2d(enum tiler_fmt fmt, uint16_t w,
358 uint16_t h, uint16_t align)
359{
360 struct tiler_block *block = kzalloc(sizeof(*block), GFP_KERNEL);
361 u32 min_align = 128;
362 int ret;
Andy Grossfaaa0542012-10-12 11:18:11 -0500363 unsigned long flags;
Andy Gross71e88312011-12-05 19:19:21 -0600364
365 BUG_ON(!validfmt(fmt));
366
367 /* convert width/height to slots */
368 w = DIV_ROUND_UP(w, geom[fmt].slot_w);
369 h = DIV_ROUND_UP(h, geom[fmt].slot_h);
370
371 /* convert alignment to slots */
372 min_align = max(min_align, (geom[fmt].slot_w * geom[fmt].cpp));
373 align = ALIGN(align, min_align);
374 align /= geom[fmt].slot_w * geom[fmt].cpp;
375
376 block->fmt = fmt;
377
378 ret = tcm_reserve_2d(containers[fmt], w, h, align, &block->area);
379 if (ret) {
380 kfree(block);
Rob Clark1c3a4dc2012-03-21 16:40:23 -0500381 return ERR_PTR(-ENOMEM);
Andy Gross71e88312011-12-05 19:19:21 -0600382 }
383
384 /* add to allocation list */
Andy Grossfaaa0542012-10-12 11:18:11 -0500385 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600386 list_add(&block->alloc_node, &omap_dmm->alloc_head);
Andy Grossfaaa0542012-10-12 11:18:11 -0500387 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600388
389 return block;
390}
391
392struct tiler_block *tiler_reserve_1d(size_t size)
393{
394 struct tiler_block *block = kzalloc(sizeof(*block), GFP_KERNEL);
395 int num_pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
Andy Grossfaaa0542012-10-12 11:18:11 -0500396 unsigned long flags;
Andy Gross71e88312011-12-05 19:19:21 -0600397
398 if (!block)
Andy Grossd7de9932012-08-09 00:14:56 -0500399 return ERR_PTR(-ENOMEM);
Andy Gross71e88312011-12-05 19:19:21 -0600400
401 block->fmt = TILFMT_PAGE;
402
403 if (tcm_reserve_1d(containers[TILFMT_PAGE], num_pages,
404 &block->area)) {
405 kfree(block);
Rob Clark1c3a4dc2012-03-21 16:40:23 -0500406 return ERR_PTR(-ENOMEM);
Andy Gross71e88312011-12-05 19:19:21 -0600407 }
408
Andy Grossfaaa0542012-10-12 11:18:11 -0500409 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600410 list_add(&block->alloc_node, &omap_dmm->alloc_head);
Andy Grossfaaa0542012-10-12 11:18:11 -0500411 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600412
413 return block;
414}
415
416/* note: if you have pin'd pages, you should have already unpin'd first! */
417int tiler_release(struct tiler_block *block)
418{
419 int ret = tcm_free(&block->area);
Andy Grossfaaa0542012-10-12 11:18:11 -0500420 unsigned long flags;
Andy Gross71e88312011-12-05 19:19:21 -0600421
422 if (block->area.tcm)
423 dev_err(omap_dmm->dev, "failed to release block\n");
424
Andy Grossfaaa0542012-10-12 11:18:11 -0500425 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600426 list_del(&block->alloc_node);
Andy Grossfaaa0542012-10-12 11:18:11 -0500427 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600428
429 kfree(block);
430 return ret;
431}
432
433/*
434 * Utils
435 */
436
Rob Clark3c810c62012-08-15 15:18:01 -0500437/* calculate the tiler space address of a pixel in a view orientation...
438 * below description copied from the display subsystem section of TRM:
439 *
440 * When the TILER is addressed, the bits:
441 * [28:27] = 0x0 for 8-bit tiled
442 * 0x1 for 16-bit tiled
443 * 0x2 for 32-bit tiled
444 * 0x3 for page mode
445 * [31:29] = 0x0 for 0-degree view
446 * 0x1 for 180-degree view + mirroring
447 * 0x2 for 0-degree view + mirroring
448 * 0x3 for 180-degree view
449 * 0x4 for 270-degree view + mirroring
450 * 0x5 for 270-degree view
451 * 0x6 for 90-degree view
452 * 0x7 for 90-degree view + mirroring
453 * Otherwise the bits indicated the corresponding bit address to access
454 * the SDRAM.
455 */
456static u32 tiler_get_address(enum tiler_fmt fmt, u32 orient, u32 x, u32 y)
Andy Gross71e88312011-12-05 19:19:21 -0600457{
458 u32 x_bits, y_bits, tmp, x_mask, y_mask, alignment;
459
460 x_bits = CONT_WIDTH_BITS - geom[fmt].x_shft;
461 y_bits = CONT_HEIGHT_BITS - geom[fmt].y_shft;
462 alignment = geom[fmt].x_shft + geom[fmt].y_shft;
463
464 /* validate coordinate */
465 x_mask = MASK(x_bits);
466 y_mask = MASK(y_bits);
467
Rob Clark3c810c62012-08-15 15:18:01 -0500468 if (x < 0 || x > x_mask || y < 0 || y > y_mask) {
469 DBG("invalid coords: %u < 0 || %u > %u || %u < 0 || %u > %u",
470 x, x, x_mask, y, y, y_mask);
Andy Gross71e88312011-12-05 19:19:21 -0600471 return 0;
Rob Clark3c810c62012-08-15 15:18:01 -0500472 }
Andy Gross71e88312011-12-05 19:19:21 -0600473
474 /* account for mirroring */
475 if (orient & MASK_X_INVERT)
476 x ^= x_mask;
477 if (orient & MASK_Y_INVERT)
478 y ^= y_mask;
479
480 /* get coordinate address */
481 if (orient & MASK_XY_FLIP)
482 tmp = ((x << y_bits) + y);
483 else
484 tmp = ((y << x_bits) + x);
485
486 return TIL_ADDR((tmp << alignment), orient, fmt);
487}
488
489dma_addr_t tiler_ssptr(struct tiler_block *block)
490{
491 BUG_ON(!validfmt(block->fmt));
492
Rob Clark3c810c62012-08-15 15:18:01 -0500493 return TILVIEW_8BIT + tiler_get_address(block->fmt, 0,
Andy Gross71e88312011-12-05 19:19:21 -0600494 block->area.p0.x * geom[block->fmt].slot_w,
495 block->area.p0.y * geom[block->fmt].slot_h);
496}
497
Rob Clark3c810c62012-08-15 15:18:01 -0500498dma_addr_t tiler_tsptr(struct tiler_block *block, uint32_t orient,
499 uint32_t x, uint32_t y)
500{
501 struct tcm_pt *p = &block->area.p0;
502 BUG_ON(!validfmt(block->fmt));
503
504 return tiler_get_address(block->fmt, orient,
505 (p->x * geom[block->fmt].slot_w) + x,
506 (p->y * geom[block->fmt].slot_h) + y);
507}
508
Andy Gross71e88312011-12-05 19:19:21 -0600509void tiler_align(enum tiler_fmt fmt, uint16_t *w, uint16_t *h)
510{
511 BUG_ON(!validfmt(fmt));
512 *w = round_up(*w, geom[fmt].slot_w);
513 *h = round_up(*h, geom[fmt].slot_h);
514}
515
Rob Clark3c810c62012-08-15 15:18:01 -0500516uint32_t tiler_stride(enum tiler_fmt fmt, uint32_t orient)
Andy Gross71e88312011-12-05 19:19:21 -0600517{
518 BUG_ON(!validfmt(fmt));
519
Rob Clark3c810c62012-08-15 15:18:01 -0500520 if (orient & MASK_XY_FLIP)
521 return 1 << (CONT_HEIGHT_BITS + geom[fmt].x_shft);
522 else
523 return 1 << (CONT_WIDTH_BITS + geom[fmt].y_shft);
Andy Gross71e88312011-12-05 19:19:21 -0600524}
525
526size_t tiler_size(enum tiler_fmt fmt, uint16_t w, uint16_t h)
527{
528 tiler_align(fmt, &w, &h);
529 return geom[fmt].cpp * w * h;
530}
531
532size_t tiler_vsize(enum tiler_fmt fmt, uint16_t w, uint16_t h)
533{
534 BUG_ON(!validfmt(fmt));
535 return round_up(geom[fmt].cpp * w, PAGE_SIZE) * h;
536}
537
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +0000538uint32_t tiler_get_cpu_cache_flags(void)
539{
540 return omap_dmm->plat_data->cpu_cache_flags;
541}
542
Andy Grosse5e4e9b2012-10-17 00:30:03 -0500543bool dmm_is_available(void)
Andy Gross5c137792012-03-05 10:48:39 -0600544{
545 return omap_dmm ? true : false;
546}
547
548static int omap_dmm_remove(struct platform_device *dev)
Andy Gross71e88312011-12-05 19:19:21 -0600549{
550 struct tiler_block *block, *_block;
551 int i;
Andy Grossfaaa0542012-10-12 11:18:11 -0500552 unsigned long flags;
Andy Gross71e88312011-12-05 19:19:21 -0600553
554 if (omap_dmm) {
555 /* free all area regions */
Andy Grossfaaa0542012-10-12 11:18:11 -0500556 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600557 list_for_each_entry_safe(block, _block, &omap_dmm->alloc_head,
558 alloc_node) {
559 list_del(&block->alloc_node);
560 kfree(block);
561 }
Andy Grossfaaa0542012-10-12 11:18:11 -0500562 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600563
564 for (i = 0; i < omap_dmm->num_lut; i++)
565 if (omap_dmm->tcm && omap_dmm->tcm[i])
566 omap_dmm->tcm[i]->deinit(omap_dmm->tcm[i]);
567 kfree(omap_dmm->tcm);
568
569 kfree(omap_dmm->engines);
570 if (omap_dmm->refill_va)
Andy Grossfe4fc162012-10-11 23:07:36 -0500571 dma_free_writecombine(omap_dmm->dev,
Andy Gross71e88312011-12-05 19:19:21 -0600572 REFILL_BUFFER_SIZE * omap_dmm->num_engines,
573 omap_dmm->refill_va,
574 omap_dmm->refill_pa);
575 if (omap_dmm->dummy_page)
576 __free_page(omap_dmm->dummy_page);
577
Andy Grossef445932012-05-24 11:43:32 -0500578 if (omap_dmm->irq > 0)
Andy Gross71e88312011-12-05 19:19:21 -0600579 free_irq(omap_dmm->irq, omap_dmm);
580
Andy Gross5c137792012-03-05 10:48:39 -0600581 iounmap(omap_dmm->base);
Andy Gross71e88312011-12-05 19:19:21 -0600582 kfree(omap_dmm);
Andy Gross5c137792012-03-05 10:48:39 -0600583 omap_dmm = NULL;
Andy Gross71e88312011-12-05 19:19:21 -0600584 }
585
586 return 0;
587}
588
Andy Gross5c137792012-03-05 10:48:39 -0600589static int omap_dmm_probe(struct platform_device *dev)
Andy Gross71e88312011-12-05 19:19:21 -0600590{
591 int ret = -EFAULT, i;
592 struct tcm_area area = {0};
Andy Gross0f562d12012-10-11 23:06:43 -0500593 u32 hwinfo, pat_geom;
Andy Gross5c137792012-03-05 10:48:39 -0600594 struct resource *mem;
Andy Gross71e88312011-12-05 19:19:21 -0600595
596 omap_dmm = kzalloc(sizeof(*omap_dmm), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800597 if (!omap_dmm)
Andy Gross71e88312011-12-05 19:19:21 -0600598 goto fail;
Andy Gross71e88312011-12-05 19:19:21 -0600599
Andy Grossef445932012-05-24 11:43:32 -0500600 /* initialize lists */
601 INIT_LIST_HEAD(&omap_dmm->alloc_head);
602 INIT_LIST_HEAD(&omap_dmm->idle_head);
603
Andy Grossfaaa0542012-10-12 11:18:11 -0500604 init_waitqueue_head(&omap_dmm->engine_queue);
605
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +0000606 if (dev->dev.of_node) {
607 const struct of_device_id *match;
608
609 match = of_match_node(dmm_of_match, dev->dev.of_node);
610 if (!match) {
611 dev_err(&dev->dev, "failed to find matching device node\n");
612 return -ENODEV;
613 }
614
615 omap_dmm->plat_data = match->data;
616 }
617
Andy Gross71e88312011-12-05 19:19:21 -0600618 /* lookup hwmod data - base address and irq */
Andy Gross5c137792012-03-05 10:48:39 -0600619 mem = platform_get_resource(dev, IORESOURCE_MEM, 0);
620 if (!mem) {
621 dev_err(&dev->dev, "failed to get base address resource\n");
Andy Gross71e88312011-12-05 19:19:21 -0600622 goto fail;
623 }
624
Andy Gross5c137792012-03-05 10:48:39 -0600625 omap_dmm->base = ioremap(mem->start, SZ_2K);
626
627 if (!omap_dmm->base) {
628 dev_err(&dev->dev, "failed to get dmm base address\n");
629 goto fail;
630 }
631
632 omap_dmm->irq = platform_get_irq(dev, 0);
633 if (omap_dmm->irq < 0) {
634 dev_err(&dev->dev, "failed to get IRQ resource\n");
635 goto fail;
636 }
637
638 omap_dmm->dev = &dev->dev;
639
Andy Gross71e88312011-12-05 19:19:21 -0600640 hwinfo = readl(omap_dmm->base + DMM_PAT_HWINFO);
641 omap_dmm->num_engines = (hwinfo >> 24) & 0x1F;
642 omap_dmm->num_lut = (hwinfo >> 16) & 0x1F;
643 omap_dmm->container_width = 256;
644 omap_dmm->container_height = 128;
645
Andy Grossfaaa0542012-10-12 11:18:11 -0500646 atomic_set(&omap_dmm->engine_counter, omap_dmm->num_engines);
647
Andy Gross71e88312011-12-05 19:19:21 -0600648 /* read out actual LUT width and height */
649 pat_geom = readl(omap_dmm->base + DMM_PAT_GEOMETRY);
650 omap_dmm->lut_width = ((pat_geom >> 16) & 0xF) << 5;
651 omap_dmm->lut_height = ((pat_geom >> 24) & 0xF) << 5;
652
Andy Grossc6b7ae552012-12-19 14:53:38 -0600653 /* increment LUT by one if on OMAP5 */
654 /* LUT has twice the height, and is split into a separate container */
655 if (omap_dmm->lut_height != omap_dmm->container_height)
656 omap_dmm->num_lut++;
657
Andy Gross71e88312011-12-05 19:19:21 -0600658 /* initialize DMM registers */
659 writel(0x88888888, omap_dmm->base + DMM_PAT_VIEW__0);
660 writel(0x88888888, omap_dmm->base + DMM_PAT_VIEW__1);
661 writel(0x80808080, omap_dmm->base + DMM_PAT_VIEW_MAP__0);
662 writel(0x80000000, omap_dmm->base + DMM_PAT_VIEW_MAP_BASE);
663 writel(0x88888888, omap_dmm->base + DMM_TILER_OR__0);
664 writel(0x88888888, omap_dmm->base + DMM_TILER_OR__1);
665
666 ret = request_irq(omap_dmm->irq, omap_dmm_irq_handler, IRQF_SHARED,
667 "omap_dmm_irq_handler", omap_dmm);
668
669 if (ret) {
Andy Gross5c137792012-03-05 10:48:39 -0600670 dev_err(&dev->dev, "couldn't register IRQ %d, error %d\n",
Andy Gross71e88312011-12-05 19:19:21 -0600671 omap_dmm->irq, ret);
672 omap_dmm->irq = -1;
673 goto fail;
674 }
675
Rob Clarka6a91822011-12-09 23:26:08 -0600676 /* Enable all interrupts for each refill engine except
677 * ERR_LUT_MISS<n> (which is just advisory, and we don't care
678 * about because we want to be able to refill live scanout
679 * buffers for accelerated pan/scroll) and FILL_DSC<n> which
680 * we just generally don't care about.
681 */
682 writel(0x7e7e7e7e, omap_dmm->base + DMM_PAT_IRQENABLE_SET);
Andy Gross71e88312011-12-05 19:19:21 -0600683
Andy Gross71e88312011-12-05 19:19:21 -0600684 omap_dmm->dummy_page = alloc_page(GFP_KERNEL | __GFP_DMA32);
685 if (!omap_dmm->dummy_page) {
Andy Gross5c137792012-03-05 10:48:39 -0600686 dev_err(&dev->dev, "could not allocate dummy page\n");
Andy Gross71e88312011-12-05 19:19:21 -0600687 ret = -ENOMEM;
688 goto fail;
689 }
Andy Gross5c137792012-03-05 10:48:39 -0600690
691 /* set dma mask for device */
Russell Kingd6cfaab2013-06-10 18:41:59 +0100692 ret = dma_set_coherent_mask(&dev->dev, DMA_BIT_MASK(32));
693 if (ret)
694 goto fail;
Andy Gross5c137792012-03-05 10:48:39 -0600695
Andy Gross71e88312011-12-05 19:19:21 -0600696 omap_dmm->dummy_pa = page_to_phys(omap_dmm->dummy_page);
697
698 /* alloc refill memory */
Andy Grossfe4fc162012-10-11 23:07:36 -0500699 omap_dmm->refill_va = dma_alloc_writecombine(&dev->dev,
Andy Gross71e88312011-12-05 19:19:21 -0600700 REFILL_BUFFER_SIZE * omap_dmm->num_engines,
701 &omap_dmm->refill_pa, GFP_KERNEL);
702 if (!omap_dmm->refill_va) {
Andy Gross5c137792012-03-05 10:48:39 -0600703 dev_err(&dev->dev, "could not allocate refill memory\n");
Andy Gross71e88312011-12-05 19:19:21 -0600704 goto fail;
705 }
706
707 /* alloc engines */
Joe Perches78110bb2013-02-11 09:41:29 -0800708 omap_dmm->engines = kcalloc(omap_dmm->num_engines,
709 sizeof(struct refill_engine), GFP_KERNEL);
Andy Gross71e88312011-12-05 19:19:21 -0600710 if (!omap_dmm->engines) {
Andy Gross71e88312011-12-05 19:19:21 -0600711 ret = -ENOMEM;
712 goto fail;
713 }
714
Andy Gross71e88312011-12-05 19:19:21 -0600715 for (i = 0; i < omap_dmm->num_engines; i++) {
716 omap_dmm->engines[i].id = i;
717 omap_dmm->engines[i].dmm = omap_dmm;
718 omap_dmm->engines[i].refill_va = omap_dmm->refill_va +
719 (REFILL_BUFFER_SIZE * i);
720 omap_dmm->engines[i].refill_pa = omap_dmm->refill_pa +
721 (REFILL_BUFFER_SIZE * i);
722 init_waitqueue_head(&omap_dmm->engines[i].wait_for_refill);
723
724 list_add(&omap_dmm->engines[i].idle_node, &omap_dmm->idle_head);
725 }
726
Joe Perches78110bb2013-02-11 09:41:29 -0800727 omap_dmm->tcm = kcalloc(omap_dmm->num_lut, sizeof(*omap_dmm->tcm),
Andy Gross71e88312011-12-05 19:19:21 -0600728 GFP_KERNEL);
729 if (!omap_dmm->tcm) {
Andy Gross71e88312011-12-05 19:19:21 -0600730 ret = -ENOMEM;
731 goto fail;
732 }
733
734 /* init containers */
Andy Grossc6b7ae552012-12-19 14:53:38 -0600735 /* Each LUT is associated with a TCM (container manager). We use the
736 lut_id to denote the lut_id used to identify the correct LUT for
737 programming during reill operations */
Andy Gross71e88312011-12-05 19:19:21 -0600738 for (i = 0; i < omap_dmm->num_lut; i++) {
739 omap_dmm->tcm[i] = sita_init(omap_dmm->container_width,
740 omap_dmm->container_height,
741 NULL);
742
743 if (!omap_dmm->tcm[i]) {
Andy Gross5c137792012-03-05 10:48:39 -0600744 dev_err(&dev->dev, "failed to allocate container\n");
Andy Gross71e88312011-12-05 19:19:21 -0600745 ret = -ENOMEM;
746 goto fail;
747 }
748
749 omap_dmm->tcm[i]->lut_id = i;
750 }
751
752 /* assign access mode containers to applicable tcm container */
753 /* OMAP 4 has 1 container for all 4 views */
Andy Grossc6b7ae552012-12-19 14:53:38 -0600754 /* OMAP 5 has 2 containers, 1 for 2D and 1 for 1D */
Andy Gross71e88312011-12-05 19:19:21 -0600755 containers[TILFMT_8BIT] = omap_dmm->tcm[0];
756 containers[TILFMT_16BIT] = omap_dmm->tcm[0];
757 containers[TILFMT_32BIT] = omap_dmm->tcm[0];
Andy Grossc6b7ae552012-12-19 14:53:38 -0600758
759 if (omap_dmm->container_height != omap_dmm->lut_height) {
760 /* second LUT is used for PAGE mode. Programming must use
761 y offset that is added to all y coordinates. LUT id is still
762 0, because it is the same LUT, just the upper 128 lines */
763 containers[TILFMT_PAGE] = omap_dmm->tcm[1];
764 omap_dmm->tcm[1]->y_offset = OMAP5_LUT_OFFSET;
765 omap_dmm->tcm[1]->lut_id = 0;
766 } else {
767 containers[TILFMT_PAGE] = omap_dmm->tcm[0];
768 }
Andy Gross71e88312011-12-05 19:19:21 -0600769
Andy Gross71e88312011-12-05 19:19:21 -0600770 area = (struct tcm_area) {
Andy Gross71e88312011-12-05 19:19:21 -0600771 .tcm = NULL,
772 .p1.x = omap_dmm->container_width - 1,
773 .p1.y = omap_dmm->container_height - 1,
774 };
775
Andy Gross71e88312011-12-05 19:19:21 -0600776 /* initialize all LUTs to dummy page entries */
777 for (i = 0; i < omap_dmm->num_lut; i++) {
778 area.tcm = omap_dmm->tcm[i];
Rob Clarka6a91822011-12-09 23:26:08 -0600779 if (fill(&area, NULL, 0, 0, true))
Andy Gross71e88312011-12-05 19:19:21 -0600780 dev_err(omap_dmm->dev, "refill failed");
781 }
782
783 dev_info(omap_dmm->dev, "initialized all PAT entries\n");
784
785 return 0;
786
787fail:
Andy Grossef445932012-05-24 11:43:32 -0500788 if (omap_dmm_remove(dev))
789 dev_err(&dev->dev, "cleanup failed\n");
Andy Gross71e88312011-12-05 19:19:21 -0600790 return ret;
791}
Andy Gross6169a1482011-12-15 21:05:17 -0600792
793/*
794 * debugfs support
795 */
796
797#ifdef CONFIG_DEBUG_FS
798
799static const char *alphabet = "abcdefghijklmnopqrstuvwxyz"
800 "ABCDEFGHIJKLMNOPQRSTUVWXYZ0123456789";
801static const char *special = ".,:;'\"`~!^-+";
802
803static void fill_map(char **map, int xdiv, int ydiv, struct tcm_area *a,
804 char c, bool ovw)
805{
806 int x, y;
807 for (y = a->p0.y / ydiv; y <= a->p1.y / ydiv; y++)
808 for (x = a->p0.x / xdiv; x <= a->p1.x / xdiv; x++)
809 if (map[y][x] == ' ' || ovw)
810 map[y][x] = c;
811}
812
813static void fill_map_pt(char **map, int xdiv, int ydiv, struct tcm_pt *p,
814 char c)
815{
816 map[p->y / ydiv][p->x / xdiv] = c;
817}
818
819static char read_map_pt(char **map, int xdiv, int ydiv, struct tcm_pt *p)
820{
821 return map[p->y / ydiv][p->x / xdiv];
822}
823
824static int map_width(int xdiv, int x0, int x1)
825{
826 return (x1 / xdiv) - (x0 / xdiv) + 1;
827}
828
829static void text_map(char **map, int xdiv, char *nice, int yd, int x0, int x1)
830{
831 char *p = map[yd] + (x0 / xdiv);
832 int w = (map_width(xdiv, x0, x1) - strlen(nice)) / 2;
833 if (w >= 0) {
834 p += w;
835 while (*nice)
836 *p++ = *nice++;
837 }
838}
839
840static void map_1d_info(char **map, int xdiv, int ydiv, char *nice,
841 struct tcm_area *a)
842{
843 sprintf(nice, "%dK", tcm_sizeof(*a) * 4);
844 if (a->p0.y + 1 < a->p1.y) {
845 text_map(map, xdiv, nice, (a->p0.y + a->p1.y) / 2 / ydiv, 0,
846 256 - 1);
847 } else if (a->p0.y < a->p1.y) {
848 if (strlen(nice) < map_width(xdiv, a->p0.x, 256 - 1))
849 text_map(map, xdiv, nice, a->p0.y / ydiv,
850 a->p0.x + xdiv, 256 - 1);
851 else if (strlen(nice) < map_width(xdiv, 0, a->p1.x))
852 text_map(map, xdiv, nice, a->p1.y / ydiv,
853 0, a->p1.y - xdiv);
854 } else if (strlen(nice) + 1 < map_width(xdiv, a->p0.x, a->p1.x)) {
855 text_map(map, xdiv, nice, a->p0.y / ydiv, a->p0.x, a->p1.x);
856 }
857}
858
859static void map_2d_info(char **map, int xdiv, int ydiv, char *nice,
860 struct tcm_area *a)
861{
862 sprintf(nice, "(%d*%d)", tcm_awidth(*a), tcm_aheight(*a));
863 if (strlen(nice) + 1 < map_width(xdiv, a->p0.x, a->p1.x))
864 text_map(map, xdiv, nice, (a->p0.y + a->p1.y) / 2 / ydiv,
865 a->p0.x, a->p1.x);
866}
867
868int tiler_map_show(struct seq_file *s, void *arg)
869{
870 int xdiv = 2, ydiv = 1;
871 char **map = NULL, *global_map;
872 struct tiler_block *block;
873 struct tcm_area a, p;
874 int i;
875 const char *m2d = alphabet;
876 const char *a2d = special;
877 const char *m2dp = m2d, *a2dp = a2d;
878 char nice[128];
Andy Gross02646fb2012-03-05 10:48:38 -0600879 int h_adj;
880 int w_adj;
Andy Gross6169a1482011-12-15 21:05:17 -0600881 unsigned long flags;
Andy Grossc6b7ae552012-12-19 14:53:38 -0600882 int lut_idx;
883
Andy Gross6169a1482011-12-15 21:05:17 -0600884
Andy Gross02646fb2012-03-05 10:48:38 -0600885 if (!omap_dmm) {
886 /* early return if dmm/tiler device is not initialized */
887 return 0;
888 }
889
Andy Grossc6b7ae552012-12-19 14:53:38 -0600890 h_adj = omap_dmm->container_height / ydiv;
891 w_adj = omap_dmm->container_width / xdiv;
Andy Gross02646fb2012-03-05 10:48:38 -0600892
Andy Grossc6b7ae552012-12-19 14:53:38 -0600893 map = kmalloc(h_adj * sizeof(*map), GFP_KERNEL);
894 global_map = kmalloc((w_adj + 1) * h_adj, GFP_KERNEL);
Andy Gross6169a1482011-12-15 21:05:17 -0600895
896 if (!map || !global_map)
897 goto error;
898
Andy Grossc6b7ae552012-12-19 14:53:38 -0600899 for (lut_idx = 0; lut_idx < omap_dmm->num_lut; lut_idx++) {
Dan Carpentere1e9c902013-08-22 15:42:50 +0300900 memset(map, 0, h_adj * sizeof(*map));
Andy Grossc6b7ae552012-12-19 14:53:38 -0600901 memset(global_map, ' ', (w_adj + 1) * h_adj);
Andy Gross6169a1482011-12-15 21:05:17 -0600902
Andy Grossc6b7ae552012-12-19 14:53:38 -0600903 for (i = 0; i < omap_dmm->container_height; i++) {
904 map[i] = global_map + i * (w_adj + 1);
905 map[i][w_adj] = 0;
Andy Gross6169a1482011-12-15 21:05:17 -0600906 }
Andy Gross6169a1482011-12-15 21:05:17 -0600907
Andy Grossc6b7ae552012-12-19 14:53:38 -0600908 spin_lock_irqsave(&list_lock, flags);
Andy Gross6169a1482011-12-15 21:05:17 -0600909
Andy Grossc6b7ae552012-12-19 14:53:38 -0600910 list_for_each_entry(block, &omap_dmm->alloc_head, alloc_node) {
911 if (block->area.tcm == omap_dmm->tcm[lut_idx]) {
912 if (block->fmt != TILFMT_PAGE) {
913 fill_map(map, xdiv, ydiv, &block->area,
914 *m2dp, true);
915 if (!*++a2dp)
916 a2dp = a2d;
917 if (!*++m2dp)
918 m2dp = m2d;
919 map_2d_info(map, xdiv, ydiv, nice,
920 &block->area);
921 } else {
922 bool start = read_map_pt(map, xdiv,
923 ydiv, &block->area.p0) == ' ';
924 bool end = read_map_pt(map, xdiv, ydiv,
925 &block->area.p1) == ' ';
926
927 tcm_for_each_slice(a, block->area, p)
928 fill_map(map, xdiv, ydiv, &a,
929 '=', true);
930 fill_map_pt(map, xdiv, ydiv,
931 &block->area.p0,
932 start ? '<' : 'X');
933 fill_map_pt(map, xdiv, ydiv,
934 &block->area.p1,
935 end ? '>' : 'X');
936 map_1d_info(map, xdiv, ydiv, nice,
937 &block->area);
938 }
939 }
940 }
941
942 spin_unlock_irqrestore(&list_lock, flags);
943
944 if (s) {
945 seq_printf(s, "CONTAINER %d DUMP BEGIN\n", lut_idx);
946 for (i = 0; i < 128; i++)
947 seq_printf(s, "%03d:%s\n", i, map[i]);
948 seq_printf(s, "CONTAINER %d DUMP END\n", lut_idx);
949 } else {
950 dev_dbg(omap_dmm->dev, "CONTAINER %d DUMP BEGIN\n",
951 lut_idx);
952 for (i = 0; i < 128; i++)
953 dev_dbg(omap_dmm->dev, "%03d:%s\n", i, map[i]);
954 dev_dbg(omap_dmm->dev, "CONTAINER %d DUMP END\n",
955 lut_idx);
956 }
Andy Gross6169a1482011-12-15 21:05:17 -0600957 }
958
959error:
960 kfree(map);
961 kfree(global_map);
962
963 return 0;
964}
965#endif
Andy Gross5c137792012-03-05 10:48:39 -0600966
Andy Grosse78edba2012-12-19 14:53:37 -0600967#ifdef CONFIG_PM
968static int omap_dmm_resume(struct device *dev)
969{
970 struct tcm_area area;
971 int i;
972
973 if (!omap_dmm)
974 return -ENODEV;
975
976 area = (struct tcm_area) {
Andy Grosse78edba2012-12-19 14:53:37 -0600977 .tcm = NULL,
978 .p1.x = omap_dmm->container_width - 1,
979 .p1.y = omap_dmm->container_height - 1,
980 };
981
982 /* initialize all LUTs to dummy page entries */
983 for (i = 0; i < omap_dmm->num_lut; i++) {
984 area.tcm = omap_dmm->tcm[i];
985 if (fill(&area, NULL, 0, 0, true))
986 dev_err(dev, "refill failed");
987 }
988
989 return 0;
990}
991
992static const struct dev_pm_ops omap_dmm_pm_ops = {
993 .resume = omap_dmm_resume,
994};
995#endif
996
Archit Taneja3d232342013-10-15 12:34:20 +0530997#if defined(CONFIG_OF)
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +0000998static const struct dmm_platform_data dmm_omap4_platform_data = {
999 .cpu_cache_flags = OMAP_BO_WC,
1000};
1001
1002static const struct dmm_platform_data dmm_omap5_platform_data = {
1003 .cpu_cache_flags = OMAP_BO_UNCACHED,
1004};
1005
Archit Taneja3d232342013-10-15 12:34:20 +05301006static const struct of_device_id dmm_of_match[] = {
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +00001007 {
1008 .compatible = "ti,omap4-dmm",
1009 .data = &dmm_omap4_platform_data,
1010 },
1011 {
1012 .compatible = "ti,omap5-dmm",
1013 .data = &dmm_omap5_platform_data,
1014 },
Archit Taneja3d232342013-10-15 12:34:20 +05301015 {},
1016};
1017#endif
1018
Andy Gross5c137792012-03-05 10:48:39 -06001019struct platform_driver omap_dmm_driver = {
1020 .probe = omap_dmm_probe,
1021 .remove = omap_dmm_remove,
1022 .driver = {
1023 .owner = THIS_MODULE,
1024 .name = DMM_DRIVER_NAME,
Archit Taneja3d232342013-10-15 12:34:20 +05301025 .of_match_table = of_match_ptr(dmm_of_match),
Andy Grosse78edba2012-12-19 14:53:37 -06001026#ifdef CONFIG_PM
1027 .pm = &omap_dmm_pm_ops,
1028#endif
Andy Gross5c137792012-03-05 10:48:39 -06001029 },
1030};
1031
1032MODULE_LICENSE("GPL v2");
1033MODULE_AUTHOR("Andy Gross <andy.gross@ti.com>");
1034MODULE_DESCRIPTION("OMAP DMM/Tiler Driver");
1035MODULE_ALIAS("platform:" DMM_DRIVER_NAME);