blob: 9ec715f1222475c407f3e5070989bafc7c9967b2 [file] [log] [blame]
Russell Kingd111e8f2006-09-27 15:27:33 +01001/*
2 * linux/arch/arm/mm/mmu.c
3 *
4 * Copyright (C) 1995-2005 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Russell Kingae8f1542006-09-27 15:38:34 +010010#include <linux/module.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010011#include <linux/kernel.h>
12#include <linux/errno.h>
13#include <linux/init.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010014#include <linux/mman.h>
15#include <linux/nodemask.h>
Russell King2778f622010-07-09 16:27:52 +010016#include <linux/memblock.h>
Catalin Marinasd9073872010-09-13 16:01:24 +010017#include <linux/fs.h>
Nicolas Pitre0536bdf2011-08-25 00:35:59 -040018#include <linux/vmalloc.h>
Alessandro Rubini158e8bf2012-06-24 12:46:26 +010019#include <linux/sizes.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010020
Russell King15d07dc2012-03-28 18:30:01 +010021#include <asm/cp15.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010022#include <asm/cputype.h>
Russell King37efe642008-12-01 11:53:07 +000023#include <asm/sections.h>
Nicolas Pitre3f973e22008-11-04 00:48:42 -050024#include <asm/cachetype.h>
Russell Kingebd49222013-10-24 08:12:39 +010025#include <asm/sections.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010026#include <asm/setup.h>
Russell Kinge616c592009-09-27 20:55:43 +010027#include <asm/smp_plat.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010028#include <asm/tlb.h>
Nicolas Pitred73cd422008-09-15 16:44:55 -040029#include <asm/highmem.h>
David Howells9f97da72012-03-28 18:30:01 +010030#include <asm/system_info.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010031#include <asm/traps.h>
Santosh Shilimkara77e0c72013-07-31 12:44:46 -040032#include <asm/procinfo.h>
33#include <asm/memory.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010034
35#include <asm/mach/arch.h>
36#include <asm/mach/map.h>
Rob Herringc2794432012-02-29 18:10:58 -060037#include <asm/mach/pci.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010038
39#include "mm.h"
Joonsoo Kimde40614e2013-04-05 03:16:51 +010040#include "tcm.h"
Russell Kingd111e8f2006-09-27 15:27:33 +010041
Russell Kingd111e8f2006-09-27 15:27:33 +010042/*
43 * empty_zero_page is a special page that is used for
44 * zero-initialized data and COW.
45 */
46struct page *empty_zero_page;
Aneesh Kumar K.V3653f3a2008-04-29 08:11:12 -040047EXPORT_SYMBOL(empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +010048
49/*
50 * The pmd table for the upper-most set of pages.
51 */
52pmd_t *top_pmd;
53
Russell Kingae8f1542006-09-27 15:38:34 +010054#define CPOLICY_UNCACHED 0
55#define CPOLICY_BUFFERED 1
56#define CPOLICY_WRITETHROUGH 2
57#define CPOLICY_WRITEBACK 3
58#define CPOLICY_WRITEALLOC 4
59
60static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
61static unsigned int ecc_mask __initdata = 0;
Imre_Deak44b18692007-02-11 13:45:13 +010062pgprot_t pgprot_user;
Russell Kingae8f1542006-09-27 15:38:34 +010063pgprot_t pgprot_kernel;
Christoffer Dallcc577c22013-01-20 18:28:04 -050064pgprot_t pgprot_hyp_device;
65pgprot_t pgprot_s2;
66pgprot_t pgprot_s2_device;
Russell Kingae8f1542006-09-27 15:38:34 +010067
Imre_Deak44b18692007-02-11 13:45:13 +010068EXPORT_SYMBOL(pgprot_user);
Russell Kingae8f1542006-09-27 15:38:34 +010069EXPORT_SYMBOL(pgprot_kernel);
70
71struct cachepolicy {
72 const char policy[16];
73 unsigned int cr_mask;
Catalin Marinas442e70c2011-09-05 17:51:56 +010074 pmdval_t pmd;
Russell Kingf6e33542010-11-16 00:22:09 +000075 pteval_t pte;
Christoffer Dallcc577c22013-01-20 18:28:04 -050076 pteval_t pte_s2;
Russell Kingae8f1542006-09-27 15:38:34 +010077};
78
Christoffer Dallcc577c22013-01-20 18:28:04 -050079#ifdef CONFIG_ARM_LPAE
80#define s2_policy(policy) policy
81#else
82#define s2_policy(policy) 0
83#endif
84
Russell Kingae8f1542006-09-27 15:38:34 +010085static struct cachepolicy cache_policies[] __initdata = {
86 {
87 .policy = "uncached",
88 .cr_mask = CR_W|CR_C,
89 .pmd = PMD_SECT_UNCACHED,
Russell Kingbb30f362008-09-06 20:04:59 +010090 .pte = L_PTE_MT_UNCACHED,
Christoffer Dallcc577c22013-01-20 18:28:04 -050091 .pte_s2 = s2_policy(L_PTE_S2_MT_UNCACHED),
Russell Kingae8f1542006-09-27 15:38:34 +010092 }, {
93 .policy = "buffered",
94 .cr_mask = CR_C,
95 .pmd = PMD_SECT_BUFFERED,
Russell Kingbb30f362008-09-06 20:04:59 +010096 .pte = L_PTE_MT_BUFFERABLE,
Christoffer Dallcc577c22013-01-20 18:28:04 -050097 .pte_s2 = s2_policy(L_PTE_S2_MT_UNCACHED),
Russell Kingae8f1542006-09-27 15:38:34 +010098 }, {
99 .policy = "writethrough",
100 .cr_mask = 0,
101 .pmd = PMD_SECT_WT,
Russell Kingbb30f362008-09-06 20:04:59 +0100102 .pte = L_PTE_MT_WRITETHROUGH,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500103 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITETHROUGH),
Russell Kingae8f1542006-09-27 15:38:34 +0100104 }, {
105 .policy = "writeback",
106 .cr_mask = 0,
107 .pmd = PMD_SECT_WB,
Russell Kingbb30f362008-09-06 20:04:59 +0100108 .pte = L_PTE_MT_WRITEBACK,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500109 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITEBACK),
Russell Kingae8f1542006-09-27 15:38:34 +0100110 }, {
111 .policy = "writealloc",
112 .cr_mask = 0,
113 .pmd = PMD_SECT_WBWA,
Russell Kingbb30f362008-09-06 20:04:59 +0100114 .pte = L_PTE_MT_WRITEALLOC,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500115 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITEBACK),
Russell Kingae8f1542006-09-27 15:38:34 +0100116 }
117};
118
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100119#ifdef CONFIG_CPU_CP15
Russell Kingae8f1542006-09-27 15:38:34 +0100120/*
Simon Arlott6cbdc8c2007-05-11 20:40:30 +0100121 * These are useful for identifying cache coherency
Russell Kingae8f1542006-09-27 15:38:34 +0100122 * problems by allowing the cache or the cache and
123 * writebuffer to be turned off. (Note: the write
124 * buffer should not be on and the cache off).
125 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100126static int __init early_cachepolicy(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100127{
128 int i;
129
130 for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
131 int len = strlen(cache_policies[i].policy);
132
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100133 if (memcmp(p, cache_policies[i].policy, len) == 0) {
Russell Kingae8f1542006-09-27 15:38:34 +0100134 cachepolicy = i;
135 cr_alignment &= ~cache_policies[i].cr_mask;
136 cr_no_alignment &= ~cache_policies[i].cr_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100137 break;
138 }
139 }
140 if (i == ARRAY_SIZE(cache_policies))
141 printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n");
Russell King4b46d642009-11-01 17:44:24 +0000142 /*
143 * This restriction is partly to do with the way we boot; it is
144 * unpredictable to have memory mapped using two different sets of
145 * memory attributes (shared, type, and cache attribs). We can not
146 * change these attributes once the initial assembly has setup the
147 * page tables.
148 */
Catalin Marinas11179d82007-07-20 11:42:24 +0100149 if (cpu_architecture() >= CPU_ARCH_ARMv6) {
150 printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n");
151 cachepolicy = CPOLICY_WRITEBACK;
152 }
Russell Kingae8f1542006-09-27 15:38:34 +0100153 flush_cache_all();
154 set_cr(cr_alignment);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100155 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100156}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100157early_param("cachepolicy", early_cachepolicy);
Russell Kingae8f1542006-09-27 15:38:34 +0100158
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100159static int __init early_nocache(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100160{
161 char *p = "buffered";
162 printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100163 early_cachepolicy(p);
164 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100165}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100166early_param("nocache", early_nocache);
Russell Kingae8f1542006-09-27 15:38:34 +0100167
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100168static int __init early_nowrite(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100169{
170 char *p = "uncached";
171 printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100172 early_cachepolicy(p);
173 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100174}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100175early_param("nowb", early_nowrite);
Russell Kingae8f1542006-09-27 15:38:34 +0100176
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000177#ifndef CONFIG_ARM_LPAE
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100178static int __init early_ecc(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100179{
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100180 if (memcmp(p, "on", 2) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100181 ecc_mask = PMD_PROTECTION;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100182 else if (memcmp(p, "off", 3) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100183 ecc_mask = 0;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100184 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100185}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100186early_param("ecc", early_ecc);
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000187#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100188
189static int __init noalign_setup(char *__unused)
190{
191 cr_alignment &= ~CR_A;
192 cr_no_alignment &= ~CR_A;
193 set_cr(cr_alignment);
194 return 1;
195}
196__setup("noalign", noalign_setup);
197
Russell King255d1f82006-12-18 00:12:47 +0000198#ifndef CONFIG_SMP
199void adjust_cr(unsigned long mask, unsigned long set)
200{
201 unsigned long flags;
202
203 mask &= ~CR_A;
204
205 set &= mask;
206
207 local_irq_save(flags);
208
209 cr_no_alignment = (cr_no_alignment & ~mask) | set;
210 cr_alignment = (cr_alignment & ~mask) | set;
211
212 set_cr((get_cr() & ~mask) | set);
213
214 local_irq_restore(flags);
215}
216#endif
217
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100218#else /* ifdef CONFIG_CPU_CP15 */
219
220static int __init early_cachepolicy(char *p)
221{
222 pr_warning("cachepolicy kernel parameter not supported without cp15\n");
223}
224early_param("cachepolicy", early_cachepolicy);
225
226static int __init noalign_setup(char *__unused)
227{
228 pr_warning("noalign kernel parameter not supported without cp15\n");
229}
230__setup("noalign", noalign_setup);
231
232#endif /* ifdef CONFIG_CPU_CP15 / else */
233
Russell King36bb94b2010-11-16 08:40:36 +0000234#define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN
Russell Kingb1cce6b2008-11-04 10:52:28 +0000235#define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE
Russell King0af92be2007-05-05 20:28:16 +0100236
Russell Kingb29e9f52007-04-21 10:47:29 +0100237static struct mem_type mem_types[] = {
Russell King0af92be2007-05-05 20:28:16 +0100238 [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100239 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
240 L_PTE_SHARED,
Russell King0af92be2007-05-05 20:28:16 +0100241 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000242 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S,
Russell King0af92be2007-05-05 20:28:16 +0100243 .domain = DOMAIN_IO,
244 },
245 [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100246 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
Russell King0af92be2007-05-05 20:28:16 +0100247 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000248 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100249 .domain = DOMAIN_IO,
250 },
251 [MT_DEVICE_CACHED] = { /* ioremap_cached */
Russell Kingbb30f362008-09-06 20:04:59 +0100252 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
Russell King0af92be2007-05-05 20:28:16 +0100253 .prot_l1 = PMD_TYPE_TABLE,
254 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB,
255 .domain = DOMAIN_IO,
Rob Herringc2794432012-02-29 18:10:58 -0600256 },
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100257 [MT_DEVICE_WC] = { /* ioremap_wc */
Russell Kingbb30f362008-09-06 20:04:59 +0100258 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
Russell King0af92be2007-05-05 20:28:16 +0100259 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000260 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100261 .domain = DOMAIN_IO,
Russell Kingae8f1542006-09-27 15:38:34 +0100262 },
Russell Kingebb4c652008-11-09 11:18:36 +0000263 [MT_UNCACHED] = {
264 .prot_pte = PROT_PTE_DEVICE,
265 .prot_l1 = PMD_TYPE_TABLE,
266 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
267 .domain = DOMAIN_IO,
268 },
Russell Kingae8f1542006-09-27 15:38:34 +0100269 [MT_CACHECLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100270 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
Russell Kingae8f1542006-09-27 15:38:34 +0100271 .domain = DOMAIN_KERNEL,
272 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000273#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100274 [MT_MINICLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100275 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
Russell Kingae8f1542006-09-27 15:38:34 +0100276 .domain = DOMAIN_KERNEL,
277 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000278#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100279 [MT_LOW_VECTORS] = {
280 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000281 L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100282 .prot_l1 = PMD_TYPE_TABLE,
283 .domain = DOMAIN_USER,
284 },
285 [MT_HIGH_VECTORS] = {
286 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000287 L_PTE_USER | L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100288 .prot_l1 = PMD_TYPE_TABLE,
289 .domain = DOMAIN_USER,
290 },
Russell King2e2c9de2013-10-24 10:26:40 +0100291 [MT_MEMORY_RWX] = {
Russell King36bb94b2010-11-16 08:40:36 +0000292 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100293 .prot_l1 = PMD_TYPE_TABLE,
Russell King9ef79632007-05-05 20:03:35 +0100294 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
Russell Kingae8f1542006-09-27 15:38:34 +0100295 .domain = DOMAIN_KERNEL,
296 },
Russell Kingebd49222013-10-24 08:12:39 +0100297 [MT_MEMORY_RW] = {
298 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
299 L_PTE_XN,
300 .prot_l1 = PMD_TYPE_TABLE,
301 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
302 .domain = DOMAIN_KERNEL,
303 },
Russell Kingae8f1542006-09-27 15:38:34 +0100304 [MT_ROM] = {
Russell King9ef79632007-05-05 20:03:35 +0100305 .prot_sect = PMD_TYPE_SECT,
Russell Kingae8f1542006-09-27 15:38:34 +0100306 .domain = DOMAIN_KERNEL,
307 },
Russell King2e2c9de2013-10-24 10:26:40 +0100308 [MT_MEMORY_RWX_NONCACHED] = {
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100309 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000310 L_PTE_MT_BUFFERABLE,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100311 .prot_l1 = PMD_TYPE_TABLE,
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100312 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
313 .domain = DOMAIN_KERNEL,
314 },
Russell King2e2c9de2013-10-24 10:26:40 +0100315 [MT_MEMORY_RW_DTCM] = {
Linus Walleijf444fce2010-10-18 09:03:03 +0100316 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000317 L_PTE_XN,
Linus Walleijf444fce2010-10-18 09:03:03 +0100318 .prot_l1 = PMD_TYPE_TABLE,
319 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
320 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100321 },
Russell King2e2c9de2013-10-24 10:26:40 +0100322 [MT_MEMORY_RWX_ITCM] = {
Russell King36bb94b2010-11-16 08:40:36 +0000323 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100324 .prot_l1 = PMD_TYPE_TABLE,
Linus Walleijf444fce2010-10-18 09:03:03 +0100325 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100326 },
Russell King2e2c9de2013-10-24 10:26:40 +0100327 [MT_MEMORY_RW_SO] = {
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700328 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Santosh Shilimkar93d5bf02013-01-17 07:18:04 +0100329 L_PTE_MT_UNCACHED | L_PTE_XN,
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700330 .prot_l1 = PMD_TYPE_TABLE,
331 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_S |
332 PMD_SECT_UNCACHED | PMD_SECT_XN,
333 .domain = DOMAIN_KERNEL,
334 },
Marek Szyprowskic7909502011-12-29 13:09:51 +0100335 [MT_MEMORY_DMA_READY] = {
336 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
337 .prot_l1 = PMD_TYPE_TABLE,
338 .domain = DOMAIN_KERNEL,
339 },
Russell Kingae8f1542006-09-27 15:38:34 +0100340};
341
Russell Kingb29e9f52007-04-21 10:47:29 +0100342const struct mem_type *get_mem_type(unsigned int type)
343{
344 return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
345}
Hiroshi DOYU69d3a842009-01-28 21:32:08 +0200346EXPORT_SYMBOL(get_mem_type);
Russell Kingb29e9f52007-04-21 10:47:29 +0100347
Russell Kingae8f1542006-09-27 15:38:34 +0100348/*
349 * Adjust the PMD section entries according to the CPU in use.
350 */
351static void __init build_mem_type_table(void)
352{
353 struct cachepolicy *cp;
354 unsigned int cr = get_cr();
Catalin Marinas442e70c2011-09-05 17:51:56 +0100355 pteval_t user_pgprot, kern_pgprot, vecs_pgprot;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500356 pteval_t hyp_device_pgprot, s2_pgprot, s2_device_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100357 int cpu_arch = cpu_architecture();
358 int i;
359
Catalin Marinas11179d82007-07-20 11:42:24 +0100360 if (cpu_arch < CPU_ARCH_ARMv6) {
Russell Kingae8f1542006-09-27 15:38:34 +0100361#if defined(CONFIG_CPU_DCACHE_DISABLE)
Catalin Marinas11179d82007-07-20 11:42:24 +0100362 if (cachepolicy > CPOLICY_BUFFERED)
363 cachepolicy = CPOLICY_BUFFERED;
Russell Kingae8f1542006-09-27 15:38:34 +0100364#elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
Catalin Marinas11179d82007-07-20 11:42:24 +0100365 if (cachepolicy > CPOLICY_WRITETHROUGH)
366 cachepolicy = CPOLICY_WRITETHROUGH;
Russell Kingae8f1542006-09-27 15:38:34 +0100367#endif
Catalin Marinas11179d82007-07-20 11:42:24 +0100368 }
Russell Kingae8f1542006-09-27 15:38:34 +0100369 if (cpu_arch < CPU_ARCH_ARMv5) {
370 if (cachepolicy >= CPOLICY_WRITEALLOC)
371 cachepolicy = CPOLICY_WRITEBACK;
372 ecc_mask = 0;
373 }
Russell Kingf00ec482010-09-04 10:47:48 +0100374 if (is_smp())
375 cachepolicy = CPOLICY_WRITEALLOC;
Russell Kingae8f1542006-09-27 15:38:34 +0100376
377 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000378 * Strip out features not present on earlier architectures.
379 * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those
380 * without extended page tables don't have the 'Shared' bit.
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100381 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000382 if (cpu_arch < CPU_ARCH_ARMv5)
383 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
384 mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
385 if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
386 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
387 mem_types[i].prot_sect &= ~PMD_SECT_S;
Russell Kingae8f1542006-09-27 15:38:34 +0100388
389 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000390 * ARMv5 and lower, bit 4 must be set for page tables (was: cache
391 * "update-able on write" bit on ARM610). However, Xscale and
392 * Xscale3 require this bit to be cleared.
Russell Kingae8f1542006-09-27 15:38:34 +0100393 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000394 if (cpu_is_xscale() || cpu_is_xsc3()) {
Russell King9ef79632007-05-05 20:03:35 +0100395 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100396 mem_types[i].prot_sect &= ~PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100397 mem_types[i].prot_l1 &= ~PMD_BIT4;
398 }
399 } else if (cpu_arch < CPU_ARCH_ARMv6) {
400 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100401 if (mem_types[i].prot_l1)
402 mem_types[i].prot_l1 |= PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100403 if (mem_types[i].prot_sect)
404 mem_types[i].prot_sect |= PMD_BIT4;
405 }
406 }
Russell Kingae8f1542006-09-27 15:38:34 +0100407
Russell Kingb1cce6b2008-11-04 10:52:28 +0000408 /*
409 * Mark the device areas according to the CPU/architecture.
410 */
411 if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
412 if (!cpu_is_xsc3()) {
413 /*
414 * Mark device regions on ARMv6+ as execute-never
415 * to prevent speculative instruction fetches.
416 */
417 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
418 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
419 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
420 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
Russell Kingebd49222013-10-24 08:12:39 +0100421
422 /* Also setup NX memory mapping */
423 mem_types[MT_MEMORY_RW].prot_sect |= PMD_SECT_XN;
Russell Kingb1cce6b2008-11-04 10:52:28 +0000424 }
425 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
426 /*
427 * For ARMv7 with TEX remapping,
428 * - shared device is SXCB=1100
429 * - nonshared device is SXCB=0100
430 * - write combine device mem is SXCB=0001
431 * (Uncached Normal memory)
432 */
433 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
434 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
435 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
436 } else if (cpu_is_xsc3()) {
437 /*
438 * For Xscale3,
439 * - shared device is TEXCB=00101
440 * - nonshared device is TEXCB=01000
441 * - write combine device mem is TEXCB=00100
442 * (Inner/Outer Uncacheable in xsc3 parlance)
443 */
444 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
445 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
446 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
447 } else {
448 /*
449 * For ARMv6 and ARMv7 without TEX remapping,
450 * - shared device is TEXCB=00001
451 * - nonshared device is TEXCB=01000
452 * - write combine device mem is TEXCB=00100
453 * (Uncached Normal in ARMv6 parlance).
454 */
455 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
456 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
457 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
458 }
459 } else {
460 /*
461 * On others, write combining is "Uncached/Buffered"
462 */
463 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
464 }
465
466 /*
467 * Now deal with the memory-type mappings
468 */
Russell Kingae8f1542006-09-27 15:38:34 +0100469 cp = &cache_policies[cachepolicy];
Russell Kingbb30f362008-09-06 20:04:59 +0100470 vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500471 s2_pgprot = cp->pte_s2;
472 hyp_device_pgprot = s2_device_pgprot = mem_types[MT_DEVICE].prot_pte;
Russell Kingbb30f362008-09-06 20:04:59 +0100473
Russell Kingbb30f362008-09-06 20:04:59 +0100474 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100475 * ARMv6 and above have extended page tables.
476 */
477 if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000478#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100479 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100480 * Mark cache clean areas and XIP ROM read only
481 * from SVC mode and no access from userspace.
482 */
483 mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
484 mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
485 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000486#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100487
Russell Kingf00ec482010-09-04 10:47:48 +0100488 if (is_smp()) {
489 /*
490 * Mark memory with the "shared" attribute
491 * for SMP systems
492 */
493 user_pgprot |= L_PTE_SHARED;
494 kern_pgprot |= L_PTE_SHARED;
495 vecs_pgprot |= L_PTE_SHARED;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500496 s2_pgprot |= L_PTE_SHARED;
Russell Kingf00ec482010-09-04 10:47:48 +0100497 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
498 mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
499 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
500 mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
Russell King2e2c9de2013-10-24 10:26:40 +0100501 mem_types[MT_MEMORY_RWX].prot_sect |= PMD_SECT_S;
502 mem_types[MT_MEMORY_RWX].prot_pte |= L_PTE_SHARED;
Russell Kingebd49222013-10-24 08:12:39 +0100503 mem_types[MT_MEMORY_RW].prot_sect |= PMD_SECT_S;
504 mem_types[MT_MEMORY_RW].prot_pte |= L_PTE_SHARED;
Marek Szyprowskic7909502011-12-29 13:09:51 +0100505 mem_types[MT_MEMORY_DMA_READY].prot_pte |= L_PTE_SHARED;
Russell King2e2c9de2013-10-24 10:26:40 +0100506 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= PMD_SECT_S;
507 mem_types[MT_MEMORY_RWX_NONCACHED].prot_pte |= L_PTE_SHARED;
Russell Kingf00ec482010-09-04 10:47:48 +0100508 }
Russell Kingae8f1542006-09-27 15:38:34 +0100509 }
510
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100511 /*
512 * Non-cacheable Normal - intended for memory areas that must
513 * not cause dirty cache line writebacks when used
514 */
515 if (cpu_arch >= CPU_ARCH_ARMv6) {
516 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
517 /* Non-cacheable Normal is XCB = 001 */
Russell King2e2c9de2013-10-24 10:26:40 +0100518 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |=
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100519 PMD_SECT_BUFFERED;
520 } else {
521 /* For both ARMv6 and non-TEX-remapping ARMv7 */
Russell King2e2c9de2013-10-24 10:26:40 +0100522 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |=
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100523 PMD_SECT_TEX(1);
524 }
525 } else {
Russell King2e2c9de2013-10-24 10:26:40 +0100526 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100527 }
528
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000529#ifdef CONFIG_ARM_LPAE
530 /*
531 * Do not generate access flag faults for the kernel mappings.
532 */
533 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
534 mem_types[i].prot_pte |= PTE_EXT_AF;
Vitaly Andrianov1a3abcf2012-05-15 15:01:16 +0100535 if (mem_types[i].prot_sect)
536 mem_types[i].prot_sect |= PMD_SECT_AF;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000537 }
538 kern_pgprot |= PTE_EXT_AF;
539 vecs_pgprot |= PTE_EXT_AF;
540#endif
541
Russell Kingae8f1542006-09-27 15:38:34 +0100542 for (i = 0; i < 16; i++) {
Will Deacon864aa042012-09-18 19:18:35 +0100543 pteval_t v = pgprot_val(protection_map[i]);
Russell Kingbb30f362008-09-06 20:04:59 +0100544 protection_map[i] = __pgprot(v | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100545 }
546
Russell Kingbb30f362008-09-06 20:04:59 +0100547 mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
548 mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100549
Imre_Deak44b18692007-02-11 13:45:13 +0100550 pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100551 pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
Russell King36bb94b2010-11-16 08:40:36 +0000552 L_PTE_DIRTY | kern_pgprot);
Christoffer Dallcc577c22013-01-20 18:28:04 -0500553 pgprot_s2 = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | s2_pgprot);
554 pgprot_s2_device = __pgprot(s2_device_pgprot);
555 pgprot_hyp_device = __pgprot(hyp_device_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100556
557 mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
558 mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
Russell King2e2c9de2013-10-24 10:26:40 +0100559 mem_types[MT_MEMORY_RWX].prot_sect |= ecc_mask | cp->pmd;
560 mem_types[MT_MEMORY_RWX].prot_pte |= kern_pgprot;
Russell Kingebd49222013-10-24 08:12:39 +0100561 mem_types[MT_MEMORY_RW].prot_sect |= ecc_mask | cp->pmd;
562 mem_types[MT_MEMORY_RW].prot_pte |= kern_pgprot;
Marek Szyprowskic7909502011-12-29 13:09:51 +0100563 mem_types[MT_MEMORY_DMA_READY].prot_pte |= kern_pgprot;
Russell King2e2c9de2013-10-24 10:26:40 +0100564 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= ecc_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100565 mem_types[MT_ROM].prot_sect |= cp->pmd;
566
567 switch (cp->pmd) {
568 case PMD_SECT_WT:
569 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
570 break;
571 case PMD_SECT_WB:
572 case PMD_SECT_WBWA:
573 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
574 break;
575 }
Michal Simek905b5792013-11-07 12:49:53 +0100576 pr_info("Memory policy: %sData cache %s\n",
577 ecc_mask ? "ECC enabled, " : "", cp->policy);
Russell King2497f0a2007-04-21 09:59:44 +0100578
579 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
580 struct mem_type *t = &mem_types[i];
581 if (t->prot_l1)
582 t->prot_l1 |= PMD_DOMAIN(t->domain);
583 if (t->prot_sect)
584 t->prot_sect |= PMD_DOMAIN(t->domain);
585 }
Russell Kingae8f1542006-09-27 15:38:34 +0100586}
587
Catalin Marinasd9073872010-09-13 16:01:24 +0100588#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
589pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
590 unsigned long size, pgprot_t vma_prot)
591{
592 if (!pfn_valid(pfn))
593 return pgprot_noncached(vma_prot);
594 else if (file->f_flags & O_SYNC)
595 return pgprot_writecombine(vma_prot);
596 return vma_prot;
597}
598EXPORT_SYMBOL(phys_mem_access_prot);
599#endif
600
Russell Kingae8f1542006-09-27 15:38:34 +0100601#define vectors_base() (vectors_high() ? 0xffff0000 : 0)
602
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400603static void __init *early_alloc_aligned(unsigned long sz, unsigned long align)
Russell King3abe9d32010-03-25 17:02:59 +0000604{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400605 void *ptr = __va(memblock_alloc(sz, align));
Russell King2778f622010-07-09 16:27:52 +0100606 memset(ptr, 0, sz);
607 return ptr;
Russell King3abe9d32010-03-25 17:02:59 +0000608}
609
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400610static void __init *early_alloc(unsigned long sz)
611{
612 return early_alloc_aligned(sz, sz);
613}
614
Russell King4bb2e272010-07-01 18:33:29 +0100615static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot)
616{
617 if (pmd_none(*pmd)) {
Catalin Marinas410f1482011-02-14 12:58:04 +0100618 pte_t *pte = early_alloc(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE);
Russell King97092e02010-11-16 00:16:01 +0000619 __pmd_populate(pmd, __pa(pte), prot);
Russell King4bb2e272010-07-01 18:33:29 +0100620 }
621 BUG_ON(pmd_bad(*pmd));
622 return pte_offset_kernel(pmd, addr);
623}
624
Russell King24e6c692007-04-21 10:21:28 +0100625static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
626 unsigned long end, unsigned long pfn,
627 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100628{
Russell King4bb2e272010-07-01 18:33:29 +0100629 pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1);
Russell King24e6c692007-04-21 10:21:28 +0100630 do {
Russell King40d192b2008-09-06 21:15:56 +0100631 set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0);
Russell King24e6c692007-04-21 10:21:28 +0100632 pfn++;
633 } while (pte++, addr += PAGE_SIZE, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100634}
635
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100636static void __init __map_init_section(pmd_t *pmd, unsigned long addr,
Sricharan Re651eab2013-03-18 12:24:04 +0100637 unsigned long end, phys_addr_t phys,
638 const struct mem_type *type)
639{
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100640 pmd_t *p = pmd;
641
Sricharan Re651eab2013-03-18 12:24:04 +0100642#ifndef CONFIG_ARM_LPAE
643 /*
644 * In classic MMU format, puds and pmds are folded in to
645 * the pgds. pmd_offset gives the PGD entry. PGDs refer to a
646 * group of L1 entries making up one logical pointer to
647 * an L2 table (2MB), where as PMDs refer to the individual
648 * L1 entries (1MB). Hence increment to get the correct
649 * offset for odd 1MB sections.
650 * (See arch/arm/include/asm/pgtable-2level.h)
651 */
652 if (addr & SECTION_SIZE)
653 pmd++;
654#endif
655 do {
656 *pmd = __pmd(phys | type->prot_sect);
657 phys += SECTION_SIZE;
658 } while (pmd++, addr += SECTION_SIZE, addr != end);
659
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100660 flush_pmd_entry(p);
Sricharan Re651eab2013-03-18 12:24:04 +0100661}
662
663static void __init alloc_init_pmd(pud_t *pud, unsigned long addr,
Russell King97092e02010-11-16 00:16:01 +0000664 unsigned long end, phys_addr_t phys,
Russell King24e6c692007-04-21 10:21:28 +0100665 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100666{
Russell King516295e2010-11-21 16:27:49 +0000667 pmd_t *pmd = pmd_offset(pud, addr);
Sricharan Re651eab2013-03-18 12:24:04 +0100668 unsigned long next;
Russell Kingae8f1542006-09-27 15:38:34 +0100669
Sricharan Re651eab2013-03-18 12:24:04 +0100670 do {
Russell King24e6c692007-04-21 10:21:28 +0100671 /*
Sricharan Re651eab2013-03-18 12:24:04 +0100672 * With LPAE, we must loop over to map
673 * all the pmds for the given range.
Russell King24e6c692007-04-21 10:21:28 +0100674 */
Sricharan Re651eab2013-03-18 12:24:04 +0100675 next = pmd_addr_end(addr, end);
676
677 /*
678 * Try a section mapping - addr, next and phys must all be
679 * aligned to a section boundary.
680 */
681 if (type->prot_sect &&
682 ((addr | next | phys) & ~SECTION_MASK) == 0) {
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100683 __map_init_section(pmd, addr, next, phys, type);
Sricharan Re651eab2013-03-18 12:24:04 +0100684 } else {
685 alloc_init_pte(pmd, addr, next,
686 __phys_to_pfn(phys), type);
687 }
688
689 phys += next - addr;
690
691 } while (pmd++, addr = next, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100692}
693
Stephen Boyd14904922012-04-27 01:40:10 +0100694static void __init alloc_init_pud(pgd_t *pgd, unsigned long addr,
Vitaly Andrianov20d69562012-07-10 14:41:17 -0400695 unsigned long end, phys_addr_t phys,
696 const struct mem_type *type)
Russell King516295e2010-11-21 16:27:49 +0000697{
698 pud_t *pud = pud_offset(pgd, addr);
699 unsigned long next;
700
701 do {
702 next = pud_addr_end(addr, end);
Sricharan Re651eab2013-03-18 12:24:04 +0100703 alloc_init_pmd(pud, addr, next, phys, type);
Russell King516295e2010-11-21 16:27:49 +0000704 phys += next - addr;
705 } while (pud++, addr = next, addr != end);
706}
707
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000708#ifndef CONFIG_ARM_LPAE
Russell King4a56c1e2007-04-21 10:16:48 +0100709static void __init create_36bit_mapping(struct map_desc *md,
710 const struct mem_type *type)
711{
Russell King97092e02010-11-16 00:16:01 +0000712 unsigned long addr, length, end;
713 phys_addr_t phys;
Russell King4a56c1e2007-04-21 10:16:48 +0100714 pgd_t *pgd;
715
716 addr = md->virtual;
Will Deaconcae62922011-02-15 12:42:57 +0100717 phys = __pfn_to_phys(md->pfn);
Russell King4a56c1e2007-04-21 10:16:48 +0100718 length = PAGE_ALIGN(md->length);
719
720 if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
721 printk(KERN_ERR "MM: CPU does not support supersection "
722 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100723 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100724 return;
725 }
726
727 /* N.B. ARMv6 supersections are only defined to work with domain 0.
728 * Since domain assignments can in fact be arbitrary, the
729 * 'domain == 0' check below is required to insure that ARMv6
730 * supersections are only allocated for domain 0 regardless
731 * of the actual domain assignments in use.
732 */
733 if (type->domain) {
734 printk(KERN_ERR "MM: invalid domain in supersection "
735 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100736 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100737 return;
738 }
739
740 if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
Will Deacon29a38192011-02-15 14:31:37 +0100741 printk(KERN_ERR "MM: cannot create mapping for 0x%08llx"
742 " at 0x%08lx invalid alignment\n",
743 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100744 return;
745 }
746
747 /*
748 * Shift bits [35:32] of address into bits [23:20] of PMD
749 * (See ARMv6 spec).
750 */
751 phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);
752
753 pgd = pgd_offset_k(addr);
754 end = addr + length;
755 do {
Russell King516295e2010-11-21 16:27:49 +0000756 pud_t *pud = pud_offset(pgd, addr);
757 pmd_t *pmd = pmd_offset(pud, addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100758 int i;
759
760 for (i = 0; i < 16; i++)
761 *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER);
762
763 addr += SUPERSECTION_SIZE;
764 phys += SUPERSECTION_SIZE;
765 pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
766 } while (addr != end);
767}
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000768#endif /* !CONFIG_ARM_LPAE */
Russell King4a56c1e2007-04-21 10:16:48 +0100769
Russell Kingae8f1542006-09-27 15:38:34 +0100770/*
771 * Create the page directory entries and any necessary
772 * page tables for the mapping specified by `md'. We
773 * are able to cope here with varying sizes and address
774 * offsets, and we take full advantage of sections and
775 * supersections.
776 */
Russell Kinga2227122010-03-25 18:56:05 +0000777static void __init create_mapping(struct map_desc *md)
Russell Kingae8f1542006-09-27 15:38:34 +0100778{
Will Deaconcae62922011-02-15 12:42:57 +0100779 unsigned long addr, length, end;
780 phys_addr_t phys;
Russell Kingd5c98172007-04-21 10:05:32 +0100781 const struct mem_type *type;
Russell King24e6c692007-04-21 10:21:28 +0100782 pgd_t *pgd;
Russell Kingae8f1542006-09-27 15:38:34 +0100783
784 if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
Will Deacon29a38192011-02-15 14:31:37 +0100785 printk(KERN_WARNING "BUG: not creating mapping for 0x%08llx"
786 " at 0x%08lx in user region\n",
787 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100788 return;
789 }
790
791 if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400792 md->virtual >= PAGE_OFFSET &&
793 (md->virtual < VMALLOC_START || md->virtual >= VMALLOC_END)) {
Will Deacon29a38192011-02-15 14:31:37 +0100794 printk(KERN_WARNING "BUG: mapping for 0x%08llx"
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400795 " at 0x%08lx out of vmalloc space\n",
Will Deacon29a38192011-02-15 14:31:37 +0100796 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100797 }
798
Russell Kingd5c98172007-04-21 10:05:32 +0100799 type = &mem_types[md->type];
Russell Kingae8f1542006-09-27 15:38:34 +0100800
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000801#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100802 /*
803 * Catch 36-bit addresses
804 */
Russell King4a56c1e2007-04-21 10:16:48 +0100805 if (md->pfn >= 0x100000) {
806 create_36bit_mapping(md, type);
807 return;
Russell Kingae8f1542006-09-27 15:38:34 +0100808 }
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000809#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100810
Russell King7b9c7b42007-07-04 21:16:33 +0100811 addr = md->virtual & PAGE_MASK;
Will Deaconcae62922011-02-15 12:42:57 +0100812 phys = __pfn_to_phys(md->pfn);
Russell King7b9c7b42007-07-04 21:16:33 +0100813 length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Russell Kingae8f1542006-09-27 15:38:34 +0100814
Russell King24e6c692007-04-21 10:21:28 +0100815 if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
Will Deacon29a38192011-02-15 14:31:37 +0100816 printk(KERN_WARNING "BUG: map for 0x%08llx at 0x%08lx can not "
Russell Kingae8f1542006-09-27 15:38:34 +0100817 "be mapped using pages, ignoring.\n",
Will Deacon29a38192011-02-15 14:31:37 +0100818 (long long)__pfn_to_phys(md->pfn), addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100819 return;
820 }
821
Russell King24e6c692007-04-21 10:21:28 +0100822 pgd = pgd_offset_k(addr);
823 end = addr + length;
824 do {
825 unsigned long next = pgd_addr_end(addr, end);
Russell Kingae8f1542006-09-27 15:38:34 +0100826
Russell King516295e2010-11-21 16:27:49 +0000827 alloc_init_pud(pgd, addr, next, phys, type);
Russell Kingae8f1542006-09-27 15:38:34 +0100828
Russell King24e6c692007-04-21 10:21:28 +0100829 phys += next - addr;
830 addr = next;
831 } while (pgd++, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100832}
833
834/*
835 * Create the architecture specific mappings
836 */
837void __init iotable_init(struct map_desc *io_desc, int nr)
838{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400839 struct map_desc *md;
840 struct vm_struct *vm;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100841 struct static_vm *svm;
Russell Kingae8f1542006-09-27 15:38:34 +0100842
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400843 if (!nr)
844 return;
845
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100846 svm = early_alloc_aligned(sizeof(*svm) * nr, __alignof__(*svm));
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400847
848 for (md = io_desc; nr; md++, nr--) {
849 create_mapping(md);
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100850
851 vm = &svm->vm;
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400852 vm->addr = (void *)(md->virtual & PAGE_MASK);
853 vm->size = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Rob Herringc2794432012-02-29 18:10:58 -0600854 vm->phys_addr = __pfn_to_phys(md->pfn);
855 vm->flags = VM_IOREMAP | VM_ARM_STATIC_MAPPING;
Nicolas Pitre576d2f22011-09-16 01:14:23 -0400856 vm->flags |= VM_ARM_MTYPE(md->type);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400857 vm->caller = iotable_init;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100858 add_static_vm_early(svm++);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400859 }
Russell Kingae8f1542006-09-27 15:38:34 +0100860}
861
Rob Herringc2794432012-02-29 18:10:58 -0600862void __init vm_reserve_area_early(unsigned long addr, unsigned long size,
863 void *caller)
864{
865 struct vm_struct *vm;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100866 struct static_vm *svm;
Rob Herringc2794432012-02-29 18:10:58 -0600867
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100868 svm = early_alloc_aligned(sizeof(*svm), __alignof__(*svm));
869
870 vm = &svm->vm;
Rob Herringc2794432012-02-29 18:10:58 -0600871 vm->addr = (void *)addr;
872 vm->size = size;
Arnd Bergmann863e99a2012-09-04 15:01:37 +0200873 vm->flags = VM_IOREMAP | VM_ARM_EMPTY_MAPPING;
Rob Herringc2794432012-02-29 18:10:58 -0600874 vm->caller = caller;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100875 add_static_vm_early(svm);
Rob Herringc2794432012-02-29 18:10:58 -0600876}
877
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100878#ifndef CONFIG_ARM_LPAE
879
880/*
881 * The Linux PMD is made of two consecutive section entries covering 2MB
882 * (see definition in include/asm/pgtable-2level.h). However a call to
883 * create_mapping() may optimize static mappings by using individual
884 * 1MB section mappings. This leaves the actual PMD potentially half
885 * initialized if the top or bottom section entry isn't used, leaving it
886 * open to problems if a subsequent ioremap() or vmalloc() tries to use
887 * the virtual space left free by that unused section entry.
888 *
889 * Let's avoid the issue by inserting dummy vm entries covering the unused
890 * PMD halves once the static mappings are in place.
891 */
892
893static void __init pmd_empty_section_gap(unsigned long addr)
894{
Rob Herringc2794432012-02-29 18:10:58 -0600895 vm_reserve_area_early(addr, SECTION_SIZE, pmd_empty_section_gap);
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100896}
897
898static void __init fill_pmd_gaps(void)
899{
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100900 struct static_vm *svm;
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100901 struct vm_struct *vm;
902 unsigned long addr, next = 0;
903 pmd_t *pmd;
904
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100905 list_for_each_entry(svm, &static_vmlist, list) {
906 vm = &svm->vm;
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100907 addr = (unsigned long)vm->addr;
908 if (addr < next)
909 continue;
910
911 /*
912 * Check if this vm starts on an odd section boundary.
913 * If so and the first section entry for this PMD is free
914 * then we block the corresponding virtual address.
915 */
916 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
917 pmd = pmd_off_k(addr);
918 if (pmd_none(*pmd))
919 pmd_empty_section_gap(addr & PMD_MASK);
920 }
921
922 /*
923 * Then check if this vm ends on an odd section boundary.
924 * If so and the second section entry for this PMD is empty
925 * then we block the corresponding virtual address.
926 */
927 addr += vm->size;
928 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
929 pmd = pmd_off_k(addr) + 1;
930 if (pmd_none(*pmd))
931 pmd_empty_section_gap(addr);
932 }
933
934 /* no need to look at any vm entry until we hit the next PMD */
935 next = (addr + PMD_SIZE - 1) & PMD_MASK;
936 }
937}
938
939#else
940#define fill_pmd_gaps() do { } while (0)
941#endif
942
Rob Herringc2794432012-02-29 18:10:58 -0600943#if defined(CONFIG_PCI) && !defined(CONFIG_NEED_MACH_IO_H)
944static void __init pci_reserve_io(void)
945{
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100946 struct static_vm *svm;
Rob Herringc2794432012-02-29 18:10:58 -0600947
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100948 svm = find_static_vm_vaddr((void *)PCI_IO_VIRT_BASE);
949 if (svm)
950 return;
Rob Herringc2794432012-02-29 18:10:58 -0600951
Rob Herringc2794432012-02-29 18:10:58 -0600952 vm_reserve_area_early(PCI_IO_VIRT_BASE, SZ_2M, pci_reserve_io);
953}
954#else
955#define pci_reserve_io() do { } while (0)
956#endif
957
Rob Herringe5c5f2a2012-10-22 11:42:54 -0600958#ifdef CONFIG_DEBUG_LL
959void __init debug_ll_io_init(void)
960{
961 struct map_desc map;
962
963 debug_ll_addr(&map.pfn, &map.virtual);
964 if (!map.pfn || !map.virtual)
965 return;
966 map.pfn = __phys_to_pfn(map.pfn);
967 map.virtual &= PAGE_MASK;
968 map.length = PAGE_SIZE;
969 map.type = MT_DEVICE;
Stephen Boydee4de5d2013-07-06 00:25:51 +0100970 iotable_init(&map, 1);
Rob Herringe5c5f2a2012-10-22 11:42:54 -0600971}
972#endif
973
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400974static void * __initdata vmalloc_min =
975 (void *)(VMALLOC_END - (240 << 20) - VMALLOC_OFFSET);
Russell King6c5da7a2008-09-30 19:31:44 +0100976
977/*
978 * vmalloc=size forces the vmalloc area to be exactly 'size'
979 * bytes. This can be used to increase (or decrease) the vmalloc
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400980 * area - the default is 240m.
Russell King6c5da7a2008-09-30 19:31:44 +0100981 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100982static int __init early_vmalloc(char *arg)
Russell King6c5da7a2008-09-30 19:31:44 +0100983{
Russell King79612392010-05-22 16:20:14 +0100984 unsigned long vmalloc_reserve = memparse(arg, NULL);
Russell King6c5da7a2008-09-30 19:31:44 +0100985
986 if (vmalloc_reserve < SZ_16M) {
987 vmalloc_reserve = SZ_16M;
988 printk(KERN_WARNING
989 "vmalloc area too small, limiting to %luMB\n",
990 vmalloc_reserve >> 20);
991 }
Nicolas Pitre92108072008-09-19 10:43:06 -0400992
993 if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
994 vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
995 printk(KERN_WARNING
996 "vmalloc area is too big, limiting to %luMB\n",
997 vmalloc_reserve >> 20);
998 }
Russell King79612392010-05-22 16:20:14 +0100999
1000 vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001001 return 0;
Russell King6c5da7a2008-09-30 19:31:44 +01001002}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001003early_param("vmalloc", early_vmalloc);
Russell King6c5da7a2008-09-30 19:31:44 +01001004
Marek Szyprowskic7909502011-12-29 13:09:51 +01001005phys_addr_t arm_lowmem_limit __initdata = 0;
Russell King8df65162010-10-27 19:57:38 +01001006
Russell King0371d3f2011-07-05 19:58:29 +01001007void __init sanity_check_meminfo(void)
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001008{
Russell Kingc65b7e92013-07-17 17:53:04 +01001009 phys_addr_t memblock_limit = 0;
Russell Kingdde58282009-08-15 12:36:00 +01001010 int i, j, highmem = 0;
Cyril Chemparathy82f66702012-07-20 12:01:23 -04001011 phys_addr_t vmalloc_limit = __pa(vmalloc_min - 1) + 1;
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001012
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001013 for (i = 0, j = 0; i < meminfo.nr_banks; i++) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001014 struct membank *bank = &meminfo.bank[j];
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001015 phys_addr_t size_limit;
1016
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001017 *bank = meminfo.bank[i];
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001018 size_limit = bank->size;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001019
Cyril Chemparathy82f66702012-07-20 12:01:23 -04001020 if (bank->start >= vmalloc_limit)
Will Deacon77f73a22011-11-22 17:30:32 +00001021 highmem = 1;
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001022 else
1023 size_limit = vmalloc_limit - bank->start;
Russell Kingdde58282009-08-15 12:36:00 +01001024
1025 bank->highmem = highmem;
1026
Cyril Chemparathyadf2e9f2012-07-20 12:24:45 -04001027#ifdef CONFIG_HIGHMEM
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001028 /*
1029 * Split those memory banks which are partially overlapping
1030 * the vmalloc area greatly simplifying things later.
1031 */
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001032 if (!highmem && bank->size > size_limit) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001033 if (meminfo.nr_banks >= NR_BANKS) {
1034 printk(KERN_CRIT "NR_BANKS too low, "
1035 "ignoring high memory\n");
1036 } else {
1037 memmove(bank + 1, bank,
1038 (meminfo.nr_banks - i) * sizeof(*bank));
1039 meminfo.nr_banks++;
1040 i++;
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001041 bank[1].size -= size_limit;
Cyril Chemparathy82f66702012-07-20 12:01:23 -04001042 bank[1].start = vmalloc_limit;
Russell Kingdde58282009-08-15 12:36:00 +01001043 bank[1].highmem = highmem = 1;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001044 j++;
1045 }
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001046 bank->size = size_limit;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001047 }
1048#else
1049 /*
Will Deacon77f73a22011-11-22 17:30:32 +00001050 * Highmem banks not allowed with !CONFIG_HIGHMEM.
1051 */
1052 if (highmem) {
1053 printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx "
1054 "(!CONFIG_HIGHMEM).\n",
1055 (unsigned long long)bank->start,
1056 (unsigned long long)bank->start + bank->size - 1);
1057 continue;
1058 }
1059
1060 /*
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001061 * Check whether this memory bank would partially overlap
1062 * the vmalloc area.
1063 */
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001064 if (bank->size > size_limit) {
Russell Kinge33b9d02011-02-20 11:47:41 +00001065 printk(KERN_NOTICE "Truncating RAM at %.8llx-%.8llx "
1066 "to -%.8llx (vmalloc region overlap).\n",
1067 (unsigned long long)bank->start,
1068 (unsigned long long)bank->start + bank->size - 1,
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001069 (unsigned long long)bank->start + size_limit - 1);
1070 bank->size = size_limit;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001071 }
1072#endif
Russell Kingc65b7e92013-07-17 17:53:04 +01001073 if (!bank->highmem) {
1074 phys_addr_t bank_end = bank->start + bank->size;
Will Deacon40f7bfe2011-05-19 13:22:48 +01001075
Russell Kingc65b7e92013-07-17 17:53:04 +01001076 if (bank_end > arm_lowmem_limit)
1077 arm_lowmem_limit = bank_end;
1078
1079 /*
1080 * Find the first non-section-aligned page, and point
1081 * memblock_limit at it. This relies on rounding the
1082 * limit down to be section-aligned, which happens at
1083 * the end of this function.
1084 *
1085 * With this algorithm, the start or end of almost any
1086 * bank can be non-section-aligned. The only exception
1087 * is that the start of the bank 0 must be section-
1088 * aligned, since otherwise memory would need to be
1089 * allocated when mapping the start of bank 0, which
1090 * occurs before any free memory is mapped.
1091 */
1092 if (!memblock_limit) {
1093 if (!IS_ALIGNED(bank->start, SECTION_SIZE))
1094 memblock_limit = bank->start;
1095 else if (!IS_ALIGNED(bank_end, SECTION_SIZE))
1096 memblock_limit = bank_end;
1097 }
1098 }
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001099 j++;
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001100 }
Russell Kinge616c592009-09-27 20:55:43 +01001101#ifdef CONFIG_HIGHMEM
1102 if (highmem) {
1103 const char *reason = NULL;
1104
1105 if (cache_is_vipt_aliasing()) {
1106 /*
1107 * Interactions between kmap and other mappings
1108 * make highmem support with aliasing VIPT caches
1109 * rather difficult.
1110 */
1111 reason = "with VIPT aliasing cache";
Russell Kinge616c592009-09-27 20:55:43 +01001112 }
1113 if (reason) {
1114 printk(KERN_CRIT "HIGHMEM is not supported %s, ignoring high memory\n",
1115 reason);
1116 while (j > 0 && meminfo.bank[j - 1].highmem)
1117 j--;
1118 }
1119 }
1120#endif
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001121 meminfo.nr_banks = j;
Marek Szyprowskic7909502011-12-29 13:09:51 +01001122 high_memory = __va(arm_lowmem_limit - 1) + 1;
Russell Kingc65b7e92013-07-17 17:53:04 +01001123
1124 /*
1125 * Round the memblock limit down to a section size. This
1126 * helps to ensure that we will allocate memory from the
1127 * last full section, which should be mapped.
1128 */
1129 if (memblock_limit)
1130 memblock_limit = round_down(memblock_limit, SECTION_SIZE);
1131 if (!memblock_limit)
1132 memblock_limit = arm_lowmem_limit;
1133
1134 memblock_set_current_limit(memblock_limit);
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001135}
1136
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001137static inline void prepare_page_table(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001138{
1139 unsigned long addr;
Russell King8df65162010-10-27 19:57:38 +01001140 phys_addr_t end;
Russell Kingd111e8f2006-09-27 15:27:33 +01001141
1142 /*
1143 * Clear out all the mappings below the kernel image.
1144 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001145 for (addr = 0; addr < MODULES_VADDR; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001146 pmd_clear(pmd_off_k(addr));
1147
1148#ifdef CONFIG_XIP_KERNEL
1149 /* The XIP kernel is mapped in the module area -- skip over it */
Catalin Marinase73fc882011-08-23 14:07:23 +01001150 addr = ((unsigned long)_etext + PMD_SIZE - 1) & PMD_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001151#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001152 for ( ; addr < PAGE_OFFSET; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001153 pmd_clear(pmd_off_k(addr));
1154
1155 /*
Russell King8df65162010-10-27 19:57:38 +01001156 * Find the end of the first block of lowmem.
1157 */
1158 end = memblock.memory.regions[0].base + memblock.memory.regions[0].size;
Marek Szyprowskic7909502011-12-29 13:09:51 +01001159 if (end >= arm_lowmem_limit)
1160 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001161
1162 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001163 * Clear out all the kernel space mappings, except for the first
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001164 * memory bank, up to the vmalloc region.
Russell Kingd111e8f2006-09-27 15:27:33 +01001165 */
Russell King8df65162010-10-27 19:57:38 +01001166 for (addr = __phys_to_virt(end);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001167 addr < VMALLOC_START; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001168 pmd_clear(pmd_off_k(addr));
1169}
1170
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001171#ifdef CONFIG_ARM_LPAE
1172/* the first page is reserved for pgd */
1173#define SWAPPER_PG_DIR_SIZE (PAGE_SIZE + \
1174 PTRS_PER_PGD * PTRS_PER_PMD * sizeof(pmd_t))
1175#else
Catalin Marinase73fc882011-08-23 14:07:23 +01001176#define SWAPPER_PG_DIR_SIZE (PTRS_PER_PGD * sizeof(pgd_t))
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001177#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001178
Russell Kingd111e8f2006-09-27 15:27:33 +01001179/*
Russell King2778f622010-07-09 16:27:52 +01001180 * Reserve the special regions of memory
Russell Kingd111e8f2006-09-27 15:27:33 +01001181 */
Russell King2778f622010-07-09 16:27:52 +01001182void __init arm_mm_memblock_reserve(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001183{
Russell Kingd111e8f2006-09-27 15:27:33 +01001184 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001185 * Reserve the page tables. These are already in use,
1186 * and can only be in node 0.
1187 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001188 memblock_reserve(__pa(swapper_pg_dir), SWAPPER_PG_DIR_SIZE);
Russell Kingd111e8f2006-09-27 15:27:33 +01001189
Russell Kingd111e8f2006-09-27 15:27:33 +01001190#ifdef CONFIG_SA1111
1191 /*
1192 * Because of the SA1111 DMA bug, we want to preserve our
1193 * precious DMA-able memory...
1194 */
Russell King2778f622010-07-09 16:27:52 +01001195 memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
Russell Kingd111e8f2006-09-27 15:27:33 +01001196#endif
Russell Kingd111e8f2006-09-27 15:27:33 +01001197}
1198
1199/*
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001200 * Set up the device mappings. Since we clear out the page tables for all
1201 * mappings above VMALLOC_START, we will remove any debug device mappings.
Russell Kingd111e8f2006-09-27 15:27:33 +01001202 * This means you have to be careful how you debug this function, or any
1203 * called function. This means you can't use any function or debugging
1204 * method which may touch any device, otherwise the kernel _will_ crash.
1205 */
Russell Kingff69a4c2013-07-26 14:55:59 +01001206static void __init devicemaps_init(const struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001207{
1208 struct map_desc map;
1209 unsigned long addr;
Russell King94e5a852012-01-18 15:32:49 +00001210 void *vectors;
Russell Kingd111e8f2006-09-27 15:27:33 +01001211
1212 /*
1213 * Allocate the vector page early.
1214 */
Russell King19accfd2013-07-04 11:40:32 +01001215 vectors = early_alloc(PAGE_SIZE * 2);
Russell King94e5a852012-01-18 15:32:49 +00001216
1217 early_trap_init(vectors);
Russell Kingd111e8f2006-09-27 15:27:33 +01001218
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001219 for (addr = VMALLOC_START; addr; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001220 pmd_clear(pmd_off_k(addr));
1221
1222 /*
1223 * Map the kernel if it is XIP.
1224 * It is always first in the modulearea.
1225 */
1226#ifdef CONFIG_XIP_KERNEL
1227 map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
Russell Kingab4f2ee2008-11-06 17:11:07 +00001228 map.virtual = MODULES_VADDR;
Russell King37efe642008-12-01 11:53:07 +00001229 map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001230 map.type = MT_ROM;
1231 create_mapping(&map);
1232#endif
1233
1234 /*
1235 * Map the cache flushing regions.
1236 */
1237#ifdef FLUSH_BASE
1238 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
1239 map.virtual = FLUSH_BASE;
1240 map.length = SZ_1M;
1241 map.type = MT_CACHECLEAN;
1242 create_mapping(&map);
1243#endif
1244#ifdef FLUSH_BASE_MINICACHE
1245 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
1246 map.virtual = FLUSH_BASE_MINICACHE;
1247 map.length = SZ_1M;
1248 map.type = MT_MINICLEAN;
1249 create_mapping(&map);
1250#endif
1251
1252 /*
1253 * Create a mapping for the machine vectors at the high-vectors
1254 * location (0xffff0000). If we aren't using high-vectors, also
1255 * create a mapping at the low-vectors virtual address.
1256 */
Russell King94e5a852012-01-18 15:32:49 +00001257 map.pfn = __phys_to_pfn(virt_to_phys(vectors));
Russell Kingd111e8f2006-09-27 15:27:33 +01001258 map.virtual = 0xffff0000;
1259 map.length = PAGE_SIZE;
Russell Kinga5463cd2013-07-31 21:58:56 +01001260#ifdef CONFIG_KUSER_HELPERS
Russell Kingd111e8f2006-09-27 15:27:33 +01001261 map.type = MT_HIGH_VECTORS;
Russell Kinga5463cd2013-07-31 21:58:56 +01001262#else
1263 map.type = MT_LOW_VECTORS;
1264#endif
Russell Kingd111e8f2006-09-27 15:27:33 +01001265 create_mapping(&map);
1266
1267 if (!vectors_high()) {
1268 map.virtual = 0;
Russell King19accfd2013-07-04 11:40:32 +01001269 map.length = PAGE_SIZE * 2;
Russell Kingd111e8f2006-09-27 15:27:33 +01001270 map.type = MT_LOW_VECTORS;
1271 create_mapping(&map);
1272 }
1273
Russell King19accfd2013-07-04 11:40:32 +01001274 /* Now create a kernel read-only mapping */
1275 map.pfn += 1;
1276 map.virtual = 0xffff0000 + PAGE_SIZE;
1277 map.length = PAGE_SIZE;
1278 map.type = MT_LOW_VECTORS;
1279 create_mapping(&map);
1280
Russell Kingd111e8f2006-09-27 15:27:33 +01001281 /*
1282 * Ask the machine support to map in the statically mapped devices.
1283 */
1284 if (mdesc->map_io)
1285 mdesc->map_io();
Maxime Ripardbc373242013-04-18 21:52:23 +02001286 else
1287 debug_ll_io_init();
Nicolas Pitre19b52ab2012-06-27 17:28:57 +01001288 fill_pmd_gaps();
Russell Kingd111e8f2006-09-27 15:27:33 +01001289
Rob Herringc2794432012-02-29 18:10:58 -06001290 /* Reserve fixed i/o space in VMALLOC region */
1291 pci_reserve_io();
1292
Russell Kingd111e8f2006-09-27 15:27:33 +01001293 /*
1294 * Finally flush the caches and tlb to ensure that we're in a
1295 * consistent state wrt the writebuffer. This also ensures that
1296 * any write-allocated cache lines in the vector page are written
1297 * back. After this point, we can start to touch devices again.
1298 */
1299 local_flush_tlb_all();
1300 flush_cache_all();
1301}
1302
Nicolas Pitred73cd422008-09-15 16:44:55 -04001303static void __init kmap_init(void)
1304{
1305#ifdef CONFIG_HIGHMEM
Russell King4bb2e272010-07-01 18:33:29 +01001306 pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE),
1307 PKMAP_BASE, _PAGE_KERNEL_TABLE);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001308#endif
1309}
1310
Russell Kinga2227122010-03-25 18:56:05 +00001311static void __init map_lowmem(void)
1312{
Russell King8df65162010-10-27 19:57:38 +01001313 struct memblock_region *reg;
Russell Kingebd49222013-10-24 08:12:39 +01001314 unsigned long kernel_x_start = round_down(__pa(_stext), SECTION_SIZE);
1315 unsigned long kernel_x_end = round_up(__pa(__init_end), SECTION_SIZE);
Russell Kinga2227122010-03-25 18:56:05 +00001316
1317 /* Map all the lowmem memory banks. */
Russell King8df65162010-10-27 19:57:38 +01001318 for_each_memblock(memory, reg) {
1319 phys_addr_t start = reg->base;
1320 phys_addr_t end = start + reg->size;
1321 struct map_desc map;
Russell Kinga2227122010-03-25 18:56:05 +00001322
Marek Szyprowskic7909502011-12-29 13:09:51 +01001323 if (end > arm_lowmem_limit)
1324 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001325 if (start >= end)
1326 break;
1327
Russell Kingebd49222013-10-24 08:12:39 +01001328 if (end < kernel_x_start || start >= kernel_x_end) {
1329 map.pfn = __phys_to_pfn(start);
1330 map.virtual = __phys_to_virt(start);
1331 map.length = end - start;
1332 map.type = MT_MEMORY_RWX;
Russell King8df65162010-10-27 19:57:38 +01001333
Russell Kingebd49222013-10-24 08:12:39 +01001334 create_mapping(&map);
1335 } else {
1336 /* This better cover the entire kernel */
1337 if (start < kernel_x_start) {
1338 map.pfn = __phys_to_pfn(start);
1339 map.virtual = __phys_to_virt(start);
1340 map.length = kernel_x_start - start;
1341 map.type = MT_MEMORY_RW;
1342
1343 create_mapping(&map);
1344 }
1345
1346 map.pfn = __phys_to_pfn(kernel_x_start);
1347 map.virtual = __phys_to_virt(kernel_x_start);
1348 map.length = kernel_x_end - kernel_x_start;
1349 map.type = MT_MEMORY_RWX;
1350
1351 create_mapping(&map);
1352
1353 if (kernel_x_end < end) {
1354 map.pfn = __phys_to_pfn(kernel_x_end);
1355 map.virtual = __phys_to_virt(kernel_x_end);
1356 map.length = end - kernel_x_end;
1357 map.type = MT_MEMORY_RW;
1358
1359 create_mapping(&map);
1360 }
1361 }
Russell Kinga2227122010-03-25 18:56:05 +00001362 }
1363}
1364
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001365#ifdef CONFIG_ARM_LPAE
1366/*
1367 * early_paging_init() recreates boot time page table setup, allowing machines
1368 * to switch over to a high (>4G) address space on LPAE systems
1369 */
1370void __init early_paging_init(const struct machine_desc *mdesc,
1371 struct proc_info_list *procinfo)
1372{
1373 pmdval_t pmdprot = procinfo->__cpu_mm_mmu_flags;
1374 unsigned long map_start, map_end;
1375 pgd_t *pgd0, *pgdk;
1376 pud_t *pud0, *pudk, *pud_start;
1377 pmd_t *pmd0, *pmdk;
1378 phys_addr_t phys;
1379 int i;
1380
1381 if (!(mdesc->init_meminfo))
1382 return;
1383
1384 /* remap kernel code and data */
1385 map_start = init_mm.start_code;
1386 map_end = init_mm.brk;
1387
1388 /* get a handle on things... */
1389 pgd0 = pgd_offset_k(0);
1390 pud_start = pud0 = pud_offset(pgd0, 0);
1391 pmd0 = pmd_offset(pud0, 0);
1392
1393 pgdk = pgd_offset_k(map_start);
1394 pudk = pud_offset(pgdk, map_start);
1395 pmdk = pmd_offset(pudk, map_start);
1396
1397 mdesc->init_meminfo();
1398
1399 /* Run the patch stub to update the constants */
1400 fixup_pv_table(&__pv_table_begin,
1401 (&__pv_table_end - &__pv_table_begin) << 2);
1402
1403 /*
1404 * Cache cleaning operations for self-modifying code
1405 * We should clean the entries by MVA but running a
1406 * for loop over every pv_table entry pointer would
1407 * just complicate the code.
1408 */
1409 flush_cache_louis();
1410 dsb();
1411 isb();
1412
1413 /* remap level 1 table */
1414 for (i = 0; i < PTRS_PER_PGD; pud0++, i++) {
1415 set_pud(pud0,
1416 __pud(__pa(pmd0) | PMD_TYPE_TABLE | L_PGD_SWAPPER));
1417 pmd0 += PTRS_PER_PMD;
1418 }
1419
1420 /* remap pmds for kernel mapping */
1421 phys = __pa(map_start) & PMD_MASK;
1422 do {
1423 *pmdk++ = __pmd(phys | pmdprot);
1424 phys += PMD_SIZE;
1425 } while (phys < map_end);
1426
1427 flush_cache_all();
1428 cpu_switch_mm(pgd0, &init_mm);
1429 cpu_set_ttbr(1, __pa(pgd0) + TTBR1_OFFSET);
1430 local_flush_bp_all();
1431 local_flush_tlb_all();
1432}
1433
1434#else
1435
1436void __init early_paging_init(const struct machine_desc *mdesc,
1437 struct proc_info_list *procinfo)
1438{
1439 if (mdesc->init_meminfo)
1440 mdesc->init_meminfo();
1441}
1442
1443#endif
1444
Russell Kingd111e8f2006-09-27 15:27:33 +01001445/*
1446 * paging_init() sets up the page tables, initialises the zone memory
1447 * maps, and sets up the zero page, bad page and bad page tables.
1448 */
Russell Kingff69a4c2013-07-26 14:55:59 +01001449void __init paging_init(const struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001450{
1451 void *zero_page;
1452
1453 build_mem_type_table();
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001454 prepare_page_table();
Russell Kinga2227122010-03-25 18:56:05 +00001455 map_lowmem();
Marek Szyprowskic7909502011-12-29 13:09:51 +01001456 dma_contiguous_remap();
Russell Kingd111e8f2006-09-27 15:27:33 +01001457 devicemaps_init(mdesc);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001458 kmap_init();
Joonsoo Kimde40614e2013-04-05 03:16:51 +01001459 tcm_init();
Russell Kingd111e8f2006-09-27 15:27:33 +01001460
1461 top_pmd = pmd_off_k(0xffff0000);
1462
Russell King3abe9d32010-03-25 17:02:59 +00001463 /* allocate the zero page. */
1464 zero_page = early_alloc(PAGE_SIZE);
Russell King2778f622010-07-09 16:27:52 +01001465
Russell King8d717a52010-05-22 19:47:18 +01001466 bootmem_init();
Russell King2778f622010-07-09 16:27:52 +01001467
Russell Kingd111e8f2006-09-27 15:27:33 +01001468 empty_zero_page = virt_to_page(zero_page);
Russell King421fe932009-10-25 10:23:04 +00001469 __flush_dcache_page(NULL, empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +01001470}