blob: 648a5afded64ae130249ddcbeb2bcc31cb01e6c9 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * (C) Copyright 2003-2004
3 * Humboldt Solutions Ltd, adrian@humboldt.co.uk.
4
5 * This is a combined i2c adapter and algorithm driver for the
6 * MPC107/Tsi107 PowerPC northbridge and processors that include
7 * the same I2C unit (8240, 8245, 85xx).
8 *
9 * Release 0.8
10 *
11 * This file is licensed under the terms of the GNU General Public
12 * License version 2. This program is licensed "as is" without any
13 * warranty of any kind, whether express or implied.
14 */
15
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/kernel.h>
17#include <linux/module.h>
Ingo Molnar174cd4b2017-02-02 19:15:33 +010018#include <linux/sched/signal.h>
Rob Herring5af50732013-09-17 14:28:33 -050019#include <linux/of_address.h>
20#include <linux/of_irq.h>
Jon Smirl0d1cde22008-06-30 19:01:26 -040021#include <linux/of_platform.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090022#include <linux/slab.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010023
Gerhard Sittigb3bfce2b2013-08-23 18:01:44 +020024#include <linux/clk.h>
Wolfgang Grandegger8101a302009-04-07 10:20:53 +020025#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/fsl_devices.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/i2c.h>
28#include <linux/interrupt.h>
29#include <linux/delay.h>
30
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +020031#include <asm/mpc52xx.h>
Valentin Longchamp8ce795c2015-02-10 16:46:33 +010032#include <asm/mpc85xx.h>
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +020033#include <sysdev/fsl_soc.h>
34
Jon Smirl0d1cde22008-06-30 19:01:26 -040035#define DRV_NAME "mpc-i2c"
36
Wolfgang Grandeggerf00d7382010-02-17 11:19:19 +010037#define MPC_I2C_CLOCK_LEGACY 0
38#define MPC_I2C_CLOCK_PRESERVE (~0U)
39
Wolfgang Grandegger8101a302009-04-07 10:20:53 +020040#define MPC_I2C_FDR 0x04
41#define MPC_I2C_CR 0x08
42#define MPC_I2C_SR 0x0c
43#define MPC_I2C_DR 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#define MPC_I2C_DFSRR 0x14
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
46#define CCR_MEN 0x80
47#define CCR_MIEN 0x40
48#define CCR_MSTA 0x20
49#define CCR_MTX 0x10
50#define CCR_TXAK 0x08
51#define CCR_RSTA 0x04
52
53#define CSR_MCF 0x80
54#define CSR_MAAS 0x40
55#define CSR_MBB 0x20
56#define CSR_MAL 0x10
57#define CSR_SRW 0x04
58#define CSR_MIF 0x02
59#define CSR_RXAK 0x01
60
61struct mpc_i2c {
Wolfgang Grandegger54377cd2009-04-07 10:20:54 +020062 struct device *dev;
Al Viro7366d362005-04-25 18:32:12 -070063 void __iomem *base;
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 u32 interrupt;
65 wait_queue_head_t queue;
66 struct i2c_adapter adap;
67 int irq;
Albrecht Dreß0c2daaaf2010-02-17 08:59:14 +000068 u32 real_clk;
Jingoo Han0a488c42013-07-15 11:28:23 +090069#ifdef CONFIG_PM_SLEEP
Zhao Chenhui531183e2012-04-19 17:51:34 +080070 u8 fdr, dfsrr;
71#endif
Gerhard Sittigb3bfce2b2013-08-23 18:01:44 +020072 struct clk *clk_per;
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +020073};
74
75struct mpc_i2c_divider {
76 u16 divider;
77 u16 fdr; /* including dfsrr */
78};
79
Wolfgang Grandegger6e56dd32010-02-17 11:19:17 +010080struct mpc_i2c_data {
Wolfgang Grandeggera9352212010-02-17 11:19:18 +010081 void (*setup)(struct device_node *node, struct mpc_i2c *i2c,
82 u32 clock, u32 prescaler);
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +020083 u32 prescaler;
Linus Torvalds1da177e2005-04-16 15:20:36 -070084};
85
Wolfgang Grandegger8101a302009-04-07 10:20:53 +020086static inline void writeccr(struct mpc_i2c *i2c, u32 x)
Linus Torvalds1da177e2005-04-16 15:20:36 -070087{
88 writeb(x, i2c->base + MPC_I2C_CR);
89}
90
David Howells7d12e782006-10-05 14:55:46 +010091static irqreturn_t mpc_i2c_isr(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -070092{
93 struct mpc_i2c *i2c = dev_id;
94 if (readb(i2c->base + MPC_I2C_SR) & CSR_MIF) {
95 /* Read again to allow register to stabilise */
96 i2c->interrupt = readb(i2c->base + MPC_I2C_SR);
97 writeb(0, i2c->base + MPC_I2C_SR);
Timur Tabi1ab082d2009-02-06 08:00:37 -060098 wake_up(&i2c->queue);
Amit Tomar9c836d02015-03-27 18:19:00 +053099 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 }
Amit Tomar9c836d02015-03-27 18:19:00 +0530101 return IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102}
103
Domen Puncer254db9b2007-07-12 14:12:31 +0200104/* Sometimes 9th clock pulse isn't generated, and slave doesn't release
105 * the bus, because it wants to send ACK.
106 * Following sequence of enabling/disabling and sending start/stop generates
Albrecht Dreß0c2daaaf2010-02-17 08:59:14 +0000107 * the 9 pulses, so it's all OK.
Domen Puncer254db9b2007-07-12 14:12:31 +0200108 */
109static void mpc_i2c_fixup(struct mpc_i2c *i2c)
110{
Albrecht Dreß0c2daaaf2010-02-17 08:59:14 +0000111 int k;
112 u32 delay_val = 1000000 / i2c->real_clk + 1;
113
114 if (delay_val < 2)
115 delay_val = 2;
116
117 for (k = 9; k; k--) {
118 writeccr(i2c, 0);
119 writeccr(i2c, CCR_MSTA | CCR_MTX | CCR_MEN);
Valentin Longchampd49019a2014-06-03 11:00:32 +0200120 readb(i2c->base + MPC_I2C_DR);
Albrecht Dreß0c2daaaf2010-02-17 08:59:14 +0000121 writeccr(i2c, CCR_MEN);
122 udelay(delay_val << 1);
123 }
Domen Puncer254db9b2007-07-12 14:12:31 +0200124}
125
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126static int i2c_wait(struct mpc_i2c *i2c, unsigned timeout, int writing)
127{
128 unsigned long orig_jiffies = jiffies;
Danielle Costantinoab0831d2014-11-12 05:08:09 -0800129 u32 cmd_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 int result = 0;
131
Wolfram Sangbf727e02009-10-04 13:08:16 +0200132 if (!i2c->irq) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 while (!(readb(i2c->base + MPC_I2C_SR) & CSR_MIF)) {
134 schedule();
135 if (time_after(jiffies, orig_jiffies + timeout)) {
Wolfgang Grandegger54377cd2009-04-07 10:20:54 +0200136 dev_dbg(i2c->dev, "timeout\n");
Domen Puncer5af0e072007-08-14 18:37:14 +0200137 writeccr(i2c, 0);
Danielle Costantinoab0831d2014-11-12 05:08:09 -0800138 result = -ETIMEDOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139 break;
140 }
141 }
Danielle Costantinoab0831d2014-11-12 05:08:09 -0800142 cmd_err = readb(i2c->base + MPC_I2C_SR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 writeb(0, i2c->base + MPC_I2C_SR);
144 } else {
145 /* Interrupt mode */
Timur Tabi1ab082d2009-02-06 08:00:37 -0600146 result = wait_event_timeout(i2c->queue,
Jean Delvare8a52c6b2009-03-28 21:34:43 +0100147 (i2c->interrupt & CSR_MIF), timeout);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148
Timur Tabi1ab082d2009-02-06 08:00:37 -0600149 if (unlikely(!(i2c->interrupt & CSR_MIF))) {
Wolfgang Grandegger54377cd2009-04-07 10:20:54 +0200150 dev_dbg(i2c->dev, "wait timeout\n");
Domen Puncer5af0e072007-08-14 18:37:14 +0200151 writeccr(i2c, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 result = -ETIMEDOUT;
153 }
154
Danielle Costantinoab0831d2014-11-12 05:08:09 -0800155 cmd_err = i2c->interrupt;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 i2c->interrupt = 0;
157 }
158
159 if (result < 0)
160 return result;
161
Danielle Costantinoab0831d2014-11-12 05:08:09 -0800162 if (!(cmd_err & CSR_MCF)) {
Wolfgang Grandegger54377cd2009-04-07 10:20:54 +0200163 dev_dbg(i2c->dev, "unfinished\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 return -EIO;
165 }
166
Danielle Costantinoab0831d2014-11-12 05:08:09 -0800167 if (cmd_err & CSR_MAL) {
Wolfgang Grandegger54377cd2009-04-07 10:20:54 +0200168 dev_dbg(i2c->dev, "MAL\n");
Danielle Costantinoab0831d2014-11-12 05:08:09 -0800169 return -EAGAIN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 }
171
Danielle Costantinoab0831d2014-11-12 05:08:09 -0800172 if (writing && (cmd_err & CSR_RXAK)) {
Wolfgang Grandegger54377cd2009-04-07 10:20:54 +0200173 dev_dbg(i2c->dev, "No RXAK\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 /* generate stop */
175 writeccr(i2c, CCR_MEN);
Danielle Costantinoab0831d2014-11-12 05:08:09 -0800176 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 }
178 return 0;
179}
180
Wolfgang Grandeggerf00d7382010-02-17 11:19:19 +0100181#if defined(CONFIG_PPC_MPC52xx) || defined(CONFIG_PPC_MPC512x)
Bill Pemberton0b255e92012-11-27 15:59:38 -0500182static const struct mpc_i2c_divider mpc_i2c_dividers_52xx[] = {
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200183 {20, 0x20}, {22, 0x21}, {24, 0x22}, {26, 0x23},
184 {28, 0x24}, {30, 0x01}, {32, 0x25}, {34, 0x02},
185 {36, 0x26}, {40, 0x27}, {44, 0x04}, {48, 0x28},
186 {52, 0x63}, {56, 0x29}, {60, 0x41}, {64, 0x2a},
187 {68, 0x07}, {72, 0x2b}, {80, 0x2c}, {88, 0x09},
188 {96, 0x2d}, {104, 0x0a}, {112, 0x2e}, {120, 0x81},
189 {128, 0x2f}, {136, 0x47}, {144, 0x0c}, {160, 0x30},
190 {176, 0x49}, {192, 0x31}, {208, 0x4a}, {224, 0x32},
191 {240, 0x0f}, {256, 0x33}, {272, 0x87}, {288, 0x10},
192 {320, 0x34}, {352, 0x89}, {384, 0x35}, {416, 0x8a},
193 {448, 0x36}, {480, 0x13}, {512, 0x37}, {576, 0x14},
194 {640, 0x38}, {768, 0x39}, {896, 0x3a}, {960, 0x17},
195 {1024, 0x3b}, {1152, 0x18}, {1280, 0x3c}, {1536, 0x3d},
196 {1792, 0x3e}, {1920, 0x1b}, {2048, 0x3f}, {2304, 0x1c},
197 {2560, 0x1d}, {3072, 0x1e}, {3584, 0x7e}, {3840, 0x1f},
198 {4096, 0x7f}, {4608, 0x5c}, {5120, 0x5d}, {6144, 0x5e},
199 {7168, 0xbe}, {7680, 0x5f}, {8192, 0xbf}, {9216, 0x9c},
200 {10240, 0x9d}, {12288, 0x9e}, {15360, 0x9f}
201};
202
Bill Pemberton0b255e92012-11-27 15:59:38 -0500203static int mpc_i2c_get_fdr_52xx(struct device_node *node, u32 clock,
Albrecht Dreß0c2daaaf2010-02-17 08:59:14 +0000204 int prescaler, u32 *real_clk)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205{
Wolfgang Grandegger1904b032009-04-09 11:59:52 +0200206 const struct mpc_i2c_divider *div = NULL;
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200207 unsigned int pvr = mfspr(SPRN_PVR);
208 u32 divider;
209 int i;
210
Albrecht Dreß0c2daaaf2010-02-17 08:59:14 +0000211 if (clock == MPC_I2C_CLOCK_LEGACY) {
212 /* see below - default fdr = 0x3f -> div = 2048 */
213 *real_clk = mpc5xxx_get_bus_frequency(node) / 2048;
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200214 return -EINVAL;
Albrecht Dreß0c2daaaf2010-02-17 08:59:14 +0000215 }
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200216
217 /* Determine divider value */
Wolfgang Denk87c441e2009-06-17 00:30:22 -0600218 divider = mpc5xxx_get_bus_frequency(node) / clock;
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200219
220 /*
221 * We want to choose an FDR/DFSR that generates an I2C bus speed that
222 * is equal to or lower than the requested speed.
223 */
Wolfgang Grandegger1904b032009-04-09 11:59:52 +0200224 for (i = 0; i < ARRAY_SIZE(mpc_i2c_dividers_52xx); i++) {
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200225 div = &mpc_i2c_dividers_52xx[i];
226 /* Old MPC5200 rev A CPUs do not support the high bits */
227 if (div->fdr & 0xc0 && pvr == 0x80822011)
228 continue;
229 if (div->divider >= divider)
230 break;
231 }
232
Albrecht Dreß0c2daaaf2010-02-17 08:59:14 +0000233 *real_clk = mpc5xxx_get_bus_frequency(node) / div->divider;
234 return (int)div->fdr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235}
236
Bill Pemberton0b255e92012-11-27 15:59:38 -0500237static void mpc_i2c_setup_52xx(struct device_node *node,
Wolfgang Grandeggera9352212010-02-17 11:19:18 +0100238 struct mpc_i2c *i2c,
239 u32 clock, u32 prescaler)
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200240{
Wolfgang Grandegger1904b032009-04-09 11:59:52 +0200241 int ret, fdr;
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200242
Wolfgang Grandeggerf00d7382010-02-17 11:19:19 +0100243 if (clock == MPC_I2C_CLOCK_PRESERVE) {
244 dev_dbg(i2c->dev, "using fdr %d\n",
245 readb(i2c->base + MPC_I2C_FDR));
246 return;
247 }
248
Albrecht Dreß0c2daaaf2010-02-17 08:59:14 +0000249 ret = mpc_i2c_get_fdr_52xx(node, clock, prescaler, &i2c->real_clk);
Wolfgang Grandegger1904b032009-04-09 11:59:52 +0200250 fdr = (ret >= 0) ? ret : 0x3f; /* backward compatibility */
251
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200252 writeb(fdr & 0xff, i2c->base + MPC_I2C_FDR);
Wolfgang Grandegger1904b032009-04-09 11:59:52 +0200253
254 if (ret >= 0)
Albrecht Dreß0c2daaaf2010-02-17 08:59:14 +0000255 dev_info(i2c->dev, "clock %u Hz (fdr=%d)\n", i2c->real_clk,
256 fdr);
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200257}
Wolfgang Grandeggerf00d7382010-02-17 11:19:19 +0100258#else /* !(CONFIG_PPC_MPC52xx || CONFIG_PPC_MPC512x) */
Bill Pemberton0b255e92012-11-27 15:59:38 -0500259static void mpc_i2c_setup_52xx(struct device_node *node,
Wolfgang Grandeggera9352212010-02-17 11:19:18 +0100260 struct mpc_i2c *i2c,
261 u32 clock, u32 prescaler)
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200262{
263}
Wolfgang Grandeggerf00d7382010-02-17 11:19:19 +0100264#endif /* CONFIG_PPC_MPC52xx || CONFIG_PPC_MPC512x */
265
266#ifdef CONFIG_PPC_MPC512x
Bill Pemberton0b255e92012-11-27 15:59:38 -0500267static void mpc_i2c_setup_512x(struct device_node *node,
Wolfgang Grandeggerf00d7382010-02-17 11:19:19 +0100268 struct mpc_i2c *i2c,
269 u32 clock, u32 prescaler)
270{
271 struct device_node *node_ctrl;
272 void __iomem *ctrl;
273 const u32 *pval;
274 u32 idx;
275
276 /* Enable I2C interrupts for mpc5121 */
277 node_ctrl = of_find_compatible_node(NULL, NULL,
278 "fsl,mpc5121-i2c-ctrl");
279 if (node_ctrl) {
280 ctrl = of_iomap(node_ctrl, 0);
281 if (ctrl) {
282 /* Interrupt enable bits for i2c-0/1/2: bit 24/26/28 */
283 pval = of_get_property(node, "reg", NULL);
284 idx = (*pval & 0xff) / 0x20;
285 setbits32(ctrl, 1 << (24 + idx * 2));
286 iounmap(ctrl);
287 }
288 of_node_put(node_ctrl);
289 }
290
291 /* The clock setup for the 52xx works also fine for the 512x */
292 mpc_i2c_setup_52xx(node, i2c, clock, prescaler);
293}
294#else /* CONFIG_PPC_MPC512x */
Bill Pemberton0b255e92012-11-27 15:59:38 -0500295static void mpc_i2c_setup_512x(struct device_node *node,
Wolfgang Grandeggerf00d7382010-02-17 11:19:19 +0100296 struct mpc_i2c *i2c,
297 u32 clock, u32 prescaler)
298{
299}
300#endif /* CONFIG_PPC_MPC512x */
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200301
302#ifdef CONFIG_FSL_SOC
Bill Pemberton0b255e92012-11-27 15:59:38 -0500303static const struct mpc_i2c_divider mpc_i2c_dividers_8xxx[] = {
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200304 {160, 0x0120}, {192, 0x0121}, {224, 0x0122}, {256, 0x0123},
305 {288, 0x0100}, {320, 0x0101}, {352, 0x0601}, {384, 0x0102},
306 {416, 0x0602}, {448, 0x0126}, {480, 0x0103}, {512, 0x0127},
307 {544, 0x0b03}, {576, 0x0104}, {608, 0x1603}, {640, 0x0105},
308 {672, 0x2003}, {704, 0x0b05}, {736, 0x2b03}, {768, 0x0106},
309 {800, 0x3603}, {832, 0x0b06}, {896, 0x012a}, {960, 0x0107},
310 {1024, 0x012b}, {1088, 0x1607}, {1152, 0x0108}, {1216, 0x2b07},
311 {1280, 0x0109}, {1408, 0x1609}, {1536, 0x010a}, {1664, 0x160a},
312 {1792, 0x012e}, {1920, 0x010b}, {2048, 0x012f}, {2176, 0x2b0b},
313 {2304, 0x010c}, {2560, 0x010d}, {2816, 0x2b0d}, {3072, 0x010e},
314 {3328, 0x2b0e}, {3584, 0x0132}, {3840, 0x010f}, {4096, 0x0133},
315 {4608, 0x0110}, {5120, 0x0111}, {6144, 0x0112}, {7168, 0x0136},
316 {7680, 0x0113}, {8192, 0x0137}, {9216, 0x0114}, {10240, 0x0115},
317 {12288, 0x0116}, {14336, 0x013a}, {15360, 0x0117}, {16384, 0x013b},
318 {18432, 0x0118}, {20480, 0x0119}, {24576, 0x011a}, {28672, 0x013e},
319 {30720, 0x011b}, {32768, 0x013f}, {36864, 0x011c}, {40960, 0x011d},
320 {49152, 0x011e}, {61440, 0x011f}
321};
322
Bill Pemberton0b255e92012-11-27 15:59:38 -0500323static u32 mpc_i2c_get_sec_cfg_8xxx(void)
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200324{
Wolfram Sangaf336672017-10-27 22:24:44 +0200325 struct device_node *node;
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200326 u32 __iomem *reg;
327 u32 val = 0;
328
329 node = of_find_node_by_name(NULL, "global-utilities");
330 if (node) {
331 const u32 *prop = of_get_property(node, "reg", NULL);
332 if (prop) {
333 /*
334 * Map and check POR Device Status Register 2
335 * (PORDEVSR2) at 0xE0014
336 */
337 reg = ioremap(get_immrbase() + *prop + 0x14, 0x4);
338 if (!reg)
339 printk(KERN_ERR
340 "Error: couldn't map PORDEVSR2\n");
341 else
342 val = in_be32(reg) & 0x00000080; /* sec-cfg */
343 iounmap(reg);
344 }
345 }
Julia Lawallebba48b2014-08-08 12:07:42 +0200346 of_node_put(node);
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200347
348 return val;
349}
350
Valentin Longchamp8ce795c2015-02-10 16:46:33 +0100351static u32 mpc_i2c_get_prescaler_8xxx(void)
352{
Arseny Solokhaf6214f62017-12-07 17:20:01 +0700353 /*
354 * According to the AN2919 all MPC824x have prescaler 1, while MPC83xx
355 * may have prescaler 1, 2, or 3, depending on the power-on
356 * configuration.
357 */
Valentin Longchamp8ce795c2015-02-10 16:46:33 +0100358 u32 prescaler = 1;
359
360 /* mpc85xx */
361 if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2)
362 || pvr_version_is(PVR_VER_E500MC)
363 || pvr_version_is(PVR_VER_E5500)
364 || pvr_version_is(PVR_VER_E6500)) {
365 unsigned int svr = mfspr(SPRN_SVR);
366
367 if ((SVR_SOC_VER(svr) == SVR_8540)
368 || (SVR_SOC_VER(svr) == SVR_8541)
369 || (SVR_SOC_VER(svr) == SVR_8560)
370 || (SVR_SOC_VER(svr) == SVR_8555)
371 || (SVR_SOC_VER(svr) == SVR_8610))
372 /* the above 85xx SoCs have prescaler 1 */
373 prescaler = 1;
Arseny Solokhaf6214f62017-12-07 17:20:01 +0700374 else if ((SVR_SOC_VER(svr) == SVR_8533)
375 || (SVR_SOC_VER(svr) == SVR_8544))
376 /* the above 85xx SoCs have prescaler 3 or 2 */
377 prescaler = mpc_i2c_get_sec_cfg_8xxx() ? 3 : 2;
Valentin Longchamp8ce795c2015-02-10 16:46:33 +0100378 else
379 /* all the other 85xx have prescaler 2 */
380 prescaler = 2;
381 }
382
383 return prescaler;
384}
385
Bill Pemberton0b255e92012-11-27 15:59:38 -0500386static int mpc_i2c_get_fdr_8xxx(struct device_node *node, u32 clock,
Albrecht Dreß0c2daaaf2010-02-17 08:59:14 +0000387 u32 prescaler, u32 *real_clk)
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200388{
389 const struct mpc_i2c_divider *div = NULL;
390 u32 divider;
391 int i;
392
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200393 /* Determine proper divider value */
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200394 if (!prescaler)
Valentin Longchamp8ce795c2015-02-10 16:46:33 +0100395 prescaler = mpc_i2c_get_prescaler_8xxx();
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200396
Arseny Solokha6d106132017-12-07 17:20:00 +0700397 if (clock == MPC_I2C_CLOCK_LEGACY) {
398 /* see below - default fdr = 0x1031 -> div = 16 * 3072 */
399 *real_clk = fsl_get_sys_freq() / prescaler / (16 * 3072);
400 return -EINVAL;
401 }
402
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200403 divider = fsl_get_sys_freq() / clock / prescaler;
404
405 pr_debug("I2C: src_clock=%d clock=%d divider=%d\n",
406 fsl_get_sys_freq(), clock, divider);
407
408 /*
409 * We want to choose an FDR/DFSR that generates an I2C bus speed that
410 * is equal to or lower than the requested speed.
411 */
412 for (i = 0; i < ARRAY_SIZE(mpc_i2c_dividers_8xxx); i++) {
413 div = &mpc_i2c_dividers_8xxx[i];
414 if (div->divider >= divider)
415 break;
416 }
417
Albrecht Dreß0c2daaaf2010-02-17 08:59:14 +0000418 *real_clk = fsl_get_sys_freq() / prescaler / div->divider;
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200419 return div ? (int)div->fdr : -EINVAL;
420}
421
Bill Pemberton0b255e92012-11-27 15:59:38 -0500422static void mpc_i2c_setup_8xxx(struct device_node *node,
Wolfgang Grandeggera9352212010-02-17 11:19:18 +0100423 struct mpc_i2c *i2c,
424 u32 clock, u32 prescaler)
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200425{
Wolfgang Grandegger1904b032009-04-09 11:59:52 +0200426 int ret, fdr;
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200427
Wolfgang Grandeggerf00d7382010-02-17 11:19:19 +0100428 if (clock == MPC_I2C_CLOCK_PRESERVE) {
429 dev_dbg(i2c->dev, "using dfsrr %d, fdr %d\n",
430 readb(i2c->base + MPC_I2C_DFSRR),
431 readb(i2c->base + MPC_I2C_FDR));
432 return;
433 }
434
Albrecht Dreß0c2daaaf2010-02-17 08:59:14 +0000435 ret = mpc_i2c_get_fdr_8xxx(node, clock, prescaler, &i2c->real_clk);
Wolfgang Grandegger1904b032009-04-09 11:59:52 +0200436 fdr = (ret >= 0) ? ret : 0x1031; /* backward compatibility */
437
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200438 writeb(fdr & 0xff, i2c->base + MPC_I2C_FDR);
439 writeb((fdr >> 8) & 0xff, i2c->base + MPC_I2C_DFSRR);
Wolfgang Grandegger1904b032009-04-09 11:59:52 +0200440
441 if (ret >= 0)
442 dev_info(i2c->dev, "clock %d Hz (dfsrr=%d fdr=%d)\n",
Albrecht Dreß0c2daaaf2010-02-17 08:59:14 +0000443 i2c->real_clk, fdr >> 8, fdr & 0xff);
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200444}
445
446#else /* !CONFIG_FSL_SOC */
Bill Pemberton0b255e92012-11-27 15:59:38 -0500447static void mpc_i2c_setup_8xxx(struct device_node *node,
Wolfgang Grandeggera9352212010-02-17 11:19:18 +0100448 struct mpc_i2c *i2c,
449 u32 clock, u32 prescaler)
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200450{
451}
452#endif /* CONFIG_FSL_SOC */
453
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454static void mpc_i2c_start(struct mpc_i2c *i2c)
455{
456 /* Clear arbitration */
457 writeb(0, i2c->base + MPC_I2C_SR);
458 /* Start with MEN */
459 writeccr(i2c, CCR_MEN);
460}
461
462static void mpc_i2c_stop(struct mpc_i2c *i2c)
463{
464 writeccr(i2c, CCR_MEN);
465}
466
467static int mpc_write(struct mpc_i2c *i2c, int target,
Wolfgang Grandegger8101a302009-04-07 10:20:53 +0200468 const u8 *data, int length, int restart)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469{
Jon Smirl4bd28eb2008-01-27 18:14:52 +0100470 int i, result;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 unsigned timeout = i2c->adap.timeout;
472 u32 flags = restart ? CCR_RSTA : 0;
473
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 /* Start as master */
475 writeccr(i2c, CCR_MIEN | CCR_MEN | CCR_MSTA | CCR_MTX | flags);
476 /* Write target byte */
477 writeb((target << 1), i2c->base + MPC_I2C_DR);
478
Jon Smirl4bd28eb2008-01-27 18:14:52 +0100479 result = i2c_wait(i2c, timeout, 1);
480 if (result < 0)
481 return result;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482
483 for (i = 0; i < length; i++) {
484 /* Write data byte */
485 writeb(data[i], i2c->base + MPC_I2C_DR);
486
Jon Smirl4bd28eb2008-01-27 18:14:52 +0100487 result = i2c_wait(i2c, timeout, 1);
488 if (result < 0)
489 return result;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 }
491
492 return 0;
493}
494
495static int mpc_read(struct mpc_i2c *i2c, int target,
Tang Yuantian3f0e1e42012-02-23 17:42:45 +0800496 u8 *data, int length, int restart, bool recv_len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497{
498 unsigned timeout = i2c->adap.timeout;
Jon Smirl4bd28eb2008-01-27 18:14:52 +0100499 int i, result;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 u32 flags = restart ? CCR_RSTA : 0;
501
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 /* Switch to read - restart */
503 writeccr(i2c, CCR_MIEN | CCR_MEN | CCR_MSTA | CCR_MTX | flags);
504 /* Write target address byte - this time with the read flag set */
505 writeb((target << 1) | 1, i2c->base + MPC_I2C_DR);
506
Jon Smirl4bd28eb2008-01-27 18:14:52 +0100507 result = i2c_wait(i2c, timeout, 1);
508 if (result < 0)
509 return result;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
511 if (length) {
Tang Yuantian3f0e1e42012-02-23 17:42:45 +0800512 if (length == 1 && !recv_len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 writeccr(i2c, CCR_MIEN | CCR_MEN | CCR_MSTA | CCR_TXAK);
514 else
515 writeccr(i2c, CCR_MIEN | CCR_MEN | CCR_MSTA);
516 /* Dummy read */
517 readb(i2c->base + MPC_I2C_DR);
518 }
519
520 for (i = 0; i < length; i++) {
Tang Yuantian3f0e1e42012-02-23 17:42:45 +0800521 u8 byte;
522
Jon Smirl4bd28eb2008-01-27 18:14:52 +0100523 result = i2c_wait(i2c, timeout, 0);
524 if (result < 0)
525 return result;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526
Tang Yuantian3f0e1e42012-02-23 17:42:45 +0800527 /*
528 * For block reads, we have to know the total length (1st byte)
529 * before we can determine if we are done.
530 */
531 if (i || !recv_len) {
532 /* Generate txack on next to last byte */
533 if (i == length - 2)
534 writeccr(i2c, CCR_MIEN | CCR_MEN | CCR_MSTA
535 | CCR_TXAK);
536 /* Do not generate stop on last byte */
537 if (i == length - 1)
538 writeccr(i2c, CCR_MIEN | CCR_MEN | CCR_MSTA
539 | CCR_MTX);
540 }
541
542 byte = readb(i2c->base + MPC_I2C_DR);
543
544 /*
545 * Adjust length if first received byte is length.
546 * The length is 1 length byte plus actually data length
547 */
548 if (i == 0 && recv_len) {
549 if (byte == 0 || byte > I2C_SMBUS_BLOCK_MAX)
550 return -EPROTO;
551 length += byte;
552 /*
553 * For block reads, generate txack here if data length
554 * is 1 byte (total length is 2 bytes).
555 */
556 if (length == 2)
557 writeccr(i2c, CCR_MIEN | CCR_MEN | CCR_MSTA
558 | CCR_TXAK);
559 }
560 data[i] = byte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 }
562
563 return length;
564}
565
566static int mpc_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs, int num)
567{
568 struct i2c_msg *pmsg;
569 int i;
570 int ret = 0;
571 unsigned long orig_jiffies = jiffies;
572 struct mpc_i2c *i2c = i2c_get_adapdata(adap);
573
574 mpc_i2c_start(i2c);
575
576 /* Allow bus up to 1s to become not busy */
577 while (readb(i2c->base + MPC_I2C_SR) & CSR_MBB) {
578 if (signal_pending(current)) {
Wolfgang Grandegger54377cd2009-04-07 10:20:54 +0200579 dev_dbg(i2c->dev, "Interrupted\n");
Domen Puncer5af0e072007-08-14 18:37:14 +0200580 writeccr(i2c, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581 return -EINTR;
582 }
583 if (time_after(jiffies, orig_jiffies + HZ)) {
Albrecht Dreß0c2daaaf2010-02-17 08:59:14 +0000584 u8 status = readb(i2c->base + MPC_I2C_SR);
585
Wolfgang Grandegger54377cd2009-04-07 10:20:54 +0200586 dev_dbg(i2c->dev, "timeout\n");
Albrecht Dreß0c2daaaf2010-02-17 08:59:14 +0000587 if ((status & (CSR_MCF | CSR_MBB | CSR_RXAK)) != 0) {
588 writeb(status & ~CSR_MAL,
589 i2c->base + MPC_I2C_SR);
Domen Puncer254db9b2007-07-12 14:12:31 +0200590 mpc_i2c_fixup(i2c);
Albrecht Dreß0c2daaaf2010-02-17 08:59:14 +0000591 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 return -EIO;
593 }
594 schedule();
595 }
596
597 for (i = 0; ret >= 0 && i < num; i++) {
598 pmsg = &msgs[i];
Wolfgang Grandegger54377cd2009-04-07 10:20:54 +0200599 dev_dbg(i2c->dev,
600 "Doing %s %d bytes to 0x%02x - %d of %d messages\n",
601 pmsg->flags & I2C_M_RD ? "read" : "write",
602 pmsg->len, pmsg->addr, i + 1, num);
Tang Yuantian3f0e1e42012-02-23 17:42:45 +0800603 if (pmsg->flags & I2C_M_RD) {
604 bool recv_len = pmsg->flags & I2C_M_RECV_LEN;
605
606 ret = mpc_read(i2c, pmsg->addr, pmsg->buf, pmsg->len, i,
607 recv_len);
608 if (recv_len && ret > 0)
609 pmsg->len = ret;
610 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 ret =
612 mpc_write(i2c, pmsg->addr, pmsg->buf, pmsg->len, i);
Tang Yuantian3f0e1e42012-02-23 17:42:45 +0800613 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 }
Joakim Tjernlund0c25aef2012-08-30 12:40:04 +0200615 mpc_i2c_stop(i2c); /* Initiate STOP */
616 orig_jiffies = jiffies;
617 /* Wait until STOP is seen, allow up to 1 s */
618 while (readb(i2c->base + MPC_I2C_SR) & CSR_MBB) {
619 if (time_after(jiffies, orig_jiffies + HZ)) {
620 u8 status = readb(i2c->base + MPC_I2C_SR);
621
622 dev_dbg(i2c->dev, "timeout\n");
623 if ((status & (CSR_MCF | CSR_MBB | CSR_RXAK)) != 0) {
624 writeb(status & ~CSR_MAL,
625 i2c->base + MPC_I2C_SR);
626 mpc_i2c_fixup(i2c);
627 }
628 return -EIO;
629 }
630 cond_resched();
631 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 return (ret < 0) ? ret : num;
633}
634
635static u32 mpc_functionality(struct i2c_adapter *adap)
636{
Tang Yuantian3f0e1e42012-02-23 17:42:45 +0800637 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL
638 | I2C_FUNC_SMBUS_READ_BLOCK_DATA | I2C_FUNC_SMBUS_BLOCK_PROC_CALL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639}
640
Jean Delvare8f9082c2006-09-03 22:39:46 +0200641static const struct i2c_algorithm mpc_algo = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 .master_xfer = mpc_xfer,
643 .functionality = mpc_functionality,
644};
645
646static struct i2c_adapter mpc_ops = {
647 .owner = THIS_MODULE,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 .algo = &mpc_algo,
Jean Delvare8a52c6b2009-03-28 21:34:43 +0100649 .timeout = HZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650};
651
Grant Likelyb1608d62011-05-18 11:19:24 -0600652static const struct of_device_id mpc_i2c_of_match[];
Bill Pemberton0b255e92012-11-27 15:59:38 -0500653static int fsl_i2c_probe(struct platform_device *op)
Kumar Gala8c86cb12005-07-27 11:43:26 -0700654{
Grant Likelyb1608d62011-05-18 11:19:24 -0600655 const struct of_device_id *match;
Kumar Gala8c86cb12005-07-27 11:43:26 -0700656 struct mpc_i2c *i2c;
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200657 const u32 *prop;
Wolfgang Grandeggerf00d7382010-02-17 11:19:19 +0100658 u32 clock = MPC_I2C_CLOCK_LEGACY;
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200659 int result = 0;
660 int plen;
Guenter Roeck421476a2013-07-10 12:03:21 -0700661 struct resource res;
Gerhard Sittigb3bfce2b2013-08-23 18:01:44 +0200662 struct clk *clk;
663 int err;
Kumar Gala8c86cb12005-07-27 11:43:26 -0700664
Grant Likelyb1608d62011-05-18 11:19:24 -0600665 match = of_match_device(mpc_i2c_of_match, &op->dev);
666 if (!match)
Grant Likely1c48a5c2011-02-17 02:43:24 -0700667 return -EINVAL;
668
Jon Smirl4bd28eb2008-01-27 18:14:52 +0100669 i2c = kzalloc(sizeof(*i2c), GFP_KERNEL);
670 if (!i2c)
Kumar Gala8c86cb12005-07-27 11:43:26 -0700671 return -ENOMEM;
Kumar Gala8c86cb12005-07-27 11:43:26 -0700672
Wolfgang Grandegger54377cd2009-04-07 10:20:54 +0200673 i2c->dev = &op->dev; /* for debug and error output */
674
Kumar Gala8c86cb12005-07-27 11:43:26 -0700675 init_waitqueue_head(&i2c->queue);
676
Grant Likely61c7a082010-04-13 16:12:29 -0700677 i2c->base = of_iomap(op->dev.of_node, 0);
Kumar Gala8c86cb12005-07-27 11:43:26 -0700678 if (!i2c->base) {
Wolfgang Grandegger54377cd2009-04-07 10:20:54 +0200679 dev_err(i2c->dev, "failed to map controller\n");
Kumar Gala8c86cb12005-07-27 11:43:26 -0700680 result = -ENOMEM;
681 goto fail_map;
682 }
683
Grant Likely61c7a082010-04-13 16:12:29 -0700684 i2c->irq = irq_of_parse_and_map(op->dev.of_node, 0);
Wolfram Sangbf727e02009-10-04 13:08:16 +0200685 if (i2c->irq) { /* no i2c->irq implies polling */
Jon Smirl0d1cde22008-06-30 19:01:26 -0400686 result = request_irq(i2c->irq, mpc_i2c_isr,
687 IRQF_SHARED, "i2c-mpc", i2c);
688 if (result < 0) {
Wolfgang Grandegger54377cd2009-04-07 10:20:54 +0200689 dev_err(i2c->dev, "failed to attach interrupt\n");
Jon Smirl0d1cde22008-06-30 19:01:26 -0400690 goto fail_request;
Kumar Gala8c86cb12005-07-27 11:43:26 -0700691 }
Jon Smirl0d1cde22008-06-30 19:01:26 -0400692 }
Wolfgang Grandegger8101a302009-04-07 10:20:53 +0200693
Gerhard Sittigb3bfce2b2013-08-23 18:01:44 +0200694 /*
695 * enable clock for the I2C peripheral (non fatal),
696 * keep a reference upon successful allocation
697 */
698 clk = devm_clk_get(&op->dev, NULL);
699 if (!IS_ERR(clk)) {
700 err = clk_prepare_enable(clk);
701 if (err) {
702 dev_err(&op->dev, "failed to enable clock\n");
703 goto fail_request;
704 } else {
705 i2c->clk_per = clk;
706 }
707 }
708
Julia Lawall750bd8b2016-08-05 10:56:44 +0200709 if (of_property_read_bool(op->dev.of_node, "fsl,preserve-clocking")) {
Wolfgang Grandeggerf00d7382010-02-17 11:19:19 +0100710 clock = MPC_I2C_CLOCK_PRESERVE;
711 } else {
Grant Likely61c7a082010-04-13 16:12:29 -0700712 prop = of_get_property(op->dev.of_node, "clock-frequency",
713 &plen);
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200714 if (prop && plen == sizeof(u32))
715 clock = *prop;
Wolfgang Grandeggerf00d7382010-02-17 11:19:19 +0100716 }
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200717
Grant Likelyb1608d62011-05-18 11:19:24 -0600718 if (match->data) {
Uwe Kleine-König215e6912012-05-21 21:57:39 +0200719 const struct mpc_i2c_data *data = match->data;
Grant Likely61c7a082010-04-13 16:12:29 -0700720 data->setup(op->dev.of_node, i2c, clock, data->prescaler);
Wolfgang Grandeggerf00d7382010-02-17 11:19:19 +0100721 } else {
722 /* Backwards compatibility */
Grant Likely61c7a082010-04-13 16:12:29 -0700723 if (of_get_property(op->dev.of_node, "dfsrr", NULL))
724 mpc_i2c_setup_8xxx(op->dev.of_node, i2c, clock, 0);
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200725 }
Jon Smirl0d1cde22008-06-30 19:01:26 -0400726
Albrecht Dreß0c2daaaf2010-02-17 08:59:14 +0000727 prop = of_get_property(op->dev.of_node, "fsl,timeout", &plen);
728 if (prop && plen == sizeof(u32)) {
729 mpc_ops.timeout = *prop * HZ / 1000000;
730 if (mpc_ops.timeout < 5)
731 mpc_ops.timeout = 5;
732 }
733 dev_info(i2c->dev, "timeout %u us\n", mpc_ops.timeout * 1000000 / HZ);
734
Jingoo Hanc2c64952013-05-23 19:22:40 +0900735 platform_set_drvdata(op, i2c);
Kumar Gala8c86cb12005-07-27 11:43:26 -0700736
737 i2c->adap = mpc_ops;
Guenter Roeck421476a2013-07-10 12:03:21 -0700738 of_address_to_resource(op->dev.of_node, 0, &res);
739 scnprintf(i2c->adap.name, sizeof(i2c->adap.name),
740 "MPC adapter at 0x%llx", (unsigned long long)res.start);
Kumar Gala8c86cb12005-07-27 11:43:26 -0700741 i2c_set_adapdata(&i2c->adap, i2c);
Jon Smirl0d1cde22008-06-30 19:01:26 -0400742 i2c->adap.dev.parent = &op->dev;
Grant Likely9fd04992010-06-08 07:48:18 -0600743 i2c->adap.dev.of_node = of_node_get(op->dev.of_node);
Jon Smirl0d1cde22008-06-30 19:01:26 -0400744
745 result = i2c_add_adapter(&i2c->adap);
Wolfram Sangea734402016-08-09 13:36:17 +0200746 if (result < 0)
Kumar Gala8c86cb12005-07-27 11:43:26 -0700747 goto fail_add;
Kumar Gala8c86cb12005-07-27 11:43:26 -0700748
749 return result;
750
Jon Smirl0d1cde22008-06-30 19:01:26 -0400751 fail_add:
Gerhard Sittigb3bfce2b2013-08-23 18:01:44 +0200752 if (i2c->clk_per)
753 clk_disable_unprepare(i2c->clk_per);
Jon Smirl0d1cde22008-06-30 19:01:26 -0400754 free_irq(i2c->irq, i2c);
755 fail_request:
756 irq_dispose_mapping(i2c->irq);
Wolfgang Grandegger8101a302009-04-07 10:20:53 +0200757 iounmap(i2c->base);
Jon Smirl0d1cde22008-06-30 19:01:26 -0400758 fail_map:
Kumar Gala8c86cb12005-07-27 11:43:26 -0700759 kfree(i2c);
760 return result;
761};
762
Bill Pemberton0b255e92012-11-27 15:59:38 -0500763static int fsl_i2c_remove(struct platform_device *op)
Kumar Gala8c86cb12005-07-27 11:43:26 -0700764{
Jingoo Hanc2c64952013-05-23 19:22:40 +0900765 struct mpc_i2c *i2c = platform_get_drvdata(op);
Kumar Gala8c86cb12005-07-27 11:43:26 -0700766
767 i2c_del_adapter(&i2c->adap);
Kumar Gala8c86cb12005-07-27 11:43:26 -0700768
Gerhard Sittigb3bfce2b2013-08-23 18:01:44 +0200769 if (i2c->clk_per)
770 clk_disable_unprepare(i2c->clk_per);
771
Wolfram Sangbf727e02009-10-04 13:08:16 +0200772 if (i2c->irq)
Kumar Gala8c86cb12005-07-27 11:43:26 -0700773 free_irq(i2c->irq, i2c);
774
Jon Smirl0d1cde22008-06-30 19:01:26 -0400775 irq_dispose_mapping(i2c->irq);
Kumar Gala8c86cb12005-07-27 11:43:26 -0700776 iounmap(i2c->base);
777 kfree(i2c);
778 return 0;
779};
780
Jingoo Han0a488c42013-07-15 11:28:23 +0900781#ifdef CONFIG_PM_SLEEP
Zhao Chenhui531183e2012-04-19 17:51:34 +0800782static int mpc_i2c_suspend(struct device *dev)
783{
784 struct mpc_i2c *i2c = dev_get_drvdata(dev);
785
786 i2c->fdr = readb(i2c->base + MPC_I2C_FDR);
787 i2c->dfsrr = readb(i2c->base + MPC_I2C_DFSRR);
788
789 return 0;
790}
791
792static int mpc_i2c_resume(struct device *dev)
793{
794 struct mpc_i2c *i2c = dev_get_drvdata(dev);
795
796 writeb(i2c->fdr, i2c->base + MPC_I2C_FDR);
797 writeb(i2c->dfsrr, i2c->base + MPC_I2C_DFSRR);
798
799 return 0;
800}
801
Jingoo Han0a488c42013-07-15 11:28:23 +0900802static SIMPLE_DEV_PM_OPS(mpc_i2c_pm_ops, mpc_i2c_suspend, mpc_i2c_resume);
803#define MPC_I2C_PM_OPS (&mpc_i2c_pm_ops)
804#else
805#define MPC_I2C_PM_OPS NULL
Zhao Chenhui531183e2012-04-19 17:51:34 +0800806#endif
807
Bill Pemberton0b255e92012-11-27 15:59:38 -0500808static const struct mpc_i2c_data mpc_i2c_data_512x = {
Wolfgang Grandeggerf00d7382010-02-17 11:19:19 +0100809 .setup = mpc_i2c_setup_512x,
810};
811
Bill Pemberton0b255e92012-11-27 15:59:38 -0500812static const struct mpc_i2c_data mpc_i2c_data_52xx = {
Wolfgang Grandeggera9352212010-02-17 11:19:18 +0100813 .setup = mpc_i2c_setup_52xx,
Wolfgang Grandegger6e56dd32010-02-17 11:19:17 +0100814};
815
Bill Pemberton0b255e92012-11-27 15:59:38 -0500816static const struct mpc_i2c_data mpc_i2c_data_8313 = {
Wolfgang Grandeggera9352212010-02-17 11:19:18 +0100817 .setup = mpc_i2c_setup_8xxx,
Wolfgang Grandegger6e56dd32010-02-17 11:19:17 +0100818};
819
Bill Pemberton0b255e92012-11-27 15:59:38 -0500820static const struct mpc_i2c_data mpc_i2c_data_8543 = {
Wolfgang Grandeggera9352212010-02-17 11:19:18 +0100821 .setup = mpc_i2c_setup_8xxx,
Wolfgang Grandegger6e56dd32010-02-17 11:19:17 +0100822 .prescaler = 2,
823};
824
Bill Pemberton0b255e92012-11-27 15:59:38 -0500825static const struct mpc_i2c_data mpc_i2c_data_8544 = {
Wolfgang Grandeggera9352212010-02-17 11:19:18 +0100826 .setup = mpc_i2c_setup_8xxx,
Wolfgang Grandegger6e56dd32010-02-17 11:19:17 +0100827 .prescaler = 3,
828};
829
Jon Smirl0d1cde22008-06-30 19:01:26 -0400830static const struct of_device_id mpc_i2c_of_match[] = {
Wolfgang Grandegger6e56dd32010-02-17 11:19:17 +0100831 {.compatible = "mpc5200-i2c", .data = &mpc_i2c_data_52xx, },
832 {.compatible = "fsl,mpc5200b-i2c", .data = &mpc_i2c_data_52xx, },
833 {.compatible = "fsl,mpc5200-i2c", .data = &mpc_i2c_data_52xx, },
Wolfgang Grandeggerf00d7382010-02-17 11:19:19 +0100834 {.compatible = "fsl,mpc5121-i2c", .data = &mpc_i2c_data_512x, },
Wolfgang Grandegger6e56dd32010-02-17 11:19:17 +0100835 {.compatible = "fsl,mpc8313-i2c", .data = &mpc_i2c_data_8313, },
836 {.compatible = "fsl,mpc8543-i2c", .data = &mpc_i2c_data_8543, },
837 {.compatible = "fsl,mpc8544-i2c", .data = &mpc_i2c_data_8544, },
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200838 /* Backward compatibility */
Wolfgang Grandeggerf2bd5ef2009-04-07 10:20:55 +0200839 {.compatible = "fsl-i2c", },
Jon Smirl0d1cde22008-06-30 19:01:26 -0400840 {},
841};
842MODULE_DEVICE_TABLE(of, mpc_i2c_of_match);
843
Kumar Gala8c86cb12005-07-27 11:43:26 -0700844/* Structure for a device driver */
Grant Likely1c48a5c2011-02-17 02:43:24 -0700845static struct platform_driver mpc_i2c_driver = {
Jon Smirl0d1cde22008-06-30 19:01:26 -0400846 .probe = fsl_i2c_probe,
Bill Pemberton0b255e92012-11-27 15:59:38 -0500847 .remove = fsl_i2c_remove,
Grant Likely40182942010-04-13 16:13:02 -0700848 .driver = {
Grant Likely40182942010-04-13 16:13:02 -0700849 .name = DRV_NAME,
850 .of_match_table = mpc_i2c_of_match,
Jingoo Han0a488c42013-07-15 11:28:23 +0900851 .pm = MPC_I2C_PM_OPS,
Russell King3ae5eae2005-11-09 22:32:44 +0000852 },
Kumar Gala8c86cb12005-07-27 11:43:26 -0700853};
854
Axel Lina3664b52012-01-12 20:32:04 +0100855module_platform_driver(mpc_i2c_driver);
Kumar Gala8c86cb12005-07-27 11:43:26 -0700856
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857MODULE_AUTHOR("Adrian Cox <adrian@humboldt.co.uk>");
Wolfgang Grandegger8101a302009-04-07 10:20:53 +0200858MODULE_DESCRIPTION("I2C-Bus adapter for MPC107 bridge and "
Wolfgang Grandeggerf00d7382010-02-17 11:19:19 +0100859 "MPC824x/83xx/85xx/86xx/512x/52xx processors");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860MODULE_LICENSE("GPL");