blob: 29d391b273fcccaf50a6aa76f7529f955b9ecae4 [file] [log] [blame]
Juha Yrjolaaa62e902009-05-28 13:23:52 -07001/*
2 * linux/arch/arm/mach-omap2/gpmc-onenand.c
3 *
4 * Copyright (C) 2006 - 2009 Nokia Corporation
5 * Contacts: Juha Yrjola
6 * Tony Lindgren
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
Paul Gortmakerd44b28c2011-07-31 10:52:44 -040013#include <linux/string.h>
Juha Yrjolaaa62e902009-05-28 13:23:52 -070014#include <linux/kernel.h>
15#include <linux/platform_device.h>
16#include <linux/mtd/onenand_regs.h>
17#include <linux/io.h>
Arnd Bergmann22037472012-08-24 15:21:06 +020018#include <linux/platform_data/mtd-onenand-omap2.h>
Afzal Mohammed46376882012-06-05 10:11:48 +053019#include <linux/err.h>
Juha Yrjolaaa62e902009-05-28 13:23:52 -070020
21#include <asm/mach/flash.h>
22
Tony Lindgrence491cf2009-10-20 09:40:47 -070023#include <plat/gpmc.h>
Juha Yrjolaaa62e902009-05-28 13:23:52 -070024
Tony Lindgrendbc04162012-08-31 10:59:07 -070025#include "soc.h"
26
Afzal Mohammed681988b2012-08-30 12:53:23 -070027#define ONENAND_IO_SIZE SZ_128K
28
Afzal Mohammed46376882012-06-05 10:11:48 +053029#define ONENAND_FLAG_SYNCREAD (1 << 0)
30#define ONENAND_FLAG_SYNCWRITE (1 << 1)
31#define ONENAND_FLAG_HF (1 << 2)
32#define ONENAND_FLAG_VHF (1 << 3)
33
34static unsigned onenand_flags;
35static unsigned latency;
36static int fclk_offset;
37
Juha Yrjolaaa62e902009-05-28 13:23:52 -070038static struct omap_onenand_platform_data *gpmc_onenand_data;
39
Afzal Mohammed681988b2012-08-30 12:53:23 -070040static struct resource gpmc_onenand_resource = {
41 .flags = IORESOURCE_MEM,
42};
43
Juha Yrjolaaa62e902009-05-28 13:23:52 -070044static struct platform_device gpmc_onenand_device = {
45 .name = "omap2-onenand",
46 .id = -1,
Afzal Mohammed681988b2012-08-30 12:53:23 -070047 .num_resources = 1,
48 .resource = &gpmc_onenand_resource,
Juha Yrjolaaa62e902009-05-28 13:23:52 -070049};
50
Afzal Mohammed46376882012-06-05 10:11:48 +053051static struct gpmc_timings omap2_onenand_calc_async_timings(void)
Juha Yrjolaaa62e902009-05-28 13:23:52 -070052{
53 struct gpmc_timings t;
54
55 const int t_cer = 15;
56 const int t_avdp = 12;
57 const int t_aavdh = 7;
58 const int t_ce = 76;
59 const int t_aa = 76;
60 const int t_oe = 20;
61 const int t_cez = 20; /* max of t_cez, t_oez */
62 const int t_ds = 30;
63 const int t_wpl = 40;
64 const int t_wph = 30;
65
66 memset(&t, 0, sizeof(t));
67 t.sync_clk = 0;
68 t.cs_on = 0;
69 t.adv_on = 0;
70
71 /* Read */
72 t.adv_rd_off = gpmc_round_ns_to_ticks(max_t(int, t_avdp, t_cer));
73 t.oe_on = t.adv_rd_off + gpmc_round_ns_to_ticks(t_aavdh);
74 t.access = t.adv_on + gpmc_round_ns_to_ticks(t_aa);
75 t.access = max_t(int, t.access, t.cs_on + gpmc_round_ns_to_ticks(t_ce));
76 t.access = max_t(int, t.access, t.oe_on + gpmc_round_ns_to_ticks(t_oe));
77 t.oe_off = t.access + gpmc_round_ns_to_ticks(1);
78 t.cs_rd_off = t.oe_off;
79 t.rd_cycle = t.cs_rd_off + gpmc_round_ns_to_ticks(t_cez);
80
81 /* Write */
82 t.adv_wr_off = t.adv_rd_off;
83 t.we_on = t.oe_on;
84 if (cpu_is_omap34xx()) {
85 t.wr_data_mux_bus = t.we_on;
86 t.wr_access = t.we_on + gpmc_round_ns_to_ticks(t_ds);
87 }
88 t.we_off = t.we_on + gpmc_round_ns_to_ticks(t_wpl);
89 t.cs_wr_off = t.we_off + gpmc_round_ns_to_ticks(t_wph);
90 t.wr_cycle = t.cs_wr_off + gpmc_round_ns_to_ticks(t_cez);
91
Afzal Mohammed46376882012-06-05 10:11:48 +053092 return t;
93}
94
95static int gpmc_set_async_mode(int cs, struct gpmc_timings *t)
96{
Juha Yrjolaaa62e902009-05-28 13:23:52 -070097 /* Configure GPMC for asynchronous read */
98 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1,
99 GPMC_CONFIG1_DEVICESIZE_16 |
100 GPMC_CONFIG1_MUXADDDATA);
101
Afzal Mohammed46376882012-06-05 10:11:48 +0530102 return gpmc_cs_set_timings(cs, t);
103}
104
105static void omap2_onenand_set_async_mode(void __iomem *onenand_base)
106{
107 u32 reg;
Adrian Hunter6d453e82009-06-23 13:30:24 +0300108
109 /* Ensure sync read and sync write are disabled */
110 reg = readw(onenand_base + ONENAND_REG_SYS_CFG1);
111 reg &= ~ONENAND_SYS_CFG1_SYNC_READ & ~ONENAND_SYS_CFG1_SYNC_WRITE;
112 writew(reg, onenand_base + ONENAND_REG_SYS_CFG1);
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700113}
114
Afzal Mohammed46376882012-06-05 10:11:48 +0530115static void set_onenand_cfg(void __iomem *onenand_base)
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700116{
117 u32 reg;
118
119 reg = readw(onenand_base + ONENAND_REG_SYS_CFG1);
120 reg &= ~((0x7 << ONENAND_SYS_CFG1_BRL_SHIFT) | (0x7 << 9));
121 reg |= (latency << ONENAND_SYS_CFG1_BRL_SHIFT) |
122 ONENAND_SYS_CFG1_BL_16;
Afzal Mohammed46376882012-06-05 10:11:48 +0530123 if (onenand_flags & ONENAND_FLAG_SYNCREAD)
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700124 reg |= ONENAND_SYS_CFG1_SYNC_READ;
125 else
126 reg &= ~ONENAND_SYS_CFG1_SYNC_READ;
Afzal Mohammed46376882012-06-05 10:11:48 +0530127 if (onenand_flags & ONENAND_FLAG_SYNCWRITE)
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700128 reg |= ONENAND_SYS_CFG1_SYNC_WRITE;
129 else
130 reg &= ~ONENAND_SYS_CFG1_SYNC_WRITE;
Afzal Mohammed46376882012-06-05 10:11:48 +0530131 if (onenand_flags & ONENAND_FLAG_HF)
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700132 reg |= ONENAND_SYS_CFG1_HF;
133 else
134 reg &= ~ONENAND_SYS_CFG1_HF;
Afzal Mohammed46376882012-06-05 10:11:48 +0530135 if (onenand_flags & ONENAND_FLAG_VHF)
Adrian Hunter1435ca02011-02-07 10:46:58 +0200136 reg |= ONENAND_SYS_CFG1_VHF;
137 else
138 reg &= ~ONENAND_SYS_CFG1_VHF;
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700139 writew(reg, onenand_base + ONENAND_REG_SYS_CFG1);
140}
141
Adrian Hunter5714b7ed2011-02-07 10:47:00 +0200142static int omap2_onenand_get_freq(struct omap_onenand_platform_data *cfg,
143 void __iomem *onenand_base, bool *clk_dep)
144{
145 u16 ver = readw(onenand_base + ONENAND_REG_VERSION_ID);
146 int freq = 0;
147
148 if (cfg->get_freq) {
149 struct onenand_freq_info fi;
150
151 fi.maf_id = readw(onenand_base + ONENAND_REG_MANUFACTURER_ID);
152 fi.dev_id = readw(onenand_base + ONENAND_REG_DEVICE_ID);
153 fi.ver_id = ver;
154 freq = cfg->get_freq(&fi, clk_dep);
155 if (freq)
156 return freq;
157 }
158
159 switch ((ver >> 4) & 0xf) {
160 case 0:
161 freq = 40;
162 break;
163 case 1:
164 freq = 54;
165 break;
166 case 2:
167 freq = 66;
168 break;
169 case 3:
170 freq = 83;
171 break;
172 case 4:
173 freq = 104;
174 break;
175 default:
176 freq = 54;
177 break;
178 }
179
180 return freq;
181}
182
Afzal Mohammed46376882012-06-05 10:11:48 +0530183static struct gpmc_timings
184omap2_onenand_calc_sync_timings(struct omap_onenand_platform_data *cfg,
185 int freq, bool clk_dep)
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700186{
187 struct gpmc_timings t;
188 const int t_cer = 15;
189 const int t_avdp = 12;
190 const int t_cez = 20; /* max of t_cez, t_oez */
191 const int t_ds = 30;
192 const int t_wpl = 40;
193 const int t_wph = 30;
194 int min_gpmc_clk_period, t_ces, t_avds, t_avdh, t_ach, t_aavdh, t_rdyo;
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700195 u32 reg;
Afzal Mohammed46376882012-06-05 10:11:48 +0530196 int div, fclk_offset_ns, gpmc_clk_ns;
197 int ticks_cez;
198 int cs = cfg->cs;
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700199
Afzal Mohammed46376882012-06-05 10:11:48 +0530200 if (cfg->flags & ONENAND_SYNC_READ)
201 onenand_flags = ONENAND_FLAG_SYNCREAD;
202 else if (cfg->flags & ONENAND_SYNC_READWRITE)
203 onenand_flags = ONENAND_FLAG_SYNCREAD | ONENAND_FLAG_SYNCWRITE;
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700204
205 switch (freq) {
Adrian Hunter49314452010-12-09 11:22:50 +0200206 case 104:
207 min_gpmc_clk_period = 9600; /* 104 MHz */
208 t_ces = 3;
209 t_avds = 4;
210 t_avdh = 2;
211 t_ach = 3;
212 t_aavdh = 6;
Adrian Hunter1435ca02011-02-07 10:46:58 +0200213 t_rdyo = 6;
Adrian Hunter49314452010-12-09 11:22:50 +0200214 break;
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700215 case 83:
Adrian Huntera3551f52010-12-09 10:48:27 +0200216 min_gpmc_clk_period = 12000; /* 83 MHz */
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700217 t_ces = 5;
218 t_avds = 4;
219 t_avdh = 2;
220 t_ach = 6;
221 t_aavdh = 6;
222 t_rdyo = 9;
223 break;
224 case 66:
Adrian Huntera3551f52010-12-09 10:48:27 +0200225 min_gpmc_clk_period = 15000; /* 66 MHz */
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700226 t_ces = 6;
227 t_avds = 5;
228 t_avdh = 2;
229 t_ach = 6;
230 t_aavdh = 6;
231 t_rdyo = 11;
232 break;
233 default:
Adrian Huntera3551f52010-12-09 10:48:27 +0200234 min_gpmc_clk_period = 18500; /* 54 MHz */
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700235 t_ces = 7;
236 t_avds = 7;
237 t_avdh = 7;
238 t_ach = 9;
239 t_aavdh = 7;
240 t_rdyo = 15;
Afzal Mohammed46376882012-06-05 10:11:48 +0530241 onenand_flags &= ~ONENAND_FLAG_SYNCWRITE;
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700242 break;
243 }
244
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700245 div = gpmc_cs_calc_divider(cs, min_gpmc_clk_period);
246 gpmc_clk_ns = gpmc_ticks_to_ns(div);
247 if (gpmc_clk_ns < 15) /* >66Mhz */
Afzal Mohammed46376882012-06-05 10:11:48 +0530248 onenand_flags |= ONENAND_FLAG_HF;
249 else
250 onenand_flags &= ~ONENAND_FLAG_HF;
Adrian Hunter1435ca02011-02-07 10:46:58 +0200251 if (gpmc_clk_ns < 12) /* >83Mhz */
Afzal Mohammed46376882012-06-05 10:11:48 +0530252 onenand_flags |= ONENAND_FLAG_VHF;
253 else
254 onenand_flags &= ~ONENAND_FLAG_VHF;
255 if (onenand_flags & ONENAND_FLAG_VHF)
Adrian Hunter1435ca02011-02-07 10:46:58 +0200256 latency = 8;
Afzal Mohammed46376882012-06-05 10:11:48 +0530257 else if (onenand_flags & ONENAND_FLAG_HF)
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700258 latency = 6;
259 else if (gpmc_clk_ns >= 25) /* 40 MHz*/
260 latency = 3;
261 else
262 latency = 4;
263
Adrian Hunter5714b7ed2011-02-07 10:47:00 +0200264 if (clk_dep) {
265 if (gpmc_clk_ns < 12) { /* >83Mhz */
266 t_ces = 3;
267 t_avds = 4;
268 } else if (gpmc_clk_ns < 15) { /* >66Mhz */
269 t_ces = 5;
270 t_avds = 4;
271 } else if (gpmc_clk_ns < 25) { /* >40Mhz */
272 t_ces = 6;
273 t_avds = 5;
274 } else {
275 t_ces = 7;
276 t_avds = 7;
277 }
278 }
279
Afzal Mohammed46376882012-06-05 10:11:48 +0530280 /* Set synchronous read timings */
281 memset(&t, 0, sizeof(t));
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700282
283 if (div == 1) {
284 reg = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG2);
285 reg |= (1 << 7);
286 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG2, reg);
287 reg = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG3);
288 reg |= (1 << 7);
289 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG3, reg);
290 reg = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG4);
291 reg |= (1 << 7);
292 reg |= (1 << 23);
293 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG4, reg);
294 } else {
295 reg = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG2);
296 reg &= ~(1 << 7);
297 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG2, reg);
298 reg = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG3);
299 reg &= ~(1 << 7);
300 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG3, reg);
301 reg = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG4);
302 reg &= ~(1 << 7);
303 reg &= ~(1 << 23);
304 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG4, reg);
305 }
306
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700307 t.sync_clk = min_gpmc_clk_period;
308 t.cs_on = 0;
309 t.adv_on = 0;
310 fclk_offset_ns = gpmc_round_ns_to_ticks(max_t(int, t_ces, t_avds));
311 fclk_offset = gpmc_ns_to_ticks(fclk_offset_ns);
312 t.page_burst_access = gpmc_clk_ns;
313
314 /* Read */
315 t.adv_rd_off = gpmc_ticks_to_ns(fclk_offset + gpmc_ns_to_ticks(t_avdh));
316 t.oe_on = gpmc_ticks_to_ns(fclk_offset + gpmc_ns_to_ticks(t_ach));
Adrian Hunter1435ca02011-02-07 10:46:58 +0200317 /* Force at least 1 clk between AVD High to OE Low */
318 if (t.oe_on <= t.adv_rd_off)
319 t.oe_on = t.adv_rd_off + gpmc_round_ns_to_ticks(1);
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700320 t.access = gpmc_ticks_to_ns(fclk_offset + (latency + 1) * div);
321 t.oe_off = t.access + gpmc_round_ns_to_ticks(1);
322 t.cs_rd_off = t.oe_off;
323 ticks_cez = ((gpmc_ns_to_ticks(t_cez) + div - 1) / div) * div;
324 t.rd_cycle = gpmc_ticks_to_ns(fclk_offset + (latency + 1) * div +
325 ticks_cez);
326
327 /* Write */
Afzal Mohammed46376882012-06-05 10:11:48 +0530328 if (onenand_flags & ONENAND_FLAG_SYNCWRITE) {
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700329 t.adv_wr_off = t.adv_rd_off;
330 t.we_on = 0;
331 t.we_off = t.cs_rd_off;
332 t.cs_wr_off = t.cs_rd_off;
333 t.wr_cycle = t.rd_cycle;
334 if (cpu_is_omap34xx()) {
335 t.wr_data_mux_bus = gpmc_ticks_to_ns(fclk_offset +
Adrian Huntera3551f52010-12-09 10:48:27 +0200336 gpmc_ps_to_ticks(min_gpmc_clk_period +
337 t_rdyo * 1000));
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700338 t.wr_access = t.access;
339 }
340 } else {
341 t.adv_wr_off = gpmc_round_ns_to_ticks(max_t(int,
342 t_avdp, t_cer));
343 t.we_on = t.adv_wr_off + gpmc_round_ns_to_ticks(t_aavdh);
344 t.we_off = t.we_on + gpmc_round_ns_to_ticks(t_wpl);
345 t.cs_wr_off = t.we_off + gpmc_round_ns_to_ticks(t_wph);
346 t.wr_cycle = t.cs_wr_off + gpmc_round_ns_to_ticks(t_cez);
347 if (cpu_is_omap34xx()) {
348 t.wr_data_mux_bus = t.we_on;
349 t.wr_access = t.we_on + gpmc_round_ns_to_ticks(t_ds);
350 }
351 }
352
Afzal Mohammed46376882012-06-05 10:11:48 +0530353 return t;
354}
355
356static int gpmc_set_sync_mode(int cs, struct gpmc_timings *t)
357{
358 unsigned sync_read = onenand_flags & ONENAND_FLAG_SYNCREAD;
359 unsigned sync_write = onenand_flags & ONENAND_FLAG_SYNCWRITE;
360
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700361 /* Configure GPMC for synchronous read */
362 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1,
363 GPMC_CONFIG1_WRAPBURST_SUPP |
364 GPMC_CONFIG1_READMULTIPLE_SUPP |
365 (sync_read ? GPMC_CONFIG1_READTYPE_SYNC : 0) |
366 (sync_write ? GPMC_CONFIG1_WRITEMULTIPLE_SUPP : 0) |
367 (sync_write ? GPMC_CONFIG1_WRITETYPE_SYNC : 0) |
368 GPMC_CONFIG1_CLKACTIVATIONTIME(fclk_offset) |
369 GPMC_CONFIG1_PAGE_LEN(2) |
370 (cpu_is_omap34xx() ? 0 :
371 (GPMC_CONFIG1_WAIT_READ_MON |
372 GPMC_CONFIG1_WAIT_PIN_SEL(0))) |
373 GPMC_CONFIG1_DEVICESIZE_16 |
374 GPMC_CONFIG1_DEVICETYPE_NOR |
375 GPMC_CONFIG1_MUXADDDATA);
376
Afzal Mohammed46376882012-06-05 10:11:48 +0530377 return gpmc_cs_set_timings(cs, t);
378}
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700379
Afzal Mohammed46376882012-06-05 10:11:48 +0530380static int omap2_onenand_setup_async(void __iomem *onenand_base)
381{
382 struct gpmc_timings t;
383 int ret;
384
385 omap2_onenand_set_async_mode(onenand_base);
386
387 t = omap2_onenand_calc_async_timings();
388
389 ret = gpmc_set_async_mode(gpmc_onenand_data->cs, &t);
390 if (IS_ERR_VALUE(ret))
391 return ret;
392
393 omap2_onenand_set_async_mode(onenand_base);
394
395 return 0;
396}
397
398static int omap2_onenand_setup_sync(void __iomem *onenand_base, int *freq_ptr)
399{
400 int ret, freq = *freq_ptr;
401 struct gpmc_timings t;
402 bool clk_dep = false;
403
404 if (!freq) {
405 /* Very first call freq is not known */
406 freq = omap2_onenand_get_freq(gpmc_onenand_data,
407 onenand_base, &clk_dep);
408 set_onenand_cfg(onenand_base);
409 }
410
411 t = omap2_onenand_calc_sync_timings(gpmc_onenand_data, freq, clk_dep);
412
413 ret = gpmc_set_sync_mode(gpmc_onenand_data->cs, &t);
414 if (IS_ERR_VALUE(ret))
415 return ret;
416
417 set_onenand_cfg(onenand_base);
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700418
Adrian Hunter3ad2d862011-02-07 10:46:59 +0200419 *freq_ptr = freq;
420
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700421 return 0;
422}
423
Adrian Hunter3ad2d862011-02-07 10:46:59 +0200424static int gpmc_onenand_setup(void __iomem *onenand_base, int *freq_ptr)
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700425{
426 struct device *dev = &gpmc_onenand_device.dev;
Afzal Mohammed46376882012-06-05 10:11:48 +0530427 unsigned l = ONENAND_SYNC_READ | ONENAND_SYNC_READWRITE;
428 int ret;
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700429
Afzal Mohammed46376882012-06-05 10:11:48 +0530430 ret = omap2_onenand_setup_async(onenand_base);
431 if (ret) {
432 dev_err(dev, "unable to set to async mode\n");
433 return ret;
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700434 }
435
Afzal Mohammed46376882012-06-05 10:11:48 +0530436 if (!(gpmc_onenand_data->flags & l))
437 return 0;
438
439 ret = omap2_onenand_setup_sync(onenand_base, freq_ptr);
440 if (ret)
441 dev_err(dev, "unable to set to sync mode\n");
442 return ret;
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700443}
444
445void __init gpmc_onenand_init(struct omap_onenand_platform_data *_onenand_data)
446{
Afzal Mohammed681988b2012-08-30 12:53:23 -0700447 int err;
448
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700449 gpmc_onenand_data = _onenand_data;
450 gpmc_onenand_data->onenand_setup = gpmc_onenand_setup;
451 gpmc_onenand_device.dev.platform_data = gpmc_onenand_data;
452
453 if (cpu_is_omap24xx() &&
454 (gpmc_onenand_data->flags & ONENAND_SYNC_READWRITE)) {
455 printk(KERN_ERR "Onenand using only SYNC_READ on 24xx\n");
456 gpmc_onenand_data->flags &= ~ONENAND_SYNC_READWRITE;
457 gpmc_onenand_data->flags |= ONENAND_SYNC_READ;
458 }
459
Afzal Mohammed681988b2012-08-30 12:53:23 -0700460 err = gpmc_cs_request(gpmc_onenand_data->cs, ONENAND_IO_SIZE,
461 (unsigned long *)&gpmc_onenand_resource.start);
462 if (err < 0) {
463 pr_err("%s: Cannot request GPMC CS\n", __func__);
464 return;
465 }
466
467 gpmc_onenand_resource.end = gpmc_onenand_resource.start +
468 ONENAND_IO_SIZE - 1;
469
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700470 if (platform_device_register(&gpmc_onenand_device) < 0) {
Afzal Mohammed681988b2012-08-30 12:53:23 -0700471 pr_err("%s: Unable to register OneNAND device\n", __func__);
472 gpmc_cs_free(gpmc_onenand_data->cs);
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700473 return;
474 }
475}