blob: 483953665d08d32eb11a0aaf327323da1f9178a5 [file] [log] [blame]
Rafał Miłecki1d738e62011-07-07 15:25:27 +02001/*
2
3 Broadcom B43 wireless driver
4 IEEE 802.11n LCN-PHY support
5
6 This program is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 2 of the License, or
9 (at your option) any later version.
10
11 This program is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with this program; see the file COPYING. If not, write to
18 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
19 Boston, MA 02110-1301, USA.
20
21*/
22
23#include <linux/slab.h>
24
25#include "b43.h"
26#include "phy_lcn.h"
27#include "tables_phy_lcn.h"
28#include "main.h"
29
30/**************************************************
Rafał Miłeckidc713fb2011-08-15 18:50:56 +020031 * Radio 2064.
32 **************************************************/
33
Rafał Miłecki39f7d332011-08-28 14:59:58 +020034static void b43_radio_2064_channel_setup(struct b43_wldev *dev)
35{
36 u16 save[2];
37
38 b43_radio_set(dev, 0x09d, 0x4);
39 b43_radio_write(dev, 0x09e, 0xf);
40
41 b43_radio_write(dev, 0x02a, 0xb);
42 b43_radio_maskset(dev, 0x030, ~0x3, 0xa);
43 b43_radio_maskset(dev, 0x091, ~0x3, 0);
44 b43_radio_maskset(dev, 0x038, ~0xf, 0x7);
45 b43_radio_maskset(dev, 0x030, ~0xc, 0x8);
46 b43_radio_maskset(dev, 0x05e, ~0xf, 0x8);
47 b43_radio_maskset(dev, 0x05e, ~0xf0, 0x80);
48 b43_radio_write(dev, 0x06c, 0x80);
49
50 save[0] = b43_radio_read(dev, 0x044);
51 save[1] = b43_radio_read(dev, 0x12b);
52
53 b43_radio_set(dev, 0x044, 0x7);
54 b43_radio_set(dev, 0x12b, 0xe);
55
56 /* TODO */
57
58 b43_radio_write(dev, 0x040, 0xfb);
59
60 b43_radio_write(dev, 0x041, 0x9a);
61 b43_radio_write(dev, 0x042, 0xa3);
62 b43_radio_write(dev, 0x043, 0x0c);
63
64 /* TODO */
65
66 b43_radio_set(dev, 0x044, 0x0c);
67 udelay(1);
68
69 b43_radio_write(dev, 0x044, save[0]);
70 b43_radio_write(dev, 0x12b, save[1]);
71
72 b43_radio_write(dev, 0x038, 0x0);
73 b43_radio_write(dev, 0x091, 0x7);
74}
75
Rafał Miłeckidc713fb2011-08-15 18:50:56 +020076static void b43_radio_2064_init(struct b43_wldev *dev)
77{
78 b43_radio_write(dev, 0x09c, 0x0020);
79 b43_radio_write(dev, 0x105, 0x0008);
80 b43_radio_write(dev, 0x032, 0x0062);
81 b43_radio_write(dev, 0x033, 0x0019);
82 b43_radio_write(dev, 0x090, 0x0010);
83 b43_radio_write(dev, 0x010, 0x0000);
84 b43_radio_write(dev, 0x060, 0x007f);
85 b43_radio_write(dev, 0x061, 0x0072);
86 b43_radio_write(dev, 0x062, 0x007f);
87 b43_radio_write(dev, 0x01d, 0x0002);
88 b43_radio_write(dev, 0x01e, 0x0006);
89
90 b43_phy_write(dev, 0x4ea, 0x4688);
91 b43_phy_maskset(dev, 0x4eb, ~0x7, 0x2);
92 b43_phy_mask(dev, 0x4eb, ~0x01c0);
Rafał Miłeckibd3bf692011-08-28 14:28:44 +020093 b43_phy_maskset(dev, 0x46a, 0xff00, 0x19);
Rafał Miłeckidc713fb2011-08-15 18:50:56 +020094
95 b43_lcntab_write(dev, B43_LCNTAB16(0x00, 0x55), 0);
96
97 b43_radio_mask(dev, 0x05b, (u16) ~0xff02);
98 b43_radio_set(dev, 0x004, 0x40);
99 b43_radio_set(dev, 0x120, 0x10);
100 b43_radio_set(dev, 0x078, 0x80);
101 b43_radio_set(dev, 0x129, 0x2);
102 b43_radio_set(dev, 0x057, 0x1);
103 b43_radio_set(dev, 0x05b, 0x2);
104
105 /* TODO: wait for some bit to be set */
106 b43_radio_read(dev, 0x05c);
107
108 b43_radio_mask(dev, 0x05b, (u16) ~0xff02);
109 b43_radio_mask(dev, 0x057, (u16) ~0xff01);
110
111 b43_phy_write(dev, 0x933, 0x2d6b);
112 b43_phy_write(dev, 0x934, 0x2d6b);
113 b43_phy_write(dev, 0x935, 0x2d6b);
114 b43_phy_write(dev, 0x936, 0x2d6b);
115 b43_phy_write(dev, 0x937, 0x016b);
116
117 b43_radio_mask(dev, 0x057, (u16) ~0xff02);
118 b43_radio_write(dev, 0x0c2, 0x006f);
119}
120
121/**************************************************
Rafał Miłecki78bc2462011-08-15 18:50:55 +0200122 * Various PHY ops
123 **************************************************/
124
125static void b43_phy_lcn_afe_set_unset(struct b43_wldev *dev)
126{
127 u16 afe_ctl2 = b43_phy_read(dev, B43_PHY_LCN_AFE_CTL2);
128 u16 afe_ctl1 = b43_phy_read(dev, B43_PHY_LCN_AFE_CTL1);
129
130 b43_phy_write(dev, B43_PHY_LCN_AFE_CTL2, afe_ctl2 | 0x1);
131 b43_phy_write(dev, B43_PHY_LCN_AFE_CTL1, afe_ctl1 | 0x1);
132
133 b43_phy_write(dev, B43_PHY_LCN_AFE_CTL2, afe_ctl2 & ~0x1);
134 b43_phy_write(dev, B43_PHY_LCN_AFE_CTL1, afe_ctl1 & ~0x1);
135
136 b43_phy_write(dev, B43_PHY_LCN_AFE_CTL2, afe_ctl2);
137 b43_phy_write(dev, B43_PHY_LCN_AFE_CTL1, afe_ctl1);
138}
139
140static void b43_phy_lcn_clean_0x18_table(struct b43_wldev *dev)
141{
142 u8 i;
143
144 for (i = 0; i < 0x80; i++)
145 b43_lcntab_write(dev, B43_LCNTAB32(0x18, i), 0x80000);
146}
147
148static void b43_phy_lcn_clear_0x07_table(struct b43_wldev *dev)
149{
150 u8 i;
151
152 b43_phy_write(dev, B43_PHY_LCN_TABLE_ADDR, (0x7 << 10) | 0x340);
153 for (i = 0; i < 30; i++) {
154 b43_phy_write(dev, B43_PHY_LCN_TABLE_DATAHI, 0);
155 b43_phy_write(dev, B43_PHY_LCN_TABLE_DATALO, 0);
156 }
157
158 b43_phy_write(dev, B43_PHY_LCN_TABLE_ADDR, (0x7 << 10) | 0x80);
159 for (i = 0; i < 64; i++) {
160 b43_phy_write(dev, B43_PHY_LCN_TABLE_DATAHI, 0);
161 b43_phy_write(dev, B43_PHY_LCN_TABLE_DATALO, 0);
162 }
163}
164
Rafał Miłeckibd3bf692011-08-28 14:28:44 +0200165static void b43_phy_lcn_pre_radio_init(struct b43_wldev *dev)
166{
167 b43_radio_write(dev, 0x11c, 0);
168
169 b43_phy_write(dev, 0x43b, 0);
170 b43_phy_write(dev, 0x43c, 0);
171 b43_phy_write(dev, 0x44c, 0);
172 b43_phy_write(dev, 0x4e6, 0);
173 b43_phy_write(dev, 0x4f9, 0);
174 b43_phy_write(dev, 0x4b0, 0);
175 b43_phy_write(dev, 0x938, 0);
176 b43_phy_write(dev, 0x4b0, 0);
177 b43_phy_write(dev, 0x44e, 0);
178
179 b43_phy_set(dev, 0x567, 0x03);
180
181 b43_phy_set(dev, 0x44a, 0x44);
182 b43_phy_write(dev, 0x44a, 0x80);
183
184 b43_phy_maskset(dev, 0x634, ~0xff, 0xc);
185 b43_phy_maskset(dev, 0x634, ~0xff, 0xa);
186
187 b43_phy_write(dev, 0x910, 0x1);
188
189 b43_phy_maskset(dev, 0x448, ~0x300, 0x100);
190 b43_phy_maskset(dev, 0x608, ~0xff, 0x17);
191 b43_phy_maskset(dev, 0x604, ~0x7ff, 0x3ea);
192
193 b43_phy_set(dev, 0x805, 0x1);
194
195 b43_phy_maskset(dev, 0x42f, ~0x7, 0x3);
196 b43_phy_maskset(dev, 0x030, ~0x7, 0x3);
197
198 b43_phy_write(dev, 0x414, 0x1e10);
199 b43_phy_write(dev, 0x415, 0x0640);
200
201 b43_phy_maskset(dev, 0x4df, (u16) ~0xff00, 0xf700);
202
203 b43_phy_set(dev, 0x44a, 0x44);
204 b43_phy_write(dev, 0x44a, 0x80);
205
206 b43_phy_maskset(dev, 0x434, ~0xff, 0xfd);
207 b43_phy_maskset(dev, 0x420, ~0xff, 0x10);
208
209 b43_radio_set(dev, 0x09b, 0xf0);
210
211 b43_phy_write(dev, 0x7d6, 0x0902);
212
213 /* TODO: more ops */
214}
215
Rafał Miłecki78bc2462011-08-15 18:50:55 +0200216/**************************************************
Rafał Miłecki39f7d332011-08-28 14:59:58 +0200217 * Channel switching ops.
218 **************************************************/
219
220static int b43_phy_lcn_set_channel(struct b43_wldev *dev,
221 struct ieee80211_channel *channel,
222 enum nl80211_channel_type channel_type)
223{
224 /* TODO: PLL and PHY ops */
225
226 b43_phy_set(dev, 0x44a, 0x44);
227 b43_phy_write(dev, 0x44a, 0x80);
228
229 b43_phy_set(dev, 0x44a, 0x44);
230 b43_phy_write(dev, 0x44a, 0x80);
231
232 b43_radio_2064_channel_setup(dev);
233 mdelay(1);
234
235 b43_phy_lcn_afe_set_unset(dev);
236
237 /* TODO */
238
239 return 0;
240}
241
242/**************************************************
Rafał Miłeckif9286682011-08-14 23:27:28 +0200243 * Basic PHY ops.
244 **************************************************/
245
246static int b43_phy_lcn_op_allocate(struct b43_wldev *dev)
247{
248 struct b43_phy_lcn *phy_lcn;
249
250 phy_lcn = kzalloc(sizeof(*phy_lcn), GFP_KERNEL);
251 if (!phy_lcn)
252 return -ENOMEM;
253 dev->phy.lcn = phy_lcn;
254
255 return 0;
256}
257
258static void b43_phy_lcn_op_free(struct b43_wldev *dev)
259{
260 struct b43_phy *phy = &dev->phy;
261 struct b43_phy_lcn *phy_lcn = phy->lcn;
262
263 kfree(phy_lcn);
264 phy->lcn = NULL;
265}
266
267static void b43_phy_lcn_op_prepare_structs(struct b43_wldev *dev)
268{
269 struct b43_phy *phy = &dev->phy;
270 struct b43_phy_lcn *phy_lcn = phy->lcn;
271
272 memset(phy_lcn, 0, sizeof(*phy_lcn));
273}
274
Rafał Miłecki78bc2462011-08-15 18:50:55 +0200275static int b43_phy_lcn_op_init(struct b43_wldev *dev)
276{
277 b43_phy_set(dev, 0x44a, 0x80);
278 b43_phy_mask(dev, 0x44a, 0x7f);
279 b43_phy_set(dev, 0x6d1, 0x80);
280 b43_phy_write(dev, 0x6d0, 0x7);
281
282 b43_phy_lcn_afe_set_unset(dev);
283
284 b43_phy_write(dev, 0x60a, 0xa0);
285 b43_phy_write(dev, 0x46a, 0x19);
286 b43_phy_maskset(dev, 0x663, 0xFF00, 0x64);
287
288 b43_phy_lcn_tables_init(dev);
289 /* TODO: various tables ops here */
290 b43_phy_lcn_clean_0x18_table(dev);
291
Rafał Miłeckibd3bf692011-08-28 14:28:44 +0200292 b43_phy_lcn_pre_radio_init(dev);
Rafał Miłecki78bc2462011-08-15 18:50:55 +0200293 b43_phy_lcn_clear_0x07_table(dev);
294
Rafał Miłeckidc713fb2011-08-15 18:50:56 +0200295 if (dev->phy.radio_ver == 0x2064)
296 b43_radio_2064_init(dev);
297 else
298 B43_WARN_ON(1);
299
Rafał Miłecki78bc2462011-08-15 18:50:55 +0200300 return 0;
301}
302
Rafał Miłeckiba356b52011-08-14 23:27:29 +0200303static void b43_phy_lcn_op_software_rfkill(struct b43_wldev *dev,
304 bool blocked)
305{
306 if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
307 b43err(dev->wl, "MAC not suspended\n");
308
309 if (blocked) {
310 b43_phy_mask(dev, B43_PHY_LCN_RF_CTL2, ~0x7c00);
311 b43_phy_set(dev, B43_PHY_LCN_RF_CTL1, 0x1f00);
312
313 b43_phy_mask(dev, B43_PHY_LCN_RF_CTL5, ~0x7f00);
314 b43_phy_mask(dev, B43_PHY_LCN_RF_CTL4, ~0x2);
315 b43_phy_set(dev, B43_PHY_LCN_RF_CTL3, 0x808);
316
317 b43_phy_mask(dev, B43_PHY_LCN_RF_CTL7, ~0x8);
318 b43_phy_set(dev, B43_PHY_LCN_RF_CTL6, 0x8);
319 } else {
Rafał Miłecki78bc2462011-08-15 18:50:55 +0200320 b43_phy_mask(dev, B43_PHY_LCN_RF_CTL1, ~0x1f00);
321 b43_phy_mask(dev, B43_PHY_LCN_RF_CTL3, ~0x808);
322 b43_phy_mask(dev, B43_PHY_LCN_RF_CTL6, ~0x8);
Rafał Miłeckiba356b52011-08-14 23:27:29 +0200323 }
324}
325
Rafał Miłecki7ed88522011-08-14 23:27:30 +0200326static void b43_phy_lcn_op_switch_analog(struct b43_wldev *dev, bool on)
327{
328 if (on) {
329 b43_phy_mask(dev, B43_PHY_LCN_AFE_CTL1, ~0x7);
330 } else {
331 b43_phy_set(dev, B43_PHY_LCN_AFE_CTL2, 0x7);
332 b43_phy_set(dev, B43_PHY_LCN_AFE_CTL1, 0x7);
333 }
334}
335
Rafał Miłecki39f7d332011-08-28 14:59:58 +0200336static int b43_phy_lcn_op_switch_channel(struct b43_wldev *dev,
337 unsigned int new_channel)
338{
339 struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
340 enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
341
342 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
343 if ((new_channel < 1) || (new_channel > 14))
344 return -EINVAL;
345 } else {
346 return -EINVAL;
347 }
348
349 return b43_phy_lcn_set_channel(dev, channel, channel_type);
350}
351
Rafał Miłeckif9286682011-08-14 23:27:28 +0200352static unsigned int b43_phy_lcn_op_get_default_chan(struct b43_wldev *dev)
353{
354 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
355 return 1;
356 return 36;
357}
358
359static enum b43_txpwr_result
360b43_phy_lcn_op_recalc_txpower(struct b43_wldev *dev, bool ignore_tssi)
361{
362 return B43_TXPWR_RES_DONE;
363}
364
365static void b43_phy_lcn_op_adjust_txpower(struct b43_wldev *dev)
366{
367}
368
369/**************************************************
Rafał Miłeckif533d0f2011-08-28 14:28:43 +0200370 * R/W ops.
371 **************************************************/
372
373static u16 b43_phy_lcn_op_read(struct b43_wldev *dev, u16 reg)
374{
375 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
376 return b43_read16(dev, B43_MMIO_PHY_DATA);
377}
378
379static void b43_phy_lcn_op_write(struct b43_wldev *dev, u16 reg, u16 value)
380{
381 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
382 b43_write16(dev, B43_MMIO_PHY_DATA, value);
383}
384
385static void b43_phy_lcn_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
386 u16 set)
387{
388 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
389 b43_write16(dev, B43_MMIO_PHY_DATA,
390 (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
391}
392
393static u16 b43_phy_lcn_op_radio_read(struct b43_wldev *dev, u16 reg)
394{
395 /* LCN-PHY needs 0x200 for read access */
396 reg |= 0x200;
397
398 b43_write16(dev, B43_MMIO_RADIO24_CONTROL, reg);
399 return b43_read16(dev, B43_MMIO_RADIO24_DATA);
400}
401
402static void b43_phy_lcn_op_radio_write(struct b43_wldev *dev, u16 reg,
403 u16 value)
404{
405 b43_write16(dev, B43_MMIO_RADIO24_CONTROL, reg);
406 b43_write16(dev, B43_MMIO_RADIO24_DATA, value);
407}
408
409/**************************************************
Rafał Miłecki1d738e62011-07-07 15:25:27 +0200410 * PHY ops struct.
411 **************************************************/
412
413const struct b43_phy_operations b43_phyops_lcn = {
Rafał Miłecki1d738e62011-07-07 15:25:27 +0200414 .allocate = b43_phy_lcn_op_allocate,
415 .free = b43_phy_lcn_op_free,
416 .prepare_structs = b43_phy_lcn_op_prepare_structs,
417 .init = b43_phy_lcn_op_init,
418 .phy_read = b43_phy_lcn_op_read,
419 .phy_write = b43_phy_lcn_op_write,
420 .phy_maskset = b43_phy_lcn_op_maskset,
421 .radio_read = b43_phy_lcn_op_radio_read,
422 .radio_write = b43_phy_lcn_op_radio_write,
423 .software_rfkill = b43_phy_lcn_op_software_rfkill,
424 .switch_analog = b43_phy_lcn_op_switch_analog,
425 .switch_channel = b43_phy_lcn_op_switch_channel,
426 .get_default_chan = b43_phy_lcn_op_get_default_chan,
427 .recalc_txpower = b43_phy_lcn_op_recalc_txpower,
428 .adjust_txpower = b43_phy_lcn_op_adjust_txpower,
Rafał Miłecki1d738e62011-07-07 15:25:27 +0200429};