blob: aa0ec2c2f32689615315c08d0cdd6f904285bbe3 [file] [log] [blame]
Vasanthakumar Thiagarajan17d50d12009-08-26 21:08:44 +05301/*
2 * Copyright (c) 2009 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include "ath9k.h"
18
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +053019static const struct ath_btcoex_config ath_bt_config = { 0, true, true,
20 ATH_BT_COEX_MODE_SLOTTED, true, true, 2, 5, true };
21
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +053022static const u16 ath_subsysid_tbl[] = {
23 AR9280_COEX2WIRE_SUBSYSID,
24 AT9285_COEX3WIRE_SA_SUBSYSID,
25 AT9285_COEX3WIRE_DA_SUBSYSID
26};
27
28/*
29 * Checks the subsystem id of the device to see if it
30 * supports btcoex
31 */
32bool ath_btcoex_supported(u16 subsysid)
33{
34 int i;
35
36 if (!subsysid)
37 return false;
38
39 for (i = 0; i < ARRAY_SIZE(ath_subsysid_tbl); i++)
40 if (subsysid == ath_subsysid_tbl[i])
41 return true;
42
43 return false;
44}
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +053045
Luis R. Rodriguez75d78392009-09-09 04:00:10 -070046void ath9k_hw_init_btcoex_hw_info(struct ath_hw *ah, int qnum)
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070047{
Luis R. Rodriguez75d78392009-09-09 04:00:10 -070048 struct ath_btcoex_info *btcoex_info = &ah->btcoex_info;
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +053049 u32 i;
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +053050
51 btcoex_info->bt_coex_mode =
52 (btcoex_info->bt_coex_mode & AR_BT_QCU_THRESH) |
53 SM(ath_bt_config.bt_time_extend, AR_BT_TIME_EXTEND) |
54 SM(ath_bt_config.bt_txstate_extend, AR_BT_TXSTATE_EXTEND) |
55 SM(ath_bt_config.bt_txframe_extend, AR_BT_TX_FRAME_EXTEND) |
56 SM(ath_bt_config.bt_mode, AR_BT_MODE) |
57 SM(ath_bt_config.bt_quiet_collision, AR_BT_QUIET) |
58 SM(ath_bt_config.bt_rxclear_polarity, AR_BT_RX_CLEAR_POLARITY) |
59 SM(ath_bt_config.bt_priority_time, AR_BT_PRIORITY_TIME) |
60 SM(ath_bt_config.bt_first_slot_time, AR_BT_FIRST_SLOT_TIME) |
61 SM(qnum, AR_BT_QCU_THRESH);
62
63 btcoex_info->bt_coex_mode2 =
64 SM(ath_bt_config.bt_hold_rx_clear, AR_BT_HOLD_RX_CLEAR) |
65 SM(ATH_BTCOEX_BMISS_THRESH, AR_BT_BCN_MISS_THRESH) |
66 AR_BT_DISABLE_BT_ANT;
67
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +053068 for (i = 0; i < 32; i++)
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070069 ah->hw_gen_timers.gen_timer_index[(debruijn32 << i) >> 27] = i;
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +053070}
71
Luis R. Rodriguez75d78392009-09-09 04:00:10 -070072void ath9k_hw_btcoex_init_2wire(struct ath_hw *ah)
Luis R. Rodriguez7a2f0f52009-09-09 02:54:40 -070073{
74 struct ath_btcoex_info *btcoex_info = &ah->btcoex_info;
75
76 /* connect bt_active to baseband */
77 REG_CLR_BIT(ah, AR_GPIO_INPUT_EN_VAL,
78 (AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_DEF |
79 AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_DEF));
80
81 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
82 AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB);
83
84 /* Set input mux for bt_active to gpio pin */
85 REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
86 AR_GPIO_INPUT_MUX1_BT_ACTIVE,
87 btcoex_info->btactive_gpio);
88
89 /* Configure the desired gpio port for input */
90 ath9k_hw_cfg_gpio_input(ah, btcoex_info->btactive_gpio);
91}
92
Luis R. Rodriguez75d78392009-09-09 04:00:10 -070093void ath9k_hw_btcoex_init_3wire(struct ath_hw *ah)
Luis R. Rodriguez7a2f0f52009-09-09 02:54:40 -070094{
95 struct ath_btcoex_info *btcoex_info = &ah->btcoex_info;
96
97 /* btcoex 3-wire */
98 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
99 (AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_BB |
100 AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB));
101
102 /* Set input mux for bt_prority_async and
103 * bt_active_async to GPIO pins */
104 REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
105 AR_GPIO_INPUT_MUX1_BT_ACTIVE,
106 btcoex_info->btactive_gpio);
107
108 REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
109 AR_GPIO_INPUT_MUX1_BT_PRIORITY,
110 btcoex_info->btpriority_gpio);
111
112 /* Configure the desired GPIO ports for input */
113
114 ath9k_hw_cfg_gpio_input(ah, btcoex_info->btactive_gpio);
115 ath9k_hw_cfg_gpio_input(ah, btcoex_info->btpriority_gpio);
116}
117
Luis R. Rodriguezbc74bf82009-09-09 04:17:45 -0700118static void ath9k_hw_btcoex_enable_2wire(struct ath_hw *ah)
119{
120 struct ath_btcoex_info *btcoex_info = &ah->btcoex_info;
121
122 /* Configure the desired GPIO port for TX_FRAME output */
123 ath9k_hw_cfg_output(ah, btcoex_info->wlanactive_gpio,
124 AR_GPIO_OUTPUT_MUX_AS_TX_FRAME);
125}
126
127static void ath9k_hw_btcoex_enable_3wire(struct ath_hw *ah)
128{
129 struct ath_btcoex_info *btcoex_info = &ah->btcoex_info;
130
131 /*
132 * Program coex mode and weight registers to
133 * enable coex 3-wire
134 */
135 REG_WRITE(ah, AR_BT_COEX_MODE, btcoex_info->bt_coex_mode);
136 REG_WRITE(ah, AR_BT_COEX_WEIGHT, btcoex_info->bt_coex_weights);
137 REG_WRITE(ah, AR_BT_COEX_MODE2, btcoex_info->bt_coex_mode2);
138
139 REG_RMW_FIELD(ah, AR_QUIET1, AR_QUIET1_QUIET_ACK_CTS_ENABLE, 1);
140 REG_RMW_FIELD(ah, AR_PCU_MISC, AR_PCU_BT_ANT_PREVENT_RX, 0);
141
142 ath9k_hw_cfg_output(ah, btcoex_info->wlanactive_gpio,
143 AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL);
144}
145
Vasanthakumar Thiagarajan17d50d12009-08-26 21:08:44 +0530146void ath9k_hw_btcoex_enable(struct ath_hw *ah)
147{
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700148 struct ath_btcoex_info *btcoex_info = &ah->btcoex_info;
Vasanthakumar Thiagarajanf14462c2009-08-26 21:08:46 +0530149
Luis R. Rodriguez46289e12009-09-09 14:34:22 -0700150 switch (btcoex_info->scheme) {
Luis R. Rodriguezbc74bf82009-09-09 04:17:45 -0700151 case ATH_BTCOEX_CFG_NONE:
152 break;
153 case ATH_BTCOEX_CFG_2WIRE:
154 ath9k_hw_btcoex_enable_2wire(ah);
155 break;
156 case ATH_BTCOEX_CFG_3WIRE:
157 ath9k_hw_btcoex_enable_3wire(ah);
158 break;
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530159 }
160
161 REG_RMW(ah, AR_GPIO_PDPU,
162 (0x2 << (btcoex_info->btactive_gpio * 2)),
163 (0x3 << (btcoex_info->btactive_gpio * 2)));
Vasanthakumar Thiagarajan17d50d12009-08-26 21:08:44 +0530164
Luis R. Rodriguez8c1b3952009-09-09 13:44:23 -0700165 ah->btcoex_info.enabled = true;
Vasanthakumar Thiagarajan17d50d12009-08-26 21:08:44 +0530166}
167
168void ath9k_hw_btcoex_disable(struct ath_hw *ah)
169{
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700170 struct ath_btcoex_info *btcoex_info = &ah->btcoex_info;
Vasanthakumar Thiagarajan17d50d12009-08-26 21:08:44 +0530171
Vasanthakumar Thiagarajanf14462c2009-08-26 21:08:46 +0530172 ath9k_hw_set_gpio(ah, btcoex_info->wlanactive_gpio, 0);
173
174 ath9k_hw_cfg_output(ah, btcoex_info->wlanactive_gpio,
Vasanthakumar Thiagarajan17d50d12009-08-26 21:08:44 +0530175 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
176
Luis R. Rodriguez46289e12009-09-09 14:34:22 -0700177 if (btcoex_info->scheme == ATH_BTCOEX_CFG_3WIRE) {
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530178 REG_WRITE(ah, AR_BT_COEX_MODE, AR_BT_QUIET | AR_BT_MODE);
179 REG_WRITE(ah, AR_BT_COEX_WEIGHT, 0);
180 REG_WRITE(ah, AR_BT_COEX_MODE2, 0);
181 }
182
Luis R. Rodriguez8c1b3952009-09-09 13:44:23 -0700183 ah->btcoex_info.enabled = false;
Vasanthakumar Thiagarajan17d50d12009-08-26 21:08:44 +0530184}