blob: c2b86856e85dc91ea70388c7794de28f35e4a0db [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * core.h - DesignWare USB3 DRD Core Header
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#ifndef __DRIVERS_USB_DWC3_CORE_H
20#define __DRIVERS_USB_DWC3_CORE_H
21
22#include <linux/device.h>
23#include <linux/spinlock.h>
Felipe Balbid07e8812011-10-12 14:08:26 +030024#include <linux/ioport.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030025#include <linux/list.h>
26#include <linux/dma-mapping.h>
27#include <linux/mm.h>
28#include <linux/debugfs.h>
Baolin Wang76a638f2016-10-31 19:38:36 +080029#include <linux/wait.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030030
31#include <linux/usb/ch9.h>
32#include <linux/usb/gadget.h>
Ruchika Kharwara45c82b82013-07-06 07:52:49 -050033#include <linux/usb/otg.h>
Heikki Krogerus88bc9d12015-05-13 15:26:51 +030034#include <linux/ulpi/interface.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030035
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053036#include <linux/phy/phy.h>
37
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -050038#define DWC3_MSG_MAX 500
39
Felipe Balbi72246da2011-08-19 18:10:58 +030040/* Global constants */
Baolin Wangbb014732016-10-14 17:11:33 +080041#define DWC3_PULL_UP_TIMEOUT 500 /* ms */
Felipe Balbi04c03d12015-12-02 10:06:45 -060042#define DWC3_ZLP_BUF_SIZE 1024 /* size of a superspeed bulk */
Felipe Balbi3ef35fa2012-05-04 12:58:14 +030043#define DWC3_EP0_BOUNCE_SIZE 512
Felipe Balbi72246da2011-08-19 18:10:58 +030044#define DWC3_ENDPOINTS_NUM 32
Ido Shayevitz51249dc2012-04-24 14:18:39 +030045#define DWC3_XHCI_RESOURCES_NUM 2
Felipe Balbi72246da2011-08-19 18:10:58 +030046
Felipe Balbi0ffcaf32013-12-19 13:04:28 -060047#define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
Felipe Balbi5da93472012-12-07 21:42:03 +020048#define DWC3_EVENT_SIZE 4 /* bytes */
49#define DWC3_EVENT_MAX_NUM 64 /* 2 events/endpoint */
50#define DWC3_EVENT_BUFFERS_SIZE (DWC3_EVENT_SIZE * DWC3_EVENT_MAX_NUM)
Felipe Balbi72246da2011-08-19 18:10:58 +030051#define DWC3_EVENT_TYPE_MASK 0xfe
52
53#define DWC3_EVENT_TYPE_DEV 0
54#define DWC3_EVENT_TYPE_CARKIT 3
55#define DWC3_EVENT_TYPE_I2C 4
56
57#define DWC3_DEVICE_EVENT_DISCONNECT 0
58#define DWC3_DEVICE_EVENT_RESET 1
59#define DWC3_DEVICE_EVENT_CONNECT_DONE 2
60#define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
61#define DWC3_DEVICE_EVENT_WAKEUP 4
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -080062#define DWC3_DEVICE_EVENT_HIBER_REQ 5
Felipe Balbi72246da2011-08-19 18:10:58 +030063#define DWC3_DEVICE_EVENT_EOPF 6
64#define DWC3_DEVICE_EVENT_SOF 7
65#define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
66#define DWC3_DEVICE_EVENT_CMD_CMPL 10
67#define DWC3_DEVICE_EVENT_OVERFLOW 11
68
69#define DWC3_GEVNTCOUNT_MASK 0xfffc
70#define DWC3_GSNPSID_MASK 0xffff0000
71#define DWC3_GSNPSREV_MASK 0xffff
72
Ido Shayevitz51249dc2012-04-24 14:18:39 +030073/* DWC3 registers memory space boundries */
74#define DWC3_XHCI_REGS_START 0x0
75#define DWC3_XHCI_REGS_END 0x7fff
76#define DWC3_GLOBALS_REGS_START 0xc100
77#define DWC3_GLOBALS_REGS_END 0xc6ff
78#define DWC3_DEVICE_REGS_START 0xc700
79#define DWC3_DEVICE_REGS_END 0xcbff
80#define DWC3_OTG_REGS_START 0xcc00
81#define DWC3_OTG_REGS_END 0xccff
82
Felipe Balbi72246da2011-08-19 18:10:58 +030083/* Global Registers */
84#define DWC3_GSBUSCFG0 0xc100
85#define DWC3_GSBUSCFG1 0xc104
86#define DWC3_GTXTHRCFG 0xc108
87#define DWC3_GRXTHRCFG 0xc10c
88#define DWC3_GCTL 0xc110
89#define DWC3_GEVTEN 0xc114
90#define DWC3_GSTS 0xc118
William Wu475c8be2016-05-13 18:13:46 +080091#define DWC3_GUCTL1 0xc11c
Felipe Balbi72246da2011-08-19 18:10:58 +030092#define DWC3_GSNPSID 0xc120
93#define DWC3_GGPIO 0xc124
94#define DWC3_GUID 0xc128
95#define DWC3_GUCTL 0xc12c
96#define DWC3_GBUSERRADDR0 0xc130
97#define DWC3_GBUSERRADDR1 0xc134
98#define DWC3_GPRTBIMAP0 0xc138
99#define DWC3_GPRTBIMAP1 0xc13c
100#define DWC3_GHWPARAMS0 0xc140
101#define DWC3_GHWPARAMS1 0xc144
102#define DWC3_GHWPARAMS2 0xc148
103#define DWC3_GHWPARAMS3 0xc14c
104#define DWC3_GHWPARAMS4 0xc150
105#define DWC3_GHWPARAMS5 0xc154
106#define DWC3_GHWPARAMS6 0xc158
107#define DWC3_GHWPARAMS7 0xc15c
108#define DWC3_GDBGFIFOSPACE 0xc160
109#define DWC3_GDBGLTSSM 0xc164
110#define DWC3_GPRTBIMAP_HS0 0xc180
111#define DWC3_GPRTBIMAP_HS1 0xc184
112#define DWC3_GPRTBIMAP_FS0 0xc188
113#define DWC3_GPRTBIMAP_FS1 0xc18c
John Youn06281d42016-08-22 15:39:13 -0700114#define DWC3_GUCTL2 0xc19c
Felipe Balbi72246da2011-08-19 18:10:58 +0300115
John Youn690fb372015-09-04 19:15:10 -0700116#define DWC3_VER_NUMBER 0xc1a0
117#define DWC3_VER_TYPE 0xc1a4
118
Felipe Balbi72246da2011-08-19 18:10:58 +0300119#define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04))
120#define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04))
121
122#define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04))
123
124#define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04))
125
126#define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04))
127#define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04))
128
129#define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10))
130#define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10))
131#define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10))
132#define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10))
133
134#define DWC3_GHWPARAMS8 0xc600
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530135#define DWC3_GFLADJ 0xc630
Felipe Balbi72246da2011-08-19 18:10:58 +0300136
137/* Device Registers */
138#define DWC3_DCFG 0xc700
139#define DWC3_DCTL 0xc704
140#define DWC3_DEVTEN 0xc708
141#define DWC3_DSTS 0xc70c
142#define DWC3_DGCMDPAR 0xc710
143#define DWC3_DGCMD 0xc714
144#define DWC3_DALEPENA 0xc720
Felipe Balbi2eb88012016-04-12 16:53:39 +0300145
146#define DWC3_DEP_BASE(n) (0xc800 + (n * 0x10))
147#define DWC3_DEPCMDPAR2 0x00
148#define DWC3_DEPCMDPAR1 0x04
149#define DWC3_DEPCMDPAR0 0x08
150#define DWC3_DEPCMD 0x0c
Felipe Balbi72246da2011-08-19 18:10:58 +0300151
152/* OTG Registers */
153#define DWC3_OCFG 0xcc00
154#define DWC3_OCTL 0xcc04
George Cheriand4436c32013-03-14 16:05:24 +0530155#define DWC3_OEVT 0xcc08
156#define DWC3_OEVTEN 0xcc0C
157#define DWC3_OSTS 0xcc10
Felipe Balbi72246da2011-08-19 18:10:58 +0300158
159/* Bit fields */
160
Felipe Balbicf6d8672016-04-14 15:03:39 +0300161/* Global Debug Queue/FIFO Space Available Register */
162#define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f)
163#define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0)
164#define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
165
166#define DWC3_TXFIFOQ 1
167#define DWC3_RXFIFOQ 3
168#define DWC3_TXREQQ 5
169#define DWC3_RXREQQ 7
170#define DWC3_RXINFOQ 9
171#define DWC3_DESCFETCHQ 13
172#define DWC3_EVENTQ 15
173
Felipe Balbi2a58f9c2016-04-28 10:56:28 +0300174/* Global RX Threshold Configuration Register */
175#define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
176#define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
177#define DWC3_GRXTHRCFG_PKTCNTSEL (1 << 29)
178
Felipe Balbi72246da2011-08-19 18:10:58 +0300179/* Global Configuration Register */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800180#define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
Felipe Balbif4aadbe2011-09-08 17:39:59 +0300181#define DWC3_GCTL_U2RSTECN (1 << 16)
Paul Zimmerman1d046792012-02-15 18:56:56 -0800182#define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
Felipe Balbi72246da2011-08-19 18:10:58 +0300183#define DWC3_GCTL_CLK_BUS (0)
184#define DWC3_GCTL_CLK_PIPE (1)
185#define DWC3_GCTL_CLK_PIPEHALF (2)
186#define DWC3_GCTL_CLK_MASK (3)
187
Felipe Balbi0b9fe322011-10-17 08:50:39 +0300188#define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
Paul Zimmerman1d046792012-02-15 18:56:56 -0800189#define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
Felipe Balbi72246da2011-08-19 18:10:58 +0300190#define DWC3_GCTL_PRTCAP_HOST 1
191#define DWC3_GCTL_PRTCAP_DEVICE 2
192#define DWC3_GCTL_PRTCAP_OTG 3
193
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800194#define DWC3_GCTL_CORESOFTRESET (1 << 11)
Felipe Balbi183ca112014-02-25 14:08:51 -0600195#define DWC3_GCTL_SOFITPSYNC (1 << 10)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800196#define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
197#define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
198#define DWC3_GCTL_DISSCRAMBLE (1 << 3)
Huang Rui9a5b2f32014-10-28 19:54:27 +0800199#define DWC3_GCTL_U2EXIT_LFPS (1 << 2)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800200#define DWC3_GCTL_GBLHIBERNATIONEN (1 << 1)
201#define DWC3_GCTL_DSBLCLKGTNG (1 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300202
John Youn0bb39ca2016-10-12 18:00:55 -0700203/* Global User Control 1 Register */
204#define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW (1 << 24)
205
Felipe Balbi72246da2011-08-19 18:10:58 +0300206/* Global USB2 PHY Configuration Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800207#define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31)
William Wu16199f32016-08-16 22:44:37 +0800208#define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS (1 << 30)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800209#define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6)
Heikki Krogerusf699b942015-05-13 15:26:44 +0300210#define DWC3_GUSB2PHYCFG_ULPI_UTMI (1 << 4)
John Younec791d12015-10-02 20:30:57 -0700211#define DWC3_GUSB2PHYCFG_ENBLSLPM (1 << 8)
William Wu32f2ed82016-08-16 22:44:38 +0800212#define DWC3_GUSB2PHYCFG_PHYIF(n) (n << 3)
213#define DWC3_GUSB2PHYCFG_PHYIF_MASK DWC3_GUSB2PHYCFG_PHYIF(1)
214#define DWC3_GUSB2PHYCFG_USBTRDTIM(n) (n << 10)
215#define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
216#define USBTRDTIM_UTMI_8_BIT 9
217#define USBTRDTIM_UTMI_16_BIT 5
218#define UTMI_PHYIF_16_BIT 1
219#define UTMI_PHYIF_8_BIT 0
Felipe Balbi72246da2011-08-19 18:10:58 +0300220
Heikki Krogerusb5699ee2015-05-13 15:26:43 +0300221/* Global USB2 PHY Vendor Control Register */
222#define DWC3_GUSB2PHYACC_NEWREGREQ (1 << 25)
223#define DWC3_GUSB2PHYACC_BUSY (1 << 23)
224#define DWC3_GUSB2PHYACC_WRITE (1 << 22)
225#define DWC3_GUSB2PHYACC_ADDR(n) (n << 16)
226#define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8)
227#define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff)
228
Felipe Balbi72246da2011-08-19 18:10:58 +0300229/* Global USB3 PIPE Control Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800230#define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31)
Huang Ruib5a65c42014-10-28 19:54:28 +0800231#define DWC3_GUSB3PIPECTL_U2SSINP3OK (1 << 29)
Rajesh Bhagate58dd352016-03-14 14:40:50 +0530232#define DWC3_GUSB3PIPECTL_DISRXDETINP3 (1 << 28)
Huang Ruidf31f5b2014-10-28 19:54:29 +0800233#define DWC3_GUSB3PIPECTL_REQP1P2P3 (1 << 24)
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800234#define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
235#define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
236#define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
Huang Rui41c06ff2014-10-28 19:54:31 +0800237#define DWC3_GUSB3PIPECTL_DEPOCHANGE (1 << 18)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800238#define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17)
Huang Ruifb67afc2014-10-28 19:54:32 +0800239#define DWC3_GUSB3PIPECTL_LFPSFILT (1 << 9)
Huang Rui14f4ac52014-10-28 19:54:33 +0800240#define DWC3_GUSB3PIPECTL_RX_DETOPOLL (1 << 8)
Huang Rui6b6a0c92014-10-31 11:11:12 +0800241#define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
242#define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
Felipe Balbi72246da2011-08-19 18:10:58 +0300243
Felipe Balbi457e84b2012-01-18 18:04:09 +0200244/* Global TX Fifo Size Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800245#define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
246#define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200247
Felipe Balbi68d6a012013-06-12 21:09:26 +0300248/* Global Event Size Registers */
249#define DWC3_GEVNTSIZ_INTMASK (1 << 31)
250#define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
251
Felipe Balbi4e994722016-05-13 14:09:59 +0300252/* Global HWPARAMS0 Register */
Thinh Nguyen9d6173e2016-09-06 19:22:03 -0700253#define DWC3_GHWPARAMS0_MODE(n) ((n) & 0x3)
254#define DWC3_GHWPARAMS0_MODE_GADGET 0
255#define DWC3_GHWPARAMS0_MODE_HOST 1
256#define DWC3_GHWPARAMS0_MODE_DRD 2
Felipe Balbi4e994722016-05-13 14:09:59 +0300257#define DWC3_GHWPARAMS0_MBUS_TYPE(n) (((n) >> 3) & 0x7)
258#define DWC3_GHWPARAMS0_SBUS_TYPE(n) (((n) >> 6) & 0x3)
259#define DWC3_GHWPARAMS0_MDWIDTH(n) (((n) >> 8) & 0xff)
260#define DWC3_GHWPARAMS0_SDWIDTH(n) (((n) >> 16) & 0xff)
261#define DWC3_GHWPARAMS0_AWIDTH(n) (((n) >> 24) & 0xff)
262
Felipe Balbiaabb7072011-09-30 10:58:50 +0300263/* Global HWPARAMS1 Register */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800264#define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
Felipe Balbiaabb7072011-09-30 10:58:50 +0300265#define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
266#define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800267#define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
268#define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
269#define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
270
Paul Zimmerman0e1e5c42014-05-23 11:39:24 -0700271/* Global HWPARAMS3 Register */
272#define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
273#define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
John Youn1f38f882016-02-05 17:08:31 -0800274#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1
275#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */
Paul Zimmerman0e1e5c42014-05-23 11:39:24 -0700276#define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
277#define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
278#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
279#define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
280#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
281#define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
282#define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
283#define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
284
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800285/* Global HWPARAMS4 Register */
286#define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
287#define DWC3_MAX_HIBER_SCRATCHBUFS 15
Felipe Balbiaabb7072011-09-30 10:58:50 +0300288
Huang Rui946bd572014-10-28 19:54:23 +0800289/* Global HWPARAMS6 Register */
290#define DWC3_GHWPARAMS6_EN_FPGA (1 << 7)
291
Felipe Balbi4e994722016-05-13 14:09:59 +0300292/* Global HWPARAMS7 Register */
293#define DWC3_GHWPARAMS7_RAM1_DEPTH(n) ((n) & 0xffff)
294#define DWC3_GHWPARAMS7_RAM2_DEPTH(n) (((n) >> 16) & 0xffff)
295
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530296/* Global Frame Length Adjustment Register */
297#define DWC3_GFLADJ_30MHZ_SDBND_SEL (1 << 7)
298#define DWC3_GFLADJ_30MHZ_MASK 0x3f
299
John Youn06281d42016-08-22 15:39:13 -0700300/* Global User Control Register 2 */
301#define DWC3_GUCTL2_RST_ACTBITLATER (1 << 14)
302
Felipe Balbi72246da2011-08-19 18:10:58 +0300303/* Device Configuration Register */
304#define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
305#define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
306
307#define DWC3_DCFG_SPEED_MASK (7 << 0)
John Youn1f38f882016-02-05 17:08:31 -0800308#define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
Felipe Balbi72246da2011-08-19 18:10:58 +0300309#define DWC3_DCFG_SUPERSPEED (4 << 0)
310#define DWC3_DCFG_HIGHSPEED (0 << 0)
311#define DWC3_DCFG_FULLSPEED2 (1 << 0)
312#define DWC3_DCFG_LOWSPEED (2 << 0)
313#define DWC3_DCFG_FULLSPEED1 (3 << 0)
314
Felipe Balbi676e3492016-04-26 10:49:07 +0300315#define DWC3_DCFG_NUMP_SHIFT 17
Dan Carpenter97398612016-05-03 10:49:00 +0300316#define DWC3_DCFG_NUMP(n) (((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
Felipe Balbi676e3492016-04-26 10:49:07 +0300317#define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800318#define DWC3_DCFG_LPM_CAP (1 << 22)
319
Felipe Balbi72246da2011-08-19 18:10:58 +0300320/* Device Control Register */
321#define DWC3_DCTL_RUN_STOP (1 << 31)
322#define DWC3_DCTL_CSFTRST (1 << 30)
323#define DWC3_DCTL_LSFTRST (1 << 29)
324
325#define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
Pratyush Anand7e39b812012-06-06 19:18:29 +0530326#define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
Felipe Balbi72246da2011-08-19 18:10:58 +0300327
328#define DWC3_DCTL_APPL1RES (1 << 23)
329
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800330/* These apply for core versions 1.87a and earlier */
331#define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
332#define DWC3_DCTL_TRGTULST(n) ((n) << 17)
333#define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
334#define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
335#define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
336#define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
337#define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
Felipe Balbi8db7ed12012-01-18 18:32:29 +0200338
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800339/* These apply for core versions 1.94a and later */
Huang Rui80caf7d2014-10-28 19:54:26 +0800340#define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf)
341#define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20)
Felipe Balbi8db7ed12012-01-18 18:32:29 +0200342
Huang Rui80caf7d2014-10-28 19:54:26 +0800343#define DWC3_DCTL_KEEP_CONNECT (1 << 19)
344#define DWC3_DCTL_L1_HIBER_EN (1 << 18)
345#define DWC3_DCTL_CRS (1 << 17)
346#define DWC3_DCTL_CSS (1 << 16)
347
348#define DWC3_DCTL_INITU2ENA (1 << 12)
349#define DWC3_DCTL_ACCEPTU2ENA (1 << 11)
350#define DWC3_DCTL_INITU1ENA (1 << 10)
351#define DWC3_DCTL_ACCEPTU1ENA (1 << 9)
352#define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
Felipe Balbi72246da2011-08-19 18:10:58 +0300353
354#define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
355#define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
356
357#define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
358#define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
359#define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
360#define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
361#define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
362#define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
363#define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
364
365/* Device Event Enable Register */
366#define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12)
367#define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11)
368#define DWC3_DEVTEN_CMDCMPLTEN (1 << 10)
369#define DWC3_DEVTEN_ERRTICERREN (1 << 9)
370#define DWC3_DEVTEN_SOFEN (1 << 7)
371#define DWC3_DEVTEN_EOPFEN (1 << 6)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800372#define DWC3_DEVTEN_HIBERNATIONREQEVTEN (1 << 5)
Felipe Balbi72246da2011-08-19 18:10:58 +0300373#define DWC3_DEVTEN_WKUPEVTEN (1 << 4)
374#define DWC3_DEVTEN_ULSTCNGEN (1 << 3)
375#define DWC3_DEVTEN_CONNECTDONEEN (1 << 2)
376#define DWC3_DEVTEN_USBRSTEN (1 << 1)
377#define DWC3_DEVTEN_DISCONNEVTEN (1 << 0)
378
379/* Device Status Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800380#define DWC3_DSTS_DCNRD (1 << 29)
381
382/* This applies for core versions 1.87a and earlier */
Felipe Balbi72246da2011-08-19 18:10:58 +0300383#define DWC3_DSTS_PWRUPREQ (1 << 24)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800384
385/* These apply for core versions 1.94a and later */
386#define DWC3_DSTS_RSS (1 << 25)
387#define DWC3_DSTS_SSS (1 << 24)
388
Felipe Balbi72246da2011-08-19 18:10:58 +0300389#define DWC3_DSTS_COREIDLE (1 << 23)
390#define DWC3_DSTS_DEVCTRLHLT (1 << 22)
391
392#define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
393#define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
394
395#define DWC3_DSTS_RXFIFOEMPTY (1 << 17)
396
Pratyush Anandd05b8182012-05-21 14:51:30 +0530397#define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
Felipe Balbi72246da2011-08-19 18:10:58 +0300398#define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
399
400#define DWC3_DSTS_CONNECTSPD (7 << 0)
401
John Youn1f38f882016-02-05 17:08:31 -0800402#define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
Felipe Balbi72246da2011-08-19 18:10:58 +0300403#define DWC3_DSTS_SUPERSPEED (4 << 0)
404#define DWC3_DSTS_HIGHSPEED (0 << 0)
405#define DWC3_DSTS_FULLSPEED2 (1 << 0)
406#define DWC3_DSTS_LOWSPEED (2 << 0)
407#define DWC3_DSTS_FULLSPEED1 (3 << 0)
408
409/* Device Generic Command Register */
410#define DWC3_DGCMD_SET_LMP 0x01
411#define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
412#define DWC3_DGCMD_XMIT_FUNCTION 0x03
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800413
414/* These apply for core versions 1.94a and later */
415#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
416#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
417
Felipe Balbi72246da2011-08-19 18:10:58 +0300418#define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
419#define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
420#define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
421#define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
422
Subbaraya Sundeep Bhatta459e2102015-05-21 15:46:46 +0530423#define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F)
Felipe Balbib09bb642012-04-24 16:19:11 +0300424#define DWC3_DGCMD_CMDACT (1 << 10)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800425#define DWC3_DGCMD_CMDIOC (1 << 8)
426
427/* Device Generic Command Parameter Register */
428#define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT (1 << 0)
429#define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
430#define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
431#define DWC3_DGCMDPAR_TX_FIFO (1 << 5)
432#define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
433#define DWC3_DGCMDPAR_LOOPBACK_ENA (1 << 0)
Felipe Balbib09bb642012-04-24 16:19:11 +0300434
Felipe Balbi72246da2011-08-19 18:10:58 +0300435/* Device Endpoint Command Register */
436#define DWC3_DEPCMD_PARAM_SHIFT 16
Paul Zimmerman1d046792012-02-15 18:56:56 -0800437#define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
Felipe Balbi835fadb2013-12-19 14:02:53 -0600438#define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
Subbaraya Sundeep Bhatta459e2102015-05-21 15:46:46 +0530439#define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F)
Felipe Balbi72246da2011-08-19 18:10:58 +0300440#define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11)
John Youn50c763f2016-05-31 17:49:56 -0700441#define DWC3_DEPCMD_CLEARPENDIN (1 << 11)
Felipe Balbi72246da2011-08-19 18:10:58 +0300442#define DWC3_DEPCMD_CMDACT (1 << 10)
443#define DWC3_DEPCMD_CMDIOC (1 << 8)
444
445#define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
446#define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
447#define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
448#define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
449#define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
450#define DWC3_DEPCMD_SETSTALL (0x04 << 0)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800451/* This applies for core versions 1.90a and earlier */
Felipe Balbi72246da2011-08-19 18:10:58 +0300452#define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800453/* This applies for core versions 1.94a and later */
454#define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300455#define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
456#define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
457
Felipe Balbi59999142016-09-22 12:25:28 +0300458#define DWC3_DEPCMD_CMD(x) ((x) & 0xf)
459
Felipe Balbi72246da2011-08-19 18:10:58 +0300460/* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
461#define DWC3_DALEPENA_EP(n) (1 << n)
462
463#define DWC3_DEPCMD_TYPE_CONTROL 0
464#define DWC3_DEPCMD_TYPE_ISOC 1
465#define DWC3_DEPCMD_TYPE_BULK 2
466#define DWC3_DEPCMD_TYPE_INTR 3
467
468/* Structures */
469
Felipe Balbif6bafc62012-02-06 11:04:53 +0200470struct dwc3_trb;
Felipe Balbi72246da2011-08-19 18:10:58 +0300471
472/**
473 * struct dwc3_event_buffer - Software event buffer representation
Felipe Balbi72246da2011-08-19 18:10:58 +0300474 * @buf: _THE_ buffer
475 * @length: size of this buffer
Felipe Balbiabed4112011-07-04 20:20:04 +0300476 * @lpos: event offset
Felipe Balbi60d04bb2011-07-04 20:23:14 +0300477 * @count: cache of last read event count register
Felipe Balbiabed4112011-07-04 20:20:04 +0300478 * @flags: flags related to this event buffer
Felipe Balbi72246da2011-08-19 18:10:58 +0300479 * @dma: dma_addr_t
480 * @dwc: pointer to DWC controller
481 */
482struct dwc3_event_buffer {
483 void *buf;
484 unsigned length;
485 unsigned int lpos;
Felipe Balbi60d04bb2011-07-04 20:23:14 +0300486 unsigned int count;
Felipe Balbiabed4112011-07-04 20:20:04 +0300487 unsigned int flags;
488
489#define DWC3_EVENT_PENDING BIT(0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300490
491 dma_addr_t dma;
492
493 struct dwc3 *dwc;
494};
495
496#define DWC3_EP_FLAG_STALLED (1 << 0)
497#define DWC3_EP_FLAG_WEDGED (1 << 1)
498
499#define DWC3_EP_DIRECTION_TX true
500#define DWC3_EP_DIRECTION_RX false
501
Felipe Balbi84950362016-03-10 14:40:31 +0200502#define DWC3_TRB_NUM 256
Felipe Balbi72246da2011-08-19 18:10:58 +0300503
504/**
505 * struct dwc3_ep - device side endpoint representation
506 * @endpoint: usb endpoint
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200507 * @pending_list: list of pending requests for this endpoint
508 * @started_list: list of started requests on this endpoint
Baolin Wang76a638f2016-10-31 19:38:36 +0800509 * @wait_end_transfer: wait_queue_head_t for waiting on End Transfer complete
Felipe Balbi74674cb2016-04-13 16:44:39 +0300510 * @lock: spinlock for endpoint request queue traversal
Felipe Balbi2eb88012016-04-12 16:53:39 +0300511 * @regs: pointer to first endpoint register
Felipe Balbi72246da2011-08-19 18:10:58 +0300512 * @trb_pool: array of transaction buffers
513 * @trb_pool_dma: dma address of @trb_pool
Felipe Balbi53fd8812016-04-04 15:33:41 +0300514 * @trb_enqueue: enqueue 'pointer' into TRB array
515 * @trb_dequeue: dequeue 'pointer' into TRB array
Felipe Balbi72246da2011-08-19 18:10:58 +0300516 * @desc: usb_endpoint_descriptor pointer
517 * @dwc: pointer to DWC controller
Paul Zimmerman4cfcf872012-04-27 13:56:23 +0300518 * @saved_state: ep state saved during hibernation
Felipe Balbi72246da2011-08-19 18:10:58 +0300519 * @flags: endpoint flags (wedged, stalled, ...)
Felipe Balbi72246da2011-08-19 18:10:58 +0300520 * @number: endpoint number (1 - 15)
521 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
Felipe Balbib4996a82012-06-06 12:04:13 +0300522 * @resource_index: Resource transfer index
Huang Ruic75f52f2013-06-12 23:43:11 +0800523 * @interval: the interval on which the ISOC transfer is started
Felipe Balbi68d34c82016-05-30 13:34:58 +0300524 * @allocated_requests: number of requests allocated
525 * @queued_requests: number of requests queued for transfer
Felipe Balbi72246da2011-08-19 18:10:58 +0300526 * @name: a human readable name e.g. ep1out-bulk
527 * @direction: true for TX, false for RX
Felipe Balbi879631a2011-09-30 10:58:47 +0300528 * @stream_capable: true when streams are enabled
Felipe Balbi72246da2011-08-19 18:10:58 +0300529 */
530struct dwc3_ep {
531 struct usb_ep endpoint;
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200532 struct list_head pending_list;
533 struct list_head started_list;
Felipe Balbi72246da2011-08-19 18:10:58 +0300534
Baolin Wang76a638f2016-10-31 19:38:36 +0800535 wait_queue_head_t wait_end_transfer;
536
Felipe Balbi74674cb2016-04-13 16:44:39 +0300537 spinlock_t lock;
Felipe Balbi2eb88012016-04-12 16:53:39 +0300538 void __iomem *regs;
539
Felipe Balbif6bafc62012-02-06 11:04:53 +0200540 struct dwc3_trb *trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300541 dma_addr_t trb_pool_dma;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200542 const struct usb_ss_ep_comp_descriptor *comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300543 struct dwc3 *dwc;
544
Paul Zimmerman4cfcf872012-04-27 13:56:23 +0300545 u32 saved_state;
Felipe Balbi72246da2011-08-19 18:10:58 +0300546 unsigned flags;
547#define DWC3_EP_ENABLED (1 << 0)
548#define DWC3_EP_STALL (1 << 1)
549#define DWC3_EP_WEDGE (1 << 2)
550#define DWC3_EP_BUSY (1 << 4)
551#define DWC3_EP_PENDING_REQUEST (1 << 5)
Pratyush Anandd6d6ec72012-05-25 18:54:56 +0530552#define DWC3_EP_MISSED_ISOC (1 << 6)
Baolin Wang76a638f2016-10-31 19:38:36 +0800553#define DWC3_EP_END_TRANSFER_PENDING (1 << 7)
Felipe Balbi72246da2011-08-19 18:10:58 +0300554
Felipe Balbi984f66a2011-08-27 22:26:00 +0300555 /* This last one is specific to EP0 */
556#define DWC3_EP0_DIR_IN (1 << 31)
557
Felipe Balbic28f8252016-04-05 12:42:15 +0300558 /*
559 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
560 * use a u8 type here. If anybody decides to increase number of TRBs to
561 * anything larger than 256 - I can't see why people would want to do
562 * this though - then this type needs to be changed.
563 *
564 * By using u8 types we ensure that our % operator when incrementing
565 * enqueue and dequeue get optimized away by the compiler.
566 */
567 u8 trb_enqueue;
568 u8 trb_dequeue;
569
Felipe Balbi72246da2011-08-19 18:10:58 +0300570 u8 number;
571 u8 type;
Felipe Balbib4996a82012-06-06 12:04:13 +0300572 u8 resource_index;
Felipe Balbi68d34c82016-05-30 13:34:58 +0300573 u32 allocated_requests;
574 u32 queued_requests;
Felipe Balbi72246da2011-08-19 18:10:58 +0300575 u32 interval;
576
577 char name[20];
578
579 unsigned direction:1;
Felipe Balbi879631a2011-09-30 10:58:47 +0300580 unsigned stream_capable:1;
Felipe Balbi72246da2011-08-19 18:10:58 +0300581};
582
583enum dwc3_phy {
584 DWC3_PHY_UNKNOWN = 0,
585 DWC3_PHY_USB3,
586 DWC3_PHY_USB2,
587};
588
Felipe Balbib53c7722011-08-30 15:50:40 +0300589enum dwc3_ep0_next {
590 DWC3_EP0_UNKNOWN = 0,
591 DWC3_EP0_COMPLETE,
Felipe Balbib53c7722011-08-30 15:50:40 +0300592 DWC3_EP0_NRDY_DATA,
593 DWC3_EP0_NRDY_STATUS,
594};
595
Felipe Balbi72246da2011-08-19 18:10:58 +0300596enum dwc3_ep0_state {
597 EP0_UNCONNECTED = 0,
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300598 EP0_SETUP_PHASE,
599 EP0_DATA_PHASE,
600 EP0_STATUS_PHASE,
Felipe Balbi72246da2011-08-19 18:10:58 +0300601};
602
603enum dwc3_link_state {
604 /* In SuperSpeed */
605 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
606 DWC3_LINK_STATE_U1 = 0x01,
607 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
608 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
609 DWC3_LINK_STATE_SS_DIS = 0x04,
610 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
611 DWC3_LINK_STATE_SS_INACT = 0x06,
612 DWC3_LINK_STATE_POLL = 0x07,
613 DWC3_LINK_STATE_RECOV = 0x08,
614 DWC3_LINK_STATE_HRESET = 0x09,
615 DWC3_LINK_STATE_CMPLY = 0x0a,
616 DWC3_LINK_STATE_LPBK = 0x0b,
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800617 DWC3_LINK_STATE_RESET = 0x0e,
618 DWC3_LINK_STATE_RESUME = 0x0f,
Felipe Balbi72246da2011-08-19 18:10:58 +0300619 DWC3_LINK_STATE_MASK = 0x0f,
620};
621
Felipe Balbif6bafc62012-02-06 11:04:53 +0200622/* TRB Length, PCM and Status */
623#define DWC3_TRB_SIZE_MASK (0x00ffffff)
624#define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
625#define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
Pratyush Anand389f2822012-05-21 12:46:26 +0530626#define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
Felipe Balbi72246da2011-08-19 18:10:58 +0300627
Felipe Balbif6bafc62012-02-06 11:04:53 +0200628#define DWC3_TRBSTS_OK 0
629#define DWC3_TRBSTS_MISSED_ISOC 1
630#define DWC3_TRBSTS_SETUP_PENDING 2
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800631#define DWC3_TRB_STS_XFER_IN_PROG 4
Felipe Balbi72246da2011-08-19 18:10:58 +0300632
Felipe Balbif6bafc62012-02-06 11:04:53 +0200633/* TRB Control */
634#define DWC3_TRB_CTRL_HWO (1 << 0)
635#define DWC3_TRB_CTRL_LST (1 << 1)
636#define DWC3_TRB_CTRL_CHN (1 << 2)
637#define DWC3_TRB_CTRL_CSP (1 << 3)
638#define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
639#define DWC3_TRB_CTRL_ISP_IMI (1 << 10)
640#define DWC3_TRB_CTRL_IOC (1 << 11)
641#define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
642
Felipe Balbib058f3e2016-04-14 16:05:54 +0300643#define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4))
Felipe Balbif6bafc62012-02-06 11:04:53 +0200644#define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
645#define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
646#define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
647#define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
648#define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
649#define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
650#define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
651#define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
Felipe Balbi72246da2011-08-19 18:10:58 +0300652
653/**
Felipe Balbif6bafc62012-02-06 11:04:53 +0200654 * struct dwc3_trb - transfer request block (hw format)
Felipe Balbi72246da2011-08-19 18:10:58 +0300655 * @bpl: DW0-3
656 * @bph: DW4-7
657 * @size: DW8-B
658 * @trl: DWC-F
659 */
Felipe Balbif6bafc62012-02-06 11:04:53 +0200660struct dwc3_trb {
661 u32 bpl;
662 u32 bph;
663 u32 size;
664 u32 ctrl;
Felipe Balbi72246da2011-08-19 18:10:58 +0300665} __packed;
666
Felipe Balbi72246da2011-08-19 18:10:58 +0300667/**
Felipe Balbia3299492011-09-30 10:58:48 +0300668 * dwc3_hwparams - copy of HWPARAMS registers
669 * @hwparams0 - GHWPARAMS0
670 * @hwparams1 - GHWPARAMS1
671 * @hwparams2 - GHWPARAMS2
672 * @hwparams3 - GHWPARAMS3
673 * @hwparams4 - GHWPARAMS4
674 * @hwparams5 - GHWPARAMS5
675 * @hwparams6 - GHWPARAMS6
676 * @hwparams7 - GHWPARAMS7
677 * @hwparams8 - GHWPARAMS8
678 */
679struct dwc3_hwparams {
680 u32 hwparams0;
681 u32 hwparams1;
682 u32 hwparams2;
683 u32 hwparams3;
684 u32 hwparams4;
685 u32 hwparams5;
686 u32 hwparams6;
687 u32 hwparams7;
688 u32 hwparams8;
689};
690
Felipe Balbi0949e992011-10-12 10:44:56 +0300691/* HWPARAMS0 */
692#define DWC3_MODE(n) ((n) & 0x7)
693
Felipe Balbi457e84b2012-01-18 18:04:09 +0200694#define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
695
Felipe Balbi0949e992011-10-12 10:44:56 +0300696/* HWPARAMS1 */
Felipe Balbi457e84b2012-01-18 18:04:09 +0200697#define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
698
Felipe Balbi789451f62011-05-05 15:53:10 +0300699/* HWPARAMS3 */
700#define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
701#define DWC3_NUM_EPS_MASK (0x3f << 12)
702#define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
703 (DWC3_NUM_EPS_MASK)) >> 12)
704#define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
705 (DWC3_NUM_IN_EPS_MASK)) >> 18)
706
Felipe Balbi457e84b2012-01-18 18:04:09 +0200707/* HWPARAMS7 */
708#define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
Felipe Balbi9f622b22011-10-12 10:31:04 +0300709
Felipe Balbi5ef68c52016-04-05 11:33:30 +0300710/**
711 * struct dwc3_request - representation of a transfer request
712 * @request: struct usb_request to be transferred
713 * @list: a list_head used for request queueing
714 * @dep: struct dwc3_ep owning this request
Felipe Balbi0b3e4af2016-08-12 13:10:10 +0300715 * @sg: pointer to first incomplete sg
716 * @num_pending_sgs: counter to pending sgs
Felipe Balbi5ef68c52016-04-05 11:33:30 +0300717 * @epnum: endpoint number to which this request refers
718 * @trb: pointer to struct dwc3_trb
719 * @trb_dma: DMA address of @trb
720 * @direction: IN or OUT direction flag
721 * @mapped: true when request has been dma-mapped
722 * @queued: true when request has been queued to HW
723 */
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100724struct dwc3_request {
725 struct usb_request request;
726 struct list_head list;
727 struct dwc3_ep *dep;
Felipe Balbi0b3e4af2016-08-12 13:10:10 +0300728 struct scatterlist *sg;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100729
Felipe Balbi0b3e4af2016-08-12 13:10:10 +0300730 unsigned num_pending_sgs;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100731 u8 epnum;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200732 struct dwc3_trb *trb;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100733 dma_addr_t trb_dma;
734
735 unsigned direction:1;
736 unsigned mapped:1;
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200737 unsigned started:1;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100738};
739
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800740/*
741 * struct dwc3_scratchpad_array - hibernation scratchpad array
742 * (format defined by hw)
743 */
744struct dwc3_scratchpad_array {
745 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
746};
747
Felipe Balbia3299492011-09-30 10:58:48 +0300748/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300749 * struct dwc3 - representation of our controller
Felipe Balbi91db07d2011-08-27 01:40:52 +0300750 * @ctrl_req: usb control request which is used for ep0
751 * @ep0_trb: trb which is used for the ctrl_req
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300752 * @ep0_bounce: bounce buffer for ep0
Felipe Balbi04c03d12015-12-02 10:06:45 -0600753 * @zlp_buf: used when request->zero is set
Felipe Balbi91db07d2011-08-27 01:40:52 +0300754 * @setup_buf: used while precessing STD USB requests
755 * @ctrl_req_addr: dma address of ctrl_req
756 * @ep0_trb: dma address of ep0_trb
757 * @ep0_usb_req: dummy req used while handling STD USB requests
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300758 * @ep0_bounce_addr: dma address of ep0_bounce
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600759 * @scratch_addr: dma address of scratchbuf
Baolin Wangbb014732016-10-14 17:11:33 +0800760 * @ep0_in_setup: one control transfer is completed and enter setup phase
Felipe Balbi72246da2011-08-19 18:10:58 +0300761 * @lock: for synchronizing
762 * @dev: pointer to our struct device
Felipe Balbid07e8812011-10-12 14:08:26 +0300763 * @xhci: pointer to our xHCI child
Felipe Balbi72246da2011-08-19 18:10:58 +0300764 * @event_buffer_list: a list of event buffers
765 * @gadget: device side representation of the peripheral controller
766 * @gadget_driver: pointer to the gadget driver
767 * @regs: base address for our registers
768 * @regs_size: address space size
Felipe Balbibcdb3272016-05-16 10:42:23 +0300769 * @fladj: frame length adjustment
Felipe Balbi3f308d12016-05-16 14:17:06 +0300770 * @irq_gadget: peripheral controller's IRQ number
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600771 * @nr_scratch: number of scratch buffers
Felipe Balbifae2b902011-10-14 13:00:30 +0300772 * @u1u2: only used on revisions <1.83a for workaround
Felipe Balbi6c167fc2011-10-07 22:55:04 +0300773 * @maximum_speed: maximum speed requested (mainly for testing purposes)
Felipe Balbi72246da2011-08-19 18:10:58 +0300774 * @revision: revision register contents
Ruchika Kharwara45c82b82013-07-06 07:52:49 -0500775 * @dr_mode: requested mode of operation
William Wu32f2ed82016-08-16 22:44:38 +0800776 * @hsphy_mode: UTMI phy mode, one of following:
777 * - USBPHY_INTERFACE_MODE_UTMI
778 * - USBPHY_INTERFACE_MODE_UTMIW
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300779 * @usb2_phy: pointer to USB2 PHY
780 * @usb3_phy: pointer to USB3 PHY
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530781 * @usb2_generic_phy: pointer to USB2 PHY
782 * @usb3_generic_phy: pointer to USB3 PHY
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300783 * @ulpi: pointer to ulpi interface
Felipe Balbi7415f172012-04-30 14:56:33 +0300784 * @dcfg: saved contents of DCFG register
785 * @gctl: saved contents of GCTL register
Felipe Balbic12a0d82012-04-25 10:45:05 +0300786 * @isoch_delay: wValue from Set Isochronous Delay request;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300787 * @u2sel: parameter from Set SEL request.
788 * @u2pel: parameter from Set SEL request.
789 * @u1sel: parameter from Set SEL request.
790 * @u1pel: parameter from Set SEL request.
Felipe Balbi789451f62011-05-05 15:53:10 +0300791 * @num_out_eps: number of out endpoints
792 * @num_in_eps: number of in endpoints
Felipe Balbib53c7722011-08-30 15:50:40 +0300793 * @ep0_next_event: hold the next expected event
Felipe Balbi72246da2011-08-19 18:10:58 +0300794 * @ep0state: state of endpoint zero
795 * @link_state: link state
796 * @speed: device speed (super, high, full, low)
Felipe Balbia3299492011-09-30 10:58:48 +0300797 * @hwparams: copy of hwparams registers
Felipe Balbi72246da2011-08-19 18:10:58 +0300798 * @root: debugfs root folder pointer
Felipe Balbif2b685d2013-12-19 12:12:37 -0600799 * @regset: debugfs pointer to regdump file
800 * @test_mode: true when we're entering a USB test mode
801 * @test_mode_nr: test feature selector
Huang Rui80caf7d2014-10-28 19:54:26 +0800802 * @lpm_nyet_threshold: LPM NYET response threshold
Huang Rui460d0982014-10-31 11:11:18 +0800803 * @hird_threshold: HIRD threshold
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300804 * @hsphy_interface: "utmi" or "ulpi"
Felipe Balbifc8bb912016-05-16 13:14:48 +0300805 * @connected: true when we're connected to a host, false otherwise
Felipe Balbif2b685d2013-12-19 12:12:37 -0600806 * @delayed_status: true when gadget driver asks for delayed status
807 * @ep0_bounced: true when we used bounce buffer
808 * @ep0_expect_in: true when we expect a DATA IN transfer
Felipe Balbi81bc5592013-12-19 12:14:29 -0600809 * @has_hibernation: true when dwc3 was configured with Hibernation
Huang Rui80caf7d2014-10-28 19:54:26 +0800810 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
811 * there's now way for software to detect this in runtime.
Huang Rui460d0982014-10-31 11:11:18 +0800812 * @is_utmi_l1_suspend: the core asserts output signal
813 * 0 - utmi_sleep_n
814 * 1 - utmi_l1_suspend_n
Huang Rui946bd572014-10-28 19:54:23 +0800815 * @is_fpga: true when we are using the FPGA board
Felipe Balbifc8bb912016-05-16 13:14:48 +0300816 * @pending_events: true when we have pending IRQs to be handled
Felipe Balbif2b685d2013-12-19 12:12:37 -0600817 * @pullups_connected: true when Run/Stop bit is set
Felipe Balbif2b685d2013-12-19 12:12:37 -0600818 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
819 * @start_config_issued: true when StartConfig command has been issued
820 * @three_stage_setup: set if we perform a three phase setup
Robert Baldygaeac68e82015-03-09 15:06:12 +0100821 * @usb3_lpm_capable: set if hadrware supports Link Power Management
Huang Rui3b812212014-10-28 19:54:25 +0800822 * @disable_scramble_quirk: set if we enable the disable scramble quirk
Huang Rui9a5b2f32014-10-28 19:54:27 +0800823 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
Huang Ruib5a65c42014-10-28 19:54:28 +0800824 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
Huang Ruidf31f5b2014-10-28 19:54:29 +0800825 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800826 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
Huang Rui41c06ff2014-10-28 19:54:31 +0800827 * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
Huang Ruifb67afc2014-10-28 19:54:32 +0800828 * @lfps_filter_quirk: set if we enable LFPS filter quirk
Huang Rui14f4ac52014-10-28 19:54:33 +0800829 * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
Huang Rui59acfa22014-10-31 11:11:13 +0800830 * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
Huang Rui0effe0a2014-10-31 11:11:14 +0800831 * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
John Younec791d12015-10-02 20:30:57 -0700832 * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
833 * disabling the suspend signal to the PHY.
William Wu16199f32016-08-16 22:44:37 +0800834 * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
835 * in GUSB2PHYCFG, specify that USB2 PHY doesn't
836 * provide a free-running PHY clock.
William Wu00fe0812016-08-16 22:44:39 +0800837 * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
838 * change quirk.
Huang Rui6b6a0c92014-10-31 11:11:12 +0800839 * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
840 * @tx_de_emphasis: Tx de-emphasis value
841 * 0 - -6dB de-emphasis
842 * 1 - -3.5dB de-emphasis
843 * 2 - No de-emphasis
844 * 3 - Reserved
Felipe Balbi72246da2011-08-19 18:10:58 +0300845 */
846struct dwc3 {
847 struct usb_ctrlrequest *ctrl_req;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200848 struct dwc3_trb *ep0_trb;
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300849 void *ep0_bounce;
Felipe Balbi04c03d12015-12-02 10:06:45 -0600850 void *zlp_buf;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600851 void *scratchbuf;
Felipe Balbi72246da2011-08-19 18:10:58 +0300852 u8 *setup_buf;
853 dma_addr_t ctrl_req_addr;
854 dma_addr_t ep0_trb_addr;
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300855 dma_addr_t ep0_bounce_addr;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600856 dma_addr_t scratch_addr;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100857 struct dwc3_request ep0_usb_req;
Baolin Wangbb014732016-10-14 17:11:33 +0800858 struct completion ep0_in_setup;
Felipe Balbi789451f62011-05-05 15:53:10 +0300859
Felipe Balbi72246da2011-08-19 18:10:58 +0300860 /* device lock */
861 spinlock_t lock;
Felipe Balbi789451f62011-05-05 15:53:10 +0300862
Felipe Balbi72246da2011-08-19 18:10:58 +0300863 struct device *dev;
864
Felipe Balbid07e8812011-10-12 14:08:26 +0300865 struct platform_device *xhci;
Ido Shayevitz51249dc2012-04-24 14:18:39 +0300866 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
Felipe Balbid07e8812011-10-12 14:08:26 +0300867
Felipe Balbi696c8b12016-03-30 09:37:03 +0300868 struct dwc3_event_buffer *ev_buf;
Felipe Balbi72246da2011-08-19 18:10:58 +0300869 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
870
871 struct usb_gadget gadget;
872 struct usb_gadget_driver *gadget_driver;
873
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300874 struct usb_phy *usb2_phy;
875 struct usb_phy *usb3_phy;
876
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530877 struct phy *usb2_generic_phy;
878 struct phy *usb3_generic_phy;
879
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300880 struct ulpi *ulpi;
881
Felipe Balbi72246da2011-08-19 18:10:58 +0300882 void __iomem *regs;
883 size_t regs_size;
884
Ruchika Kharwara45c82b82013-07-06 07:52:49 -0500885 enum usb_dr_mode dr_mode;
William Wu32f2ed82016-08-16 22:44:38 +0800886 enum usb_phy_interface hsphy_mode;
Ruchika Kharwara45c82b82013-07-06 07:52:49 -0500887
Felipe Balbibcdb3272016-05-16 10:42:23 +0300888 u32 fladj;
Felipe Balbi3f308d12016-05-16 14:17:06 +0300889 u32 irq_gadget;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600890 u32 nr_scratch;
Felipe Balbifae2b902011-10-14 13:00:30 +0300891 u32 u1u2;
Felipe Balbi6c167fc2011-10-07 22:55:04 +0300892 u32 maximum_speed;
John Youn690fb372015-09-04 19:15:10 -0700893
894 /*
895 * All 3.1 IP version constants are greater than the 3.0 IP
896 * version constants. This works for most version checks in
897 * dwc3. However, in the future, this may not apply as
898 * features may be developed on newer versions of the 3.0 IP
899 * that are not in the 3.1 IP.
900 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300901 u32 revision;
902
903#define DWC3_REVISION_173A 0x5533173a
904#define DWC3_REVISION_175A 0x5533175a
905#define DWC3_REVISION_180A 0x5533180a
906#define DWC3_REVISION_183A 0x5533183a
907#define DWC3_REVISION_185A 0x5533185a
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800908#define DWC3_REVISION_187A 0x5533187a
Felipe Balbi72246da2011-08-19 18:10:58 +0300909#define DWC3_REVISION_188A 0x5533188a
910#define DWC3_REVISION_190A 0x5533190a
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800911#define DWC3_REVISION_194A 0x5533194a
Felipe Balbi1522d702012-03-23 12:10:48 +0200912#define DWC3_REVISION_200A 0x5533200a
913#define DWC3_REVISION_202A 0x5533202a
914#define DWC3_REVISION_210A 0x5533210a
915#define DWC3_REVISION_220A 0x5533220a
Felipe Balbi7ac6a592012-09-18 21:22:32 +0300916#define DWC3_REVISION_230A 0x5533230a
917#define DWC3_REVISION_240A 0x5533240a
918#define DWC3_REVISION_250A 0x5533250a
Felipe Balbidbf5aaf2014-03-04 09:35:02 -0600919#define DWC3_REVISION_260A 0x5533260a
920#define DWC3_REVISION_270A 0x5533270a
921#define DWC3_REVISION_280A 0x5533280a
John Youn0bb39ca2016-10-12 18:00:55 -0700922#define DWC3_REVISION_290A 0x5533290a
John Youn512e4752016-08-19 11:57:52 -0700923#define DWC3_REVISION_300A 0x5533300a
924#define DWC3_REVISION_310A 0x5533310a
Felipe Balbi72246da2011-08-19 18:10:58 +0300925
John Youn690fb372015-09-04 19:15:10 -0700926/*
927 * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really
928 * just so dwc31 revisions are always larger than dwc3.
929 */
930#define DWC3_REVISION_IS_DWC31 0x80000000
John Youne77c5612016-05-20 16:34:23 -0700931#define DWC3_USB31_REVISION_110A (0x3131302a | DWC3_REVISION_IS_DWC31)
John Youn690fb372015-09-04 19:15:10 -0700932
Felipe Balbib53c7722011-08-30 15:50:40 +0300933 enum dwc3_ep0_next ep0_next_event;
Felipe Balbi72246da2011-08-19 18:10:58 +0300934 enum dwc3_ep0_state ep0state;
935 enum dwc3_link_state link_state;
Felipe Balbi72246da2011-08-19 18:10:58 +0300936
Felipe Balbic12a0d82012-04-25 10:45:05 +0300937 u16 isoch_delay;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300938 u16 u2sel;
939 u16 u2pel;
940 u8 u1sel;
941 u8 u1pel;
942
Felipe Balbi72246da2011-08-19 18:10:58 +0300943 u8 speed;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300944
Felipe Balbi789451f62011-05-05 15:53:10 +0300945 u8 num_out_eps;
946 u8 num_in_eps;
947
Felipe Balbia3299492011-09-30 10:58:48 +0300948 struct dwc3_hwparams hwparams;
Felipe Balbi72246da2011-08-19 18:10:58 +0300949 struct dentry *root;
Felipe Balbid76680242013-01-18 10:21:34 +0200950 struct debugfs_regset32 *regset;
Gerard Cauvy3b637362012-02-10 12:21:18 +0200951
952 u8 test_mode;
953 u8 test_mode_nr;
Huang Rui80caf7d2014-10-28 19:54:26 +0800954 u8 lpm_nyet_threshold;
Huang Rui460d0982014-10-31 11:11:18 +0800955 u8 hird_threshold;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600956
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300957 const char *hsphy_interface;
958
Felipe Balbifc8bb912016-05-16 13:14:48 +0300959 unsigned connected:1;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600960 unsigned delayed_status:1;
961 unsigned ep0_bounced:1;
962 unsigned ep0_expect_in:1;
Felipe Balbi81bc5592013-12-19 12:14:29 -0600963 unsigned has_hibernation:1;
Huang Rui80caf7d2014-10-28 19:54:26 +0800964 unsigned has_lpm_erratum:1;
Huang Rui460d0982014-10-31 11:11:18 +0800965 unsigned is_utmi_l1_suspend:1;
Huang Rui946bd572014-10-28 19:54:23 +0800966 unsigned is_fpga:1;
Felipe Balbifc8bb912016-05-16 13:14:48 +0300967 unsigned pending_events:1;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600968 unsigned pullups_connected:1;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600969 unsigned setup_packet_pending:1;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600970 unsigned three_stage_setup:1;
Robert Baldygaeac68e82015-03-09 15:06:12 +0100971 unsigned usb3_lpm_capable:1;
Huang Rui3b812212014-10-28 19:54:25 +0800972
973 unsigned disable_scramble_quirk:1;
Huang Rui9a5b2f32014-10-28 19:54:27 +0800974 unsigned u2exit_lfps_quirk:1;
Huang Ruib5a65c42014-10-28 19:54:28 +0800975 unsigned u2ss_inp3_quirk:1;
Huang Ruidf31f5b2014-10-28 19:54:29 +0800976 unsigned req_p1p2p3_quirk:1;
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800977 unsigned del_p1p2p3_quirk:1;
Huang Rui41c06ff2014-10-28 19:54:31 +0800978 unsigned del_phy_power_chg_quirk:1;
Huang Ruifb67afc2014-10-28 19:54:32 +0800979 unsigned lfps_filter_quirk:1;
Huang Rui14f4ac52014-10-28 19:54:33 +0800980 unsigned rx_detect_poll_quirk:1;
Huang Rui59acfa22014-10-31 11:11:13 +0800981 unsigned dis_u3_susphy_quirk:1;
Huang Rui0effe0a2014-10-31 11:11:14 +0800982 unsigned dis_u2_susphy_quirk:1;
John Younec791d12015-10-02 20:30:57 -0700983 unsigned dis_enblslpm_quirk:1;
Rajesh Bhagate58dd352016-03-14 14:40:50 +0530984 unsigned dis_rxdet_inp3_quirk:1;
William Wu16199f32016-08-16 22:44:37 +0800985 unsigned dis_u2_freeclk_exists_quirk:1;
William Wu00fe0812016-08-16 22:44:39 +0800986 unsigned dis_del_phy_power_chg_quirk:1;
Huang Rui6b6a0c92014-10-31 11:11:12 +0800987
988 unsigned tx_de_emphasis_quirk:1;
989 unsigned tx_de_emphasis:2;
Felipe Balbi72246da2011-08-19 18:10:58 +0300990};
991
992/* -------------------------------------------------------------------------- */
993
Felipe Balbi72246da2011-08-19 18:10:58 +0300994/* -------------------------------------------------------------------------- */
995
996struct dwc3_event_type {
997 u32 is_devspec:1;
Huang Rui1974d492013-06-27 01:08:11 +0800998 u32 type:7;
999 u32 reserved8_31:24;
Felipe Balbi72246da2011-08-19 18:10:58 +03001000} __packed;
1001
1002#define DWC3_DEPEVT_XFERCOMPLETE 0x01
1003#define DWC3_DEPEVT_XFERINPROGRESS 0x02
1004#define DWC3_DEPEVT_XFERNOTREADY 0x03
1005#define DWC3_DEPEVT_RXTXFIFOEVT 0x04
1006#define DWC3_DEPEVT_STREAMEVT 0x06
1007#define DWC3_DEPEVT_EPCMDCMPLT 0x07
1008
1009/**
1010 * struct dwc3_event_depvt - Device Endpoint Events
1011 * @one_bit: indicates this is an endpoint event (not used)
1012 * @endpoint_number: number of the endpoint
1013 * @endpoint_event: The event we have:
1014 * 0x00 - Reserved
1015 * 0x01 - XferComplete
1016 * 0x02 - XferInProgress
1017 * 0x03 - XferNotReady
1018 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
1019 * 0x05 - Reserved
1020 * 0x06 - StreamEvt
1021 * 0x07 - EPCmdCmplt
1022 * @reserved11_10: Reserved, don't use.
1023 * @status: Indicates the status of the event. Refer to databook for
1024 * more information.
1025 * @parameters: Parameters of the current event. Refer to databook for
1026 * more information.
1027 */
1028struct dwc3_event_depevt {
1029 u32 one_bit:1;
1030 u32 endpoint_number:5;
1031 u32 endpoint_event:4;
1032 u32 reserved11_10:2;
1033 u32 status:4;
Felipe Balbi40aa41f2012-01-18 17:06:03 +02001034
1035/* Within XferNotReady */
1036#define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3)
1037
1038/* Within XferComplete */
Paul Zimmerman1d046792012-02-15 18:56:56 -08001039#define DEPEVT_STATUS_BUSERR (1 << 0)
1040#define DEPEVT_STATUS_SHORT (1 << 1)
1041#define DEPEVT_STATUS_IOC (1 << 2)
Felipe Balbi72246da2011-08-19 18:10:58 +03001042#define DEPEVT_STATUS_LST (1 << 3)
Felipe Balbidc137f02011-08-27 22:04:32 +03001043
Felipe Balbi879631a2011-09-30 10:58:47 +03001044/* Stream event only */
1045#define DEPEVT_STREAMEVT_FOUND 1
1046#define DEPEVT_STREAMEVT_NOTFOUND 2
1047
Felipe Balbidc137f02011-08-27 22:04:32 +03001048/* Control-only Status */
Felipe Balbidc137f02011-08-27 22:04:32 +03001049#define DEPEVT_STATUS_CONTROL_DATA 1
1050#define DEPEVT_STATUS_CONTROL_STATUS 2
Felipe Balbi45a2af22016-09-26 12:54:04 +03001051#define DEPEVT_STATUS_CONTROL_PHASE(n) ((n) & 3)
Felipe Balbidc137f02011-08-27 22:04:32 +03001052
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +00001053/* In response to Start Transfer */
1054#define DEPEVT_TRANSFER_NO_RESOURCE 1
1055#define DEPEVT_TRANSFER_BUS_EXPIRY 2
1056
Felipe Balbi72246da2011-08-19 18:10:58 +03001057 u32 parameters:16;
Baolin Wang76a638f2016-10-31 19:38:36 +08001058
1059/* For Command Complete Events */
1060#define DEPEVT_PARAMETER_CMD(n) (((n) & (0xf << 8)) >> 8)
Felipe Balbi72246da2011-08-19 18:10:58 +03001061} __packed;
1062
1063/**
1064 * struct dwc3_event_devt - Device Events
1065 * @one_bit: indicates this is a non-endpoint event (not used)
1066 * @device_event: indicates it's a device event. Should read as 0x00
1067 * @type: indicates the type of device event.
1068 * 0 - DisconnEvt
1069 * 1 - USBRst
1070 * 2 - ConnectDone
1071 * 3 - ULStChng
1072 * 4 - WkUpEvt
1073 * 5 - Reserved
1074 * 6 - EOPF
1075 * 7 - SOF
1076 * 8 - Reserved
1077 * 9 - ErrticErr
1078 * 10 - CmdCmplt
1079 * 11 - EvntOverflow
1080 * 12 - VndrDevTstRcved
1081 * @reserved15_12: Reserved, not used
1082 * @event_info: Information about this event
Huang Rui06f9b6e2014-01-07 17:45:50 +08001083 * @reserved31_25: Reserved, not used
Felipe Balbi72246da2011-08-19 18:10:58 +03001084 */
1085struct dwc3_event_devt {
1086 u32 one_bit:1;
1087 u32 device_event:7;
1088 u32 type:4;
1089 u32 reserved15_12:4;
Huang Rui06f9b6e2014-01-07 17:45:50 +08001090 u32 event_info:9;
1091 u32 reserved31_25:7;
Felipe Balbi72246da2011-08-19 18:10:58 +03001092} __packed;
1093
1094/**
1095 * struct dwc3_event_gevt - Other Core Events
1096 * @one_bit: indicates this is a non-endpoint event (not used)
1097 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1098 * @phy_port_number: self-explanatory
1099 * @reserved31_12: Reserved, not used.
1100 */
1101struct dwc3_event_gevt {
1102 u32 one_bit:1;
1103 u32 device_event:7;
1104 u32 phy_port_number:4;
1105 u32 reserved31_12:20;
1106} __packed;
1107
1108/**
1109 * union dwc3_event - representation of Event Buffer contents
1110 * @raw: raw 32-bit event
1111 * @type: the type of the event
1112 * @depevt: Device Endpoint Event
1113 * @devt: Device Event
1114 * @gevt: Global Event
1115 */
1116union dwc3_event {
1117 u32 raw;
1118 struct dwc3_event_type type;
1119 struct dwc3_event_depevt depevt;
1120 struct dwc3_event_devt devt;
1121 struct dwc3_event_gevt gevt;
1122};
1123
Felipe Balbi61018302014-03-04 09:23:50 -06001124/**
1125 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1126 * parameters
1127 * @param2: third parameter
1128 * @param1: second parameter
1129 * @param0: first parameter
1130 */
1131struct dwc3_gadget_ep_cmd_params {
1132 u32 param2;
1133 u32 param1;
1134 u32 param0;
1135};
1136
Felipe Balbi72246da2011-08-19 18:10:58 +03001137/*
1138 * DWC3 Features to be used as Driver Data
1139 */
1140
1141#define DWC3_HAS_PERIPHERAL BIT(0)
1142#define DWC3_HAS_XHCI BIT(1)
1143#define DWC3_HAS_OTG BIT(3)
1144
Felipe Balbid07e8812011-10-12 14:08:26 +03001145/* prototypes */
Sebastian Andrzej Siewior3140e8cb2011-10-31 22:25:40 +01001146void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
Felipe Balbicf6d8672016-04-14 15:03:39 +03001147u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
Sebastian Andrzej Siewior3140e8cb2011-10-31 22:25:40 +01001148
John Younc4137a92016-02-05 17:08:18 -08001149/* check whether we are on the DWC_usb31 core */
1150static inline bool dwc3_is_usb31(struct dwc3 *dwc)
1151{
1152 return !!(dwc->revision & DWC3_REVISION_IS_DWC31);
1153}
1154
Vivek Gautam388e5c52013-01-15 16:09:21 +05301155#if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
Felipe Balbid07e8812011-10-12 14:08:26 +03001156int dwc3_host_init(struct dwc3 *dwc);
1157void dwc3_host_exit(struct dwc3 *dwc);
Vivek Gautam388e5c52013-01-15 16:09:21 +05301158#else
1159static inline int dwc3_host_init(struct dwc3 *dwc)
1160{ return 0; }
1161static inline void dwc3_host_exit(struct dwc3 *dwc)
1162{ }
1163#endif
Felipe Balbid07e8812011-10-12 14:08:26 +03001164
Vivek Gautam388e5c52013-01-15 16:09:21 +05301165#if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
Felipe Balbif80b45e2011-10-12 14:15:49 +03001166int dwc3_gadget_init(struct dwc3 *dwc);
1167void dwc3_gadget_exit(struct dwc3 *dwc);
Felipe Balbi61018302014-03-04 09:23:50 -06001168int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1169int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1170int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
Felipe Balbi2cd47182016-04-12 16:42:43 +03001171int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1172 struct dwc3_gadget_ep_cmd_params *params);
Felipe Balbi3ece0ec2014-09-05 09:47:44 -05001173int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
Vivek Gautam388e5c52013-01-15 16:09:21 +05301174#else
1175static inline int dwc3_gadget_init(struct dwc3 *dwc)
1176{ return 0; }
1177static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1178{ }
Felipe Balbi61018302014-03-04 09:23:50 -06001179static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1180{ return 0; }
1181static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1182{ return 0; }
1183static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1184 enum dwc3_link_state state)
1185{ return 0; }
1186
Felipe Balbi2cd47182016-04-12 16:42:43 +03001187static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1188 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi61018302014-03-04 09:23:50 -06001189{ return 0; }
1190static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1191 int cmd, u32 param)
1192{ return 0; }
Vivek Gautam388e5c52013-01-15 16:09:21 +05301193#endif
Felipe Balbif80b45e2011-10-12 14:15:49 +03001194
Felipe Balbi7415f172012-04-30 14:56:33 +03001195/* power management interface */
1196#if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
Felipe Balbi7415f172012-04-30 14:56:33 +03001197int dwc3_gadget_suspend(struct dwc3 *dwc);
1198int dwc3_gadget_resume(struct dwc3 *dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001199void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03001200#else
Felipe Balbi7415f172012-04-30 14:56:33 +03001201static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1202{
1203 return 0;
1204}
1205
1206static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1207{
1208 return 0;
1209}
Felipe Balbifc8bb912016-05-16 13:14:48 +03001210
1211static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
1212{
1213}
Felipe Balbi7415f172012-04-30 14:56:33 +03001214#endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1215
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001216#if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1217int dwc3_ulpi_init(struct dwc3 *dwc);
1218void dwc3_ulpi_exit(struct dwc3 *dwc);
1219#else
1220static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1221{ return 0; }
1222static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1223{ }
1224#endif
1225
Felipe Balbi72246da2011-08-19 18:10:58 +03001226#endif /* __DRIVERS_USB_DWC3_CORE_H */