blob: 8d14e665f241b163924bc8e8ccdca3bd28d98721 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse225758d2010-03-09 14:45:10 +000030#include <drm/drmP.h>
31#include <drm/drm.h>
32#include <drm/drm_crtc_helper.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020033#include "radeon_reg.h"
34#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000035#include "radeon_asic.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/radeon_drm.h>
Dave Airlie551ebd82009-09-01 15:25:57 +100037#include "r100_track.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "r300d.h"
Jerome Glisseca6ffc62009-10-01 10:20:52 +020039#include "rv350d.h"
Dave Airlie50f15302009-08-21 13:21:01 +100040#include "r300_reg_safe.h"
41
Jerome Glissecafe6602010-01-07 12:39:21 +010042/* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
43 *
44 * GPU Errata:
45 * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
46 * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
47 * However, scheduling such write to the ring seems harmless, i suspect
48 * the CP read collide with the flush somehow, or maybe the MC, hard to
49 * tell. (Jerome Glisse)
50 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020051
52/*
53 * rv370,rv380 PCIE GART
54 */
Jerome Glisse207bf9e2009-09-30 15:35:32 +020055static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
56
Jerome Glisse771fe6b2009-06-05 14:42:42 +020057void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
58{
59 uint32_t tmp;
60 int i;
61
62 /* Workaround HW bug do flush 2 times */
63 for (i = 0; i < 2; i++) {
64 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
65 WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
66 (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
67 WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020068 }
Dave Airliede1b2892009-08-12 18:43:14 +100069 mb();
Jerome Glisse771fe6b2009-06-05 14:42:42 +020070}
71
Alex Deucherd75ee3b2011-01-24 23:24:59 -050072#define R300_PTE_WRITEABLE (1 << 2)
73#define R300_PTE_READABLE (1 << 3)
74
Christian König7f90fc92014-06-04 15:29:57 +020075void rv370_pcie_gart_set_page(struct radeon_device *rdev, unsigned i,
76 uint64_t addr)
Jerome Glisse4aac0472009-09-14 18:29:49 +020077{
Jerome Glissec9a1be92011-11-03 11:16:49 -040078 void __iomem *ptr = rdev->gart.ptr;
Jerome Glisse4aac0472009-09-14 18:29:49 +020079
Jerome Glisse4aac0472009-09-14 18:29:49 +020080 addr = (lower_32_bits(addr) >> 8) |
81 ((upper_32_bits(addr) & 0xff) << 24) |
Alex Deucherd75ee3b2011-01-24 23:24:59 -050082 R300_PTE_WRITEABLE | R300_PTE_READABLE;
Jerome Glisse4aac0472009-09-14 18:29:49 +020083 /* on x86 we want this to be CPU endian, on powerpc
84 * on powerpc without HW swappers, it'll get swapped on way
85 * into VRAM - so no need for cpu_to_le32 on VRAM tables */
86 writel(addr, ((void __iomem *)ptr) + (i * 4));
Jerome Glisse4aac0472009-09-14 18:29:49 +020087}
88
89int rv370_pcie_gart_init(struct radeon_device *rdev)
90{
91 int r;
92
Jerome Glissec9a1be92011-11-03 11:16:49 -040093 if (rdev->gart.robj) {
Joe Perchesfce7d612010-10-30 21:08:30 +000094 WARN(1, "RV370 PCIE GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +020095 return 0;
96 }
97 /* Initialize common gart structure */
98 r = radeon_gart_init(rdev);
99 if (r)
100 return r;
101 r = rv370_debugfs_pcie_gart_info_init(rdev);
102 if (r)
103 DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
104 rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
Alex Deucherc5b3b852012-02-23 17:53:46 -0500105 rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
106 rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
Jerome Glisse4aac0472009-09-14 18:29:49 +0200107 return radeon_gart_table_vram_alloc(rdev);
108}
109
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110int rv370_pcie_gart_enable(struct radeon_device *rdev)
111{
112 uint32_t table_addr;
113 uint32_t tmp;
114 int r;
115
Jerome Glissec9a1be92011-11-03 11:16:49 -0400116 if (rdev->gart.robj == NULL) {
Jerome Glisse4aac0472009-09-14 18:29:49 +0200117 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
118 return -EINVAL;
119 }
120 r = radeon_gart_table_vram_pin(rdev);
121 if (r)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200122 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200123 /* discard memory request outside of configured range */
124 tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
125 WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
Jerome Glissed594e462010-02-17 21:54:29 +0000126 WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_start);
127 tmp = rdev->mc.gtt_end & ~RADEON_GPU_PAGE_MASK;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200128 WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
129 WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
130 WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
131 table_addr = rdev->gart.table_addr;
132 WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
133 /* FIXME: setup default page */
Jerome Glissed594e462010-02-17 21:54:29 +0000134 WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_start);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200135 WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
136 /* Clear error */
Alex Deucherd75ee3b2011-01-24 23:24:59 -0500137 WREG32_PCIE(RADEON_PCIE_TX_GART_ERROR, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200138 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
139 tmp |= RADEON_PCIE_TX_GART_EN;
140 tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
141 WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
142 rv370_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000143 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
144 (unsigned)(rdev->mc.gtt_size >> 20),
145 (unsigned long long)table_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200146 rdev->gart.ready = true;
147 return 0;
148}
149
150void rv370_pcie_gart_disable(struct radeon_device *rdev)
151{
Jerome Glisse4c788672009-11-20 14:29:23 +0100152 u32 tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000154 WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, 0);
155 WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, 0);
156 WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
157 WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200158 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
159 tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
160 WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400161 radeon_gart_table_vram_unpin(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200162}
163
Jerome Glisse4aac0472009-09-14 18:29:49 +0200164void rv370_pcie_gart_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200165{
Jerome Glissef9274562010-03-17 14:44:29 +0000166 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200167 rv370_pcie_gart_disable(rdev);
168 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200169}
170
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200171void r300_fence_ring_emit(struct radeon_device *rdev,
172 struct radeon_fence *fence)
173{
Christian Könige32eb502011-10-23 12:56:27 +0200174 struct radeon_ring *ring = &rdev->ring[fence->ring];
Christian König7b1f2482011-09-23 15:11:23 +0200175
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200176 /* Who ever call radeon_fence_emit should call ring_lock and ask
177 * for enough space (today caller are ib schedule and buffer move) */
178 /* Write SC register so SC & US assert idle */
Christian Könige32eb502011-10-23 12:56:27 +0200179 radeon_ring_write(ring, PACKET0(R300_RE_SCISSORS_TL, 0));
180 radeon_ring_write(ring, 0);
181 radeon_ring_write(ring, PACKET0(R300_RE_SCISSORS_BR, 0));
182 radeon_ring_write(ring, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200183 /* Flush 3D cache */
Christian Könige32eb502011-10-23 12:56:27 +0200184 radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
185 radeon_ring_write(ring, R300_RB3D_DC_FLUSH);
186 radeon_ring_write(ring, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
187 radeon_ring_write(ring, R300_ZC_FLUSH);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200188 /* Wait until IDLE & CLEAN */
Christian Könige32eb502011-10-23 12:56:27 +0200189 radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
190 radeon_ring_write(ring, (RADEON_WAIT_3D_IDLECLEAN |
Alex Deucher4612dc92010-02-05 01:58:28 -0500191 RADEON_WAIT_2D_IDLECLEAN |
192 RADEON_WAIT_DMA_GUI_IDLE));
Christian Könige32eb502011-10-23 12:56:27 +0200193 radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
194 radeon_ring_write(ring, rdev->config.r300.hdp_cntl |
Jerome Glissecafe6602010-01-07 12:39:21 +0100195 RADEON_HDP_READ_BUFFER_INVALIDATE);
Christian Könige32eb502011-10-23 12:56:27 +0200196 radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
197 radeon_ring_write(ring, rdev->config.r300.hdp_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200198 /* Emit fence sequence & fire IRQ */
Christian Könige32eb502011-10-23 12:56:27 +0200199 radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
200 radeon_ring_write(ring, fence->seq);
201 radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
202 radeon_ring_write(ring, RADEON_SW_INT_FIRE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200203}
204
Alex Deucherf7128122012-02-23 17:53:45 -0500205void r300_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200206{
207 unsigned gb_tile_config;
208 int r;
209
210 /* Sub pixel 1/12 so we can have 4K rendering according to doc */
211 gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
Jerome Glisse068a1172009-06-17 13:28:30 +0200212 switch(rdev->num_gb_pipes) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200213 case 2:
214 gb_tile_config |= R300_PIPE_COUNT_R300;
215 break;
216 case 3:
217 gb_tile_config |= R300_PIPE_COUNT_R420_3P;
218 break;
219 case 4:
220 gb_tile_config |= R300_PIPE_COUNT_R420;
221 break;
222 case 1:
223 default:
224 gb_tile_config |= R300_PIPE_COUNT_RV350;
225 break;
226 }
227
Christian Könige32eb502011-10-23 12:56:27 +0200228 r = radeon_ring_lock(rdev, ring, 64);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200229 if (r) {
230 return;
231 }
Christian Könige32eb502011-10-23 12:56:27 +0200232 radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
233 radeon_ring_write(ring,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200234 RADEON_ISYNC_ANY2D_IDLE3D |
235 RADEON_ISYNC_ANY3D_IDLE2D |
236 RADEON_ISYNC_WAIT_IDLEGUI |
237 RADEON_ISYNC_CPSCRATCH_IDLEGUI);
Christian Könige32eb502011-10-23 12:56:27 +0200238 radeon_ring_write(ring, PACKET0(R300_GB_TILE_CONFIG, 0));
239 radeon_ring_write(ring, gb_tile_config);
240 radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
241 radeon_ring_write(ring,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200242 RADEON_WAIT_2D_IDLECLEAN |
243 RADEON_WAIT_3D_IDLECLEAN);
Christian Könige32eb502011-10-23 12:56:27 +0200244 radeon_ring_write(ring, PACKET0(R300_DST_PIPE_CONFIG, 0));
245 radeon_ring_write(ring, R300_PIPE_AUTO_CONFIG);
246 radeon_ring_write(ring, PACKET0(R300_GB_SELECT, 0));
247 radeon_ring_write(ring, 0);
248 radeon_ring_write(ring, PACKET0(R300_GB_ENABLE, 0));
249 radeon_ring_write(ring, 0);
250 radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
251 radeon_ring_write(ring, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
252 radeon_ring_write(ring, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
253 radeon_ring_write(ring, R300_ZC_FLUSH | R300_ZC_FREE);
254 radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
255 radeon_ring_write(ring,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200256 RADEON_WAIT_2D_IDLECLEAN |
257 RADEON_WAIT_3D_IDLECLEAN);
Christian Könige32eb502011-10-23 12:56:27 +0200258 radeon_ring_write(ring, PACKET0(R300_GB_AA_CONFIG, 0));
259 radeon_ring_write(ring, 0);
260 radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
261 radeon_ring_write(ring, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
262 radeon_ring_write(ring, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
263 radeon_ring_write(ring, R300_ZC_FLUSH | R300_ZC_FREE);
264 radeon_ring_write(ring, PACKET0(R300_GB_MSPOS0, 0));
265 radeon_ring_write(ring,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200266 ((6 << R300_MS_X0_SHIFT) |
267 (6 << R300_MS_Y0_SHIFT) |
268 (6 << R300_MS_X1_SHIFT) |
269 (6 << R300_MS_Y1_SHIFT) |
270 (6 << R300_MS_X2_SHIFT) |
271 (6 << R300_MS_Y2_SHIFT) |
272 (6 << R300_MSBD0_Y_SHIFT) |
273 (6 << R300_MSBD0_X_SHIFT)));
Christian Könige32eb502011-10-23 12:56:27 +0200274 radeon_ring_write(ring, PACKET0(R300_GB_MSPOS1, 0));
275 radeon_ring_write(ring,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200276 ((6 << R300_MS_X3_SHIFT) |
277 (6 << R300_MS_Y3_SHIFT) |
278 (6 << R300_MS_X4_SHIFT) |
279 (6 << R300_MS_Y4_SHIFT) |
280 (6 << R300_MS_X5_SHIFT) |
281 (6 << R300_MS_Y5_SHIFT) |
282 (6 << R300_MSBD1_SHIFT)));
Christian Könige32eb502011-10-23 12:56:27 +0200283 radeon_ring_write(ring, PACKET0(R300_GA_ENHANCE, 0));
284 radeon_ring_write(ring, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
285 radeon_ring_write(ring, PACKET0(R300_GA_POLY_MODE, 0));
286 radeon_ring_write(ring,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200287 R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
Christian Könige32eb502011-10-23 12:56:27 +0200288 radeon_ring_write(ring, PACKET0(R300_GA_ROUND_MODE, 0));
289 radeon_ring_write(ring,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200290 R300_GEOMETRY_ROUND_NEAREST |
291 R300_COLOR_ROUND_NEAREST);
Christian Könige32eb502011-10-23 12:56:27 +0200292 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200293}
294
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400295static void r300_errata(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200296{
297 rdev->pll_errata = 0;
298
299 if (rdev->family == CHIP_R300 &&
300 (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
301 rdev->pll_errata |= CHIP_ERRATA_R300_CG;
302 }
303}
304
305int r300_mc_wait_for_idle(struct radeon_device *rdev)
306{
307 unsigned i;
308 uint32_t tmp;
309
310 for (i = 0; i < rdev->usec_timeout; i++) {
311 /* read MC_STATUS */
Alex Deucher4612dc92010-02-05 01:58:28 -0500312 tmp = RREG32(RADEON_MC_STATUS);
313 if (tmp & R300_MC_IDLE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200314 return 0;
315 }
316 DRM_UDELAY(1);
317 }
318 return -1;
319}
320
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400321static void r300_gpu_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200322{
323 uint32_t gb_tile_config, tmp;
324
Michel Dänzer57b54ea2010-04-02 16:59:06 +0000325 if ((rdev->family == CHIP_R300 && rdev->pdev->device != 0x4144) ||
Tormod Volden94f7bf62010-04-22 16:57:32 -0400326 (rdev->family == CHIP_R350 && rdev->pdev->device != 0x4148)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200327 /* r300,r350 */
328 rdev->num_gb_pipes = 2;
329 } else {
Tormod Volden94f7bf62010-04-22 16:57:32 -0400330 /* rv350,rv370,rv380,r300 AD, r350 AH */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200331 rdev->num_gb_pipes = 1;
332 }
Alex Deucherf779b3e2009-08-19 19:11:39 -0400333 rdev->num_z_pipes = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200334 gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
335 switch (rdev->num_gb_pipes) {
336 case 2:
337 gb_tile_config |= R300_PIPE_COUNT_R300;
338 break;
339 case 3:
340 gb_tile_config |= R300_PIPE_COUNT_R420_3P;
341 break;
342 case 4:
343 gb_tile_config |= R300_PIPE_COUNT_R420;
344 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200345 default:
Jerome Glisse068a1172009-06-17 13:28:30 +0200346 case 1:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200347 gb_tile_config |= R300_PIPE_COUNT_RV350;
348 break;
349 }
350 WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
351
352 if (r100_gui_wait_for_idle(rdev)) {
353 printk(KERN_WARNING "Failed to wait GUI idle while "
354 "programming pipes. Bad things might happen.\n");
355 }
356
Alex Deucher4612dc92010-02-05 01:58:28 -0500357 tmp = RREG32(R300_DST_PIPE_CONFIG);
358 WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200359
360 WREG32(R300_RB2D_DSTCACHE_MODE,
361 R300_DC_AUTOFLUSH_ENABLE |
362 R300_DC_DC_DISABLE_IGNORE_PE);
363
364 if (r100_gui_wait_for_idle(rdev)) {
365 printk(KERN_WARNING "Failed to wait GUI idle while "
366 "programming pipes. Bad things might happen.\n");
367 }
368 if (r300_mc_wait_for_idle(rdev)) {
369 printk(KERN_WARNING "Failed to wait MC idle while "
370 "programming pipes. Bad things might happen.\n");
371 }
Alex Deucherf779b3e2009-08-19 19:11:39 -0400372 DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
373 rdev->num_gb_pipes, rdev->num_z_pipes);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200374}
375
Jerome Glissea2d07b72010-03-09 14:45:11 +0000376int r300_asic_reset(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200377{
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000378 struct r100_mc_save save;
379 u32 status, tmp;
Alex Deucher25b2ec5b2011-01-11 13:36:55 -0500380 int ret = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200381
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000382 status = RREG32(R_000E40_RBBM_STATUS);
383 if (!G_000E40_GUI_ACTIVE(status)) {
384 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200385 }
Alex Deucher25b2ec5b2011-01-11 13:36:55 -0500386 r100_mc_stop(rdev, &save);
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000387 status = RREG32(R_000E40_RBBM_STATUS);
Jerome Glisse225758d2010-03-09 14:45:10 +0000388 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000389 /* stop CP */
390 WREG32(RADEON_CP_CSQ_CNTL, 0);
391 tmp = RREG32(RADEON_CP_RB_CNTL);
392 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
393 WREG32(RADEON_CP_RB_RPTR_WR, 0);
394 WREG32(RADEON_CP_RB_WPTR, 0);
395 WREG32(RADEON_CP_RB_CNTL, tmp);
396 /* save PCI state */
397 pci_save_state(rdev->pdev);
398 /* disable bus mastering */
399 r100_bm_disable(rdev);
400 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
401 S_0000F0_SOFT_RESET_GA(1));
402 RREG32(R_0000F0_RBBM_SOFT_RESET);
403 mdelay(500);
404 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
405 mdelay(1);
406 status = RREG32(R_000E40_RBBM_STATUS);
407 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
408 /* resetting the CP seems to be problematic sometimes it end up
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300409 * hard locking the computer, but it's necessary for successful
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000410 * reset more test & playing is needed on R3XX/R4XX to find a
411 * reliable (if any solution)
412 */
413 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
414 RREG32(R_0000F0_RBBM_SOFT_RESET);
415 mdelay(500);
416 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
417 mdelay(1);
418 status = RREG32(R_000E40_RBBM_STATUS);
419 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000420 /* restore PCI & busmastering */
421 pci_restore_state(rdev->pdev);
422 r100_enable_bm(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200423 /* Check if GPU is idle */
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000424 if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
425 dev_err(rdev->dev, "failed to reset GPU\n");
Alex Deucher25b2ec5b2011-01-11 13:36:55 -0500426 ret = -1;
427 } else
428 dev_info(rdev->dev, "GPU reset succeed\n");
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000429 r100_mc_resume(rdev, &save);
Alex Deucher25b2ec5b2011-01-11 13:36:55 -0500430 return ret;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200431}
432
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200433/*
434 * r300,r350,rv350,rv380 VRAM info
435 */
Jerome Glissed594e462010-02-17 21:54:29 +0000436void r300_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200437{
Jerome Glisse8e361132010-02-18 14:23:49 +0000438 u64 base;
439 u32 tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200440
441 /* DDR for all card after R300 & IGP */
442 rdev->mc.vram_is_ddr = true;
443 tmp = RREG32(RADEON_MEM_CNTL);
Dave Airlie5ff55712010-02-05 13:57:03 +1000444 tmp &= R300_MEM_NUM_CHANNELS_MASK;
445 switch (tmp) {
446 case 0: rdev->mc.vram_width = 64; break;
447 case 1: rdev->mc.vram_width = 128; break;
448 case 2: rdev->mc.vram_width = 256; break;
449 default: rdev->mc.vram_width = 128; break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200450 }
Dave Airlie2a0f8912009-07-11 04:44:47 +1000451 r100_vram_init_sizes(rdev);
Jerome Glisse8e361132010-02-18 14:23:49 +0000452 base = rdev->mc.aper_base;
453 if (rdev->flags & RADEON_IS_IGP)
454 base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
455 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -0400456 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +0000457 if (!(rdev->flags & RADEON_IS_AGP))
458 radeon_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -0400459 radeon_update_bandwidth_info(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200460}
461
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200462void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
463{
464 uint32_t link_width_cntl, mask;
465
466 if (rdev->flags & RADEON_IS_IGP)
467 return;
468
469 if (!(rdev->flags & RADEON_IS_PCIE))
470 return;
471
472 /* FIXME wait for idle */
473
474 switch (lanes) {
475 case 0:
476 mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
477 break;
478 case 1:
479 mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
480 break;
481 case 2:
482 mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
483 break;
484 case 4:
485 mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
486 break;
487 case 8:
488 mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
489 break;
490 case 12:
491 mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
492 break;
493 case 16:
494 default:
495 mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
496 break;
497 }
498
499 link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
500
501 if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
502 (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
503 return;
504
505 link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
506 RADEON_PCIE_LC_RECONFIG_NOW |
507 RADEON_PCIE_LC_RECONFIG_LATER |
508 RADEON_PCIE_LC_SHORT_RECONFIG_EN);
509 link_width_cntl |= mask;
510 WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
511 WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
512 RADEON_PCIE_LC_RECONFIG_NOW));
513
514 /* wait for lane set to complete */
515 link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
516 while (link_width_cntl == 0xffffffff)
517 link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
518
519}
520
Alex Deucherc836a412009-12-23 10:07:50 -0500521int rv370_get_pcie_lanes(struct radeon_device *rdev)
522{
523 u32 link_width_cntl;
524
525 if (rdev->flags & RADEON_IS_IGP)
526 return 0;
527
528 if (!(rdev->flags & RADEON_IS_PCIE))
529 return 0;
530
531 /* FIXME wait for idle */
532
Alex Deucher3313e3d2011-01-06 18:49:34 -0500533 link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucherc836a412009-12-23 10:07:50 -0500534
535 switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
536 case RADEON_PCIE_LC_LINK_WIDTH_X0:
537 return 0;
538 case RADEON_PCIE_LC_LINK_WIDTH_X1:
539 return 1;
540 case RADEON_PCIE_LC_LINK_WIDTH_X2:
541 return 2;
542 case RADEON_PCIE_LC_LINK_WIDTH_X4:
543 return 4;
544 case RADEON_PCIE_LC_LINK_WIDTH_X8:
545 return 8;
546 case RADEON_PCIE_LC_LINK_WIDTH_X16:
547 default:
548 return 16;
549 }
550}
551
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200552#if defined(CONFIG_DEBUG_FS)
553static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
554{
555 struct drm_info_node *node = (struct drm_info_node *) m->private;
556 struct drm_device *dev = node->minor->dev;
557 struct radeon_device *rdev = dev->dev_private;
558 uint32_t tmp;
559
560 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
561 seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
562 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
563 seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
564 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
565 seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
566 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
567 seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
568 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
569 seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
570 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
571 seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
572 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
573 seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
574 return 0;
575}
576
577static struct drm_info_list rv370_pcie_gart_info_list[] = {
578 {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
579};
580#endif
581
Jerome Glisse207bf9e2009-09-30 15:35:32 +0200582static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200583{
584#if defined(CONFIG_DEBUG_FS)
585 return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
586#else
587 return 0;
588#endif
589}
590
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200591static int r300_packet0_check(struct radeon_cs_parser *p,
592 struct radeon_cs_packet *pkt,
593 unsigned idx, unsigned reg)
594{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200595 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +1000596 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200597 volatile uint32_t *ib;
Dave Airliee024e112009-06-24 09:48:08 +1000598 uint32_t tmp, tile_flags = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200599 unsigned i;
600 int r;
Dave Airlie513bcb42009-09-23 16:56:27 +1000601 u32 idx_value;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200602
Jerome Glissef2e39222012-05-09 15:35:02 +0200603 ib = p->ib.ptr;
Dave Airlie551ebd82009-09-01 15:25:57 +1000604 track = (struct r100_cs_track *)p->track;
Dave Airlie513bcb42009-09-23 16:56:27 +1000605 idx_value = radeon_get_ib_value(p, idx);
606
Jerome Glisse068a1172009-06-17 13:28:30 +0200607 switch(reg) {
Dave Airlie531369e2009-06-29 11:21:25 +1000608 case AVIVO_D1MODE_VLINE_START_END:
609 case RADEON_CRTC_GUI_TRIG_VLINE:
610 r = r100_cs_packet_parse_vline(p);
611 if (r) {
612 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
613 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -0500614 radeon_cs_dump_packet(p, pkt);
Dave Airlie531369e2009-06-29 11:21:25 +1000615 return r;
616 }
617 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200618 case RADEON_DST_PITCH_OFFSET:
619 case RADEON_SRC_PITCH_OFFSET:
Dave Airlie551ebd82009-09-01 15:25:57 +1000620 r = r100_reloc_pitch_offset(p, pkt, idx, reg);
621 if (r)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200622 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200623 break;
624 case R300_RB3D_COLOROFFSET0:
625 case R300_RB3D_COLOROFFSET1:
626 case R300_RB3D_COLOROFFSET2:
627 case R300_RB3D_COLOROFFSET3:
628 i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
Ilija Hadzic012e9762013-01-02 18:27:47 -0500629 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200630 if (r) {
631 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
632 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -0500633 radeon_cs_dump_packet(p, pkt);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200634 return r;
635 }
636 track->cb[i].robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +1000637 track->cb[i].offset = idx_value;
Marek Olšák40b4a752011-02-12 19:21:35 +0100638 track->cb_dirty = true;
Christian Königdf0af442014-03-03 12:38:08 +0100639 ib[idx] = idx_value + ((u32)reloc->gpu_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200640 break;
641 case R300_ZB_DEPTHOFFSET:
Ilija Hadzic012e9762013-01-02 18:27:47 -0500642 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200643 if (r) {
644 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
645 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -0500646 radeon_cs_dump_packet(p, pkt);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200647 return r;
648 }
649 track->zb.robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +1000650 track->zb.offset = idx_value;
Marek Olšák40b4a752011-02-12 19:21:35 +0100651 track->zb_dirty = true;
Christian Königdf0af442014-03-03 12:38:08 +0100652 ib[idx] = idx_value + ((u32)reloc->gpu_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200653 break;
654 case R300_TX_OFFSET_0:
655 case R300_TX_OFFSET_0+4:
656 case R300_TX_OFFSET_0+8:
657 case R300_TX_OFFSET_0+12:
658 case R300_TX_OFFSET_0+16:
659 case R300_TX_OFFSET_0+20:
660 case R300_TX_OFFSET_0+24:
661 case R300_TX_OFFSET_0+28:
662 case R300_TX_OFFSET_0+32:
663 case R300_TX_OFFSET_0+36:
664 case R300_TX_OFFSET_0+40:
665 case R300_TX_OFFSET_0+44:
666 case R300_TX_OFFSET_0+48:
667 case R300_TX_OFFSET_0+52:
668 case R300_TX_OFFSET_0+56:
669 case R300_TX_OFFSET_0+60:
Jerome Glisse068a1172009-06-17 13:28:30 +0200670 i = (reg - R300_TX_OFFSET_0) >> 2;
Ilija Hadzic012e9762013-01-02 18:27:47 -0500671 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200672 if (r) {
673 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
674 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -0500675 radeon_cs_dump_packet(p, pkt);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200676 return r;
677 }
Maciej Cencora6e726772009-12-15 23:13:08 +0100678
Jerome Glisse721604a2012-01-05 22:11:05 -0500679 if (p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS) {
Marek Olšáke70f2242011-10-25 01:38:45 +0200680 ib[idx] = (idx_value & 31) | /* keep the 1st 5 bits */
Christian Königdf0af442014-03-03 12:38:08 +0100681 ((idx_value & ~31) + (u32)reloc->gpu_offset);
Marek Olšáke70f2242011-10-25 01:38:45 +0200682 } else {
Christian Königdf0af442014-03-03 12:38:08 +0100683 if (reloc->tiling_flags & RADEON_TILING_MACRO)
Marek Olšáke70f2242011-10-25 01:38:45 +0200684 tile_flags |= R300_TXO_MACRO_TILE;
Christian Königdf0af442014-03-03 12:38:08 +0100685 if (reloc->tiling_flags & RADEON_TILING_MICRO)
Marek Olšáke70f2242011-10-25 01:38:45 +0200686 tile_flags |= R300_TXO_MICRO_TILE;
Christian Königdf0af442014-03-03 12:38:08 +0100687 else if (reloc->tiling_flags & RADEON_TILING_MICRO_SQUARE)
Marek Olšáke70f2242011-10-25 01:38:45 +0200688 tile_flags |= R300_TXO_MICRO_TILE_SQUARE;
Maciej Cencora6e726772009-12-15 23:13:08 +0100689
Christian Königdf0af442014-03-03 12:38:08 +0100690 tmp = idx_value + ((u32)reloc->gpu_offset);
Marek Olšáke70f2242011-10-25 01:38:45 +0200691 tmp |= tile_flags;
692 ib[idx] = tmp;
693 }
Jerome Glisse068a1172009-06-17 13:28:30 +0200694 track->textures[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +0100695 track->tex_dirty = true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200696 break;
697 /* Tracked registers */
Jerome Glisse068a1172009-06-17 13:28:30 +0200698 case 0x2084:
699 /* VAP_VF_CNTL */
Dave Airlie513bcb42009-09-23 16:56:27 +1000700 track->vap_vf_cntl = idx_value;
Jerome Glisse068a1172009-06-17 13:28:30 +0200701 break;
702 case 0x20B4:
703 /* VAP_VTX_SIZE */
Dave Airlie513bcb42009-09-23 16:56:27 +1000704 track->vtx_size = idx_value & 0x7F;
Jerome Glisse068a1172009-06-17 13:28:30 +0200705 break;
706 case 0x2134:
707 /* VAP_VF_MAX_VTX_INDX */
Dave Airlie513bcb42009-09-23 16:56:27 +1000708 track->max_indx = idx_value & 0x00FFFFFFUL;
Jerome Glisse068a1172009-06-17 13:28:30 +0200709 break;
Marek Olšákcae94b02010-02-21 21:24:15 +0100710 case 0x2088:
711 /* VAP_ALT_NUM_VERTICES - only valid on r500 */
712 if (p->rdev->family < CHIP_RV515)
713 goto fail;
714 track->vap_alt_nverts = idx_value & 0xFFFFFF;
715 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200716 case 0x43E4:
717 /* SC_SCISSOR1 */
Dave Airlie513bcb42009-09-23 16:56:27 +1000718 track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200719 if (p->rdev->family < CHIP_RV515) {
720 track->maxy -= 1440;
721 }
Marek Olšák40b4a752011-02-12 19:21:35 +0100722 track->cb_dirty = true;
723 track->zb_dirty = true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200724 break;
725 case 0x4E00:
726 /* RB3D_CCTL */
Marek Olšák9eba4a92011-01-05 05:46:48 +0100727 if ((idx_value & (1 << 10)) && /* CMASK_ENABLE */
728 p->rdev->cmask_filp != p->filp) {
729 DRM_ERROR("Invalid RB3D_CCTL: Cannot enable CMASK.\n");
730 return -EINVAL;
731 }
Dave Airlie513bcb42009-09-23 16:56:27 +1000732 track->num_cb = ((idx_value >> 5) & 0x3) + 1;
Marek Olšák40b4a752011-02-12 19:21:35 +0100733 track->cb_dirty = true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200734 break;
735 case 0x4E38:
736 case 0x4E3C:
737 case 0x4E40:
738 case 0x4E44:
739 /* RB3D_COLORPITCH0 */
740 /* RB3D_COLORPITCH1 */
741 /* RB3D_COLORPITCH2 */
742 /* RB3D_COLORPITCH3 */
Jerome Glisse721604a2012-01-05 22:11:05 -0500743 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
Ilija Hadzic012e9762013-01-02 18:27:47 -0500744 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Marek Olšáke70f2242011-10-25 01:38:45 +0200745 if (r) {
746 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
747 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -0500748 radeon_cs_dump_packet(p, pkt);
Marek Olšáke70f2242011-10-25 01:38:45 +0200749 return r;
750 }
751
Christian Königdf0af442014-03-03 12:38:08 +0100752 if (reloc->tiling_flags & RADEON_TILING_MACRO)
Marek Olšáke70f2242011-10-25 01:38:45 +0200753 tile_flags |= R300_COLOR_TILE_ENABLE;
Christian Königdf0af442014-03-03 12:38:08 +0100754 if (reloc->tiling_flags & RADEON_TILING_MICRO)
Marek Olšáke70f2242011-10-25 01:38:45 +0200755 tile_flags |= R300_COLOR_MICROTILE_ENABLE;
Christian Königdf0af442014-03-03 12:38:08 +0100756 else if (reloc->tiling_flags & RADEON_TILING_MICRO_SQUARE)
Marek Olšáke70f2242011-10-25 01:38:45 +0200757 tile_flags |= R300_COLOR_MICROTILE_SQUARE_ENABLE;
758
759 tmp = idx_value & ~(0x7 << 16);
760 tmp |= tile_flags;
761 ib[idx] = tmp;
Dave Airliee024e112009-06-24 09:48:08 +1000762 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200763 i = (reg - 0x4E38) >> 2;
Dave Airlie513bcb42009-09-23 16:56:27 +1000764 track->cb[i].pitch = idx_value & 0x3FFE;
765 switch (((idx_value >> 21) & 0xF)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200766 case 9:
767 case 11:
768 case 12:
769 track->cb[i].cpp = 1;
770 break;
771 case 3:
772 case 4:
773 case 13:
774 case 15:
775 track->cb[i].cpp = 2;
776 break;
Marek Olšák204663c2010-12-21 21:27:34 +0100777 case 5:
778 if (p->rdev->family < CHIP_RV515) {
779 DRM_ERROR("Invalid color buffer format (%d)!\n",
780 ((idx_value >> 21) & 0xF));
781 return -EINVAL;
782 }
783 /* Pass through. */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200784 case 6:
785 track->cb[i].cpp = 4;
786 break;
787 case 10:
788 track->cb[i].cpp = 8;
789 break;
790 case 7:
791 track->cb[i].cpp = 16;
792 break;
793 default:
794 DRM_ERROR("Invalid color buffer format (%d) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +1000795 ((idx_value >> 21) & 0xF));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200796 return -EINVAL;
797 }
Marek Olšák40b4a752011-02-12 19:21:35 +0100798 track->cb_dirty = true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200799 break;
800 case 0x4F00:
801 /* ZB_CNTL */
Dave Airlie513bcb42009-09-23 16:56:27 +1000802 if (idx_value & 2) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200803 track->z_enabled = true;
804 } else {
805 track->z_enabled = false;
806 }
Marek Olšák40b4a752011-02-12 19:21:35 +0100807 track->zb_dirty = true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200808 break;
809 case 0x4F10:
810 /* ZB_FORMAT */
Dave Airlie513bcb42009-09-23 16:56:27 +1000811 switch ((idx_value & 0xF)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200812 case 0:
813 case 1:
814 track->zb.cpp = 2;
815 break;
816 case 2:
817 track->zb.cpp = 4;
818 break;
819 default:
820 DRM_ERROR("Invalid z buffer format (%d) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +1000821 (idx_value & 0xF));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200822 return -EINVAL;
823 }
Marek Olšák40b4a752011-02-12 19:21:35 +0100824 track->zb_dirty = true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200825 break;
826 case 0x4F24:
827 /* ZB_DEPTHPITCH */
Jerome Glisse721604a2012-01-05 22:11:05 -0500828 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
Ilija Hadzic012e9762013-01-02 18:27:47 -0500829 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Marek Olšáke70f2242011-10-25 01:38:45 +0200830 if (r) {
831 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
832 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -0500833 radeon_cs_dump_packet(p, pkt);
Marek Olšáke70f2242011-10-25 01:38:45 +0200834 return r;
835 }
836
Christian Königdf0af442014-03-03 12:38:08 +0100837 if (reloc->tiling_flags & RADEON_TILING_MACRO)
Marek Olšáke70f2242011-10-25 01:38:45 +0200838 tile_flags |= R300_DEPTHMACROTILE_ENABLE;
Christian Königdf0af442014-03-03 12:38:08 +0100839 if (reloc->tiling_flags & RADEON_TILING_MICRO)
Marek Olšáke70f2242011-10-25 01:38:45 +0200840 tile_flags |= R300_DEPTHMICROTILE_TILED;
Christian Königdf0af442014-03-03 12:38:08 +0100841 else if (reloc->tiling_flags & RADEON_TILING_MICRO_SQUARE)
Marek Olšáke70f2242011-10-25 01:38:45 +0200842 tile_flags |= R300_DEPTHMICROTILE_TILED_SQUARE;
843
844 tmp = idx_value & ~(0x7 << 16);
845 tmp |= tile_flags;
846 ib[idx] = tmp;
Dave Airliee024e112009-06-24 09:48:08 +1000847 }
Dave Airlie513bcb42009-09-23 16:56:27 +1000848 track->zb.pitch = idx_value & 0x3FFC;
Marek Olšák40b4a752011-02-12 19:21:35 +0100849 track->zb_dirty = true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200850 break;
Jerome Glisse068a1172009-06-17 13:28:30 +0200851 case 0x4104:
Marek Olšák50183432011-02-14 01:01:09 +0100852 /* TX_ENABLE */
Jerome Glisse068a1172009-06-17 13:28:30 +0200853 for (i = 0; i < 16; i++) {
854 bool enabled;
855
Dave Airlie513bcb42009-09-23 16:56:27 +1000856 enabled = !!(idx_value & (1 << i));
Jerome Glisse068a1172009-06-17 13:28:30 +0200857 track->textures[i].enabled = enabled;
858 }
Marek Olšák40b4a752011-02-12 19:21:35 +0100859 track->tex_dirty = true;
Jerome Glisse068a1172009-06-17 13:28:30 +0200860 break;
861 case 0x44C0:
862 case 0x44C4:
863 case 0x44C8:
864 case 0x44CC:
865 case 0x44D0:
866 case 0x44D4:
867 case 0x44D8:
868 case 0x44DC:
869 case 0x44E0:
870 case 0x44E4:
871 case 0x44E8:
872 case 0x44EC:
873 case 0x44F0:
874 case 0x44F4:
875 case 0x44F8:
876 case 0x44FC:
877 /* TX_FORMAT1_[0-15] */
878 i = (reg - 0x44C0) >> 2;
Dave Airlie513bcb42009-09-23 16:56:27 +1000879 tmp = (idx_value >> 25) & 0x3;
Jerome Glisse068a1172009-06-17 13:28:30 +0200880 track->textures[i].tex_coord_type = tmp;
Dave Airlie513bcb42009-09-23 16:56:27 +1000881 switch ((idx_value & 0x1F)) {
Dave Airlie551ebd82009-09-01 15:25:57 +1000882 case R300_TX_FORMAT_X8:
883 case R300_TX_FORMAT_Y4X4:
884 case R300_TX_FORMAT_Z3Y3X2:
Jerome Glisse068a1172009-06-17 13:28:30 +0200885 track->textures[i].cpp = 1;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -0400886 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Jerome Glisse068a1172009-06-17 13:28:30 +0200887 break;
Dave Airlie551ebd82009-09-01 15:25:57 +1000888 case R300_TX_FORMAT_X16:
Marek Olšák16e4b8a2011-02-16 02:26:08 +0100889 case R300_TX_FORMAT_FL_I16:
Dave Airlie551ebd82009-09-01 15:25:57 +1000890 case R300_TX_FORMAT_Y8X8:
891 case R300_TX_FORMAT_Z5Y6X5:
892 case R300_TX_FORMAT_Z6Y5X5:
893 case R300_TX_FORMAT_W4Z4Y4X4:
894 case R300_TX_FORMAT_W1Z5Y5X5:
Dave Airlie551ebd82009-09-01 15:25:57 +1000895 case R300_TX_FORMAT_D3DMFT_CxV8U8:
896 case R300_TX_FORMAT_B8G8_B8G8:
897 case R300_TX_FORMAT_G8R8_G8B8:
Jerome Glisse068a1172009-06-17 13:28:30 +0200898 track->textures[i].cpp = 2;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -0400899 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Jerome Glisse068a1172009-06-17 13:28:30 +0200900 break;
Dave Airlie551ebd82009-09-01 15:25:57 +1000901 case R300_TX_FORMAT_Y16X16:
Marek Olšák16e4b8a2011-02-16 02:26:08 +0100902 case R300_TX_FORMAT_FL_I16A16:
Dave Airlie551ebd82009-09-01 15:25:57 +1000903 case R300_TX_FORMAT_Z11Y11X10:
904 case R300_TX_FORMAT_Z10Y11X11:
905 case R300_TX_FORMAT_W8Z8Y8X8:
906 case R300_TX_FORMAT_W2Z10Y10X10:
907 case 0x17:
908 case R300_TX_FORMAT_FL_I32:
909 case 0x1e:
Jerome Glisse068a1172009-06-17 13:28:30 +0200910 track->textures[i].cpp = 4;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -0400911 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Jerome Glisse068a1172009-06-17 13:28:30 +0200912 break;
Dave Airlie551ebd82009-09-01 15:25:57 +1000913 case R300_TX_FORMAT_W16Z16Y16X16:
914 case R300_TX_FORMAT_FL_R16G16B16A16:
915 case R300_TX_FORMAT_FL_I32A32:
Jerome Glisse068a1172009-06-17 13:28:30 +0200916 track->textures[i].cpp = 8;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -0400917 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Jerome Glisse068a1172009-06-17 13:28:30 +0200918 break;
Dave Airlie551ebd82009-09-01 15:25:57 +1000919 case R300_TX_FORMAT_FL_R32G32B32A32:
Jerome Glisse068a1172009-06-17 13:28:30 +0200920 track->textures[i].cpp = 16;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -0400921 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Jerome Glisse068a1172009-06-17 13:28:30 +0200922 break;
Dave Airlied785d782009-12-07 13:16:06 +1000923 case R300_TX_FORMAT_DXT1:
924 track->textures[i].cpp = 1;
925 track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
926 break;
Marek Olšák512889f2009-12-19 00:23:00 +0100927 case R300_TX_FORMAT_ATI2N:
928 if (p->rdev->family < CHIP_R420) {
929 DRM_ERROR("Invalid texture format %u\n",
930 (idx_value & 0x1F));
931 return -EINVAL;
932 }
933 /* The same rules apply as for DXT3/5. */
934 /* Pass through. */
Dave Airlied785d782009-12-07 13:16:06 +1000935 case R300_TX_FORMAT_DXT3:
936 case R300_TX_FORMAT_DXT5:
937 track->textures[i].cpp = 1;
938 track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
939 break;
Jerome Glisse068a1172009-06-17 13:28:30 +0200940 default:
941 DRM_ERROR("Invalid texture format %u\n",
Dave Airlie513bcb42009-09-23 16:56:27 +1000942 (idx_value & 0x1F));
Jerome Glisse068a1172009-06-17 13:28:30 +0200943 return -EINVAL;
Jerome Glisse068a1172009-06-17 13:28:30 +0200944 }
Marek Olšák40b4a752011-02-12 19:21:35 +0100945 track->tex_dirty = true;
Jerome Glisse068a1172009-06-17 13:28:30 +0200946 break;
947 case 0x4400:
948 case 0x4404:
949 case 0x4408:
950 case 0x440C:
951 case 0x4410:
952 case 0x4414:
953 case 0x4418:
954 case 0x441C:
955 case 0x4420:
956 case 0x4424:
957 case 0x4428:
958 case 0x442C:
959 case 0x4430:
960 case 0x4434:
961 case 0x4438:
962 case 0x443C:
963 /* TX_FILTER0_[0-15] */
964 i = (reg - 0x4400) >> 2;
Dave Airlie513bcb42009-09-23 16:56:27 +1000965 tmp = idx_value & 0x7;
Jerome Glisse068a1172009-06-17 13:28:30 +0200966 if (tmp == 2 || tmp == 4 || tmp == 6) {
967 track->textures[i].roundup_w = false;
968 }
Dave Airlie513bcb42009-09-23 16:56:27 +1000969 tmp = (idx_value >> 3) & 0x7;
Jerome Glisse068a1172009-06-17 13:28:30 +0200970 if (tmp == 2 || tmp == 4 || tmp == 6) {
971 track->textures[i].roundup_h = false;
972 }
Marek Olšák40b4a752011-02-12 19:21:35 +0100973 track->tex_dirty = true;
Jerome Glisse068a1172009-06-17 13:28:30 +0200974 break;
975 case 0x4500:
976 case 0x4504:
977 case 0x4508:
978 case 0x450C:
979 case 0x4510:
980 case 0x4514:
981 case 0x4518:
982 case 0x451C:
983 case 0x4520:
984 case 0x4524:
985 case 0x4528:
986 case 0x452C:
987 case 0x4530:
988 case 0x4534:
989 case 0x4538:
990 case 0x453C:
991 /* TX_FORMAT2_[0-15] */
992 i = (reg - 0x4500) >> 2;
Dave Airlie513bcb42009-09-23 16:56:27 +1000993 tmp = idx_value & 0x3FFF;
Jerome Glisse068a1172009-06-17 13:28:30 +0200994 track->textures[i].pitch = tmp + 1;
995 if (p->rdev->family >= CHIP_RV515) {
Dave Airlie513bcb42009-09-23 16:56:27 +1000996 tmp = ((idx_value >> 15) & 1) << 11;
Jerome Glisse068a1172009-06-17 13:28:30 +0200997 track->textures[i].width_11 = tmp;
Dave Airlie513bcb42009-09-23 16:56:27 +1000998 tmp = ((idx_value >> 16) & 1) << 11;
Jerome Glisse068a1172009-06-17 13:28:30 +0200999 track->textures[i].height_11 = tmp;
Marek Olšák512889f2009-12-19 00:23:00 +01001000
1001 /* ATI1N */
1002 if (idx_value & (1 << 14)) {
1003 /* The same rules apply as for DXT1. */
1004 track->textures[i].compress_format =
1005 R100_TRACK_COMP_DXT1;
1006 }
1007 } else if (idx_value & (1 << 14)) {
1008 DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
1009 return -EINVAL;
Jerome Glisse068a1172009-06-17 13:28:30 +02001010 }
Marek Olšák40b4a752011-02-12 19:21:35 +01001011 track->tex_dirty = true;
Jerome Glisse068a1172009-06-17 13:28:30 +02001012 break;
1013 case 0x4480:
1014 case 0x4484:
1015 case 0x4488:
1016 case 0x448C:
1017 case 0x4490:
1018 case 0x4494:
1019 case 0x4498:
1020 case 0x449C:
1021 case 0x44A0:
1022 case 0x44A4:
1023 case 0x44A8:
1024 case 0x44AC:
1025 case 0x44B0:
1026 case 0x44B4:
1027 case 0x44B8:
1028 case 0x44BC:
1029 /* TX_FORMAT0_[0-15] */
1030 i = (reg - 0x4480) >> 2;
Dave Airlie513bcb42009-09-23 16:56:27 +10001031 tmp = idx_value & 0x7FF;
Jerome Glisse068a1172009-06-17 13:28:30 +02001032 track->textures[i].width = tmp + 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001033 tmp = (idx_value >> 11) & 0x7FF;
Jerome Glisse068a1172009-06-17 13:28:30 +02001034 track->textures[i].height = tmp + 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001035 tmp = (idx_value >> 26) & 0xF;
Jerome Glisse068a1172009-06-17 13:28:30 +02001036 track->textures[i].num_levels = tmp;
Dave Airlie513bcb42009-09-23 16:56:27 +10001037 tmp = idx_value & (1 << 31);
Jerome Glisse068a1172009-06-17 13:28:30 +02001038 track->textures[i].use_pitch = !!tmp;
Dave Airlie513bcb42009-09-23 16:56:27 +10001039 tmp = (idx_value >> 22) & 0xF;
Jerome Glisse068a1172009-06-17 13:28:30 +02001040 track->textures[i].txdepth = tmp;
Marek Olšák40b4a752011-02-12 19:21:35 +01001041 track->tex_dirty = true;
Jerome Glisse068a1172009-06-17 13:28:30 +02001042 break;
Dave Airlie3f8befe2009-08-15 20:54:13 +10001043 case R300_ZB_ZPASS_ADDR:
Ilija Hadzic012e9762013-01-02 18:27:47 -05001044 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Dave Airlie3f8befe2009-08-15 20:54:13 +10001045 if (r) {
1046 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1047 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001048 radeon_cs_dump_packet(p, pkt);
Dave Airlie3f8befe2009-08-15 20:54:13 +10001049 return r;
1050 }
Christian Königdf0af442014-03-03 12:38:08 +01001051 ib[idx] = idx_value + ((u32)reloc->gpu_offset);
Dave Airlie3f8befe2009-08-15 20:54:13 +10001052 break;
Marek Olšák46c64d42009-12-17 06:02:28 +01001053 case 0x4e0c:
1054 /* RB3D_COLOR_CHANNEL_MASK */
1055 track->color_channel_mask = idx_value;
Marek Olšák40b4a752011-02-12 19:21:35 +01001056 track->cb_dirty = true;
Marek Olšák46c64d42009-12-17 06:02:28 +01001057 break;
Dave Airlieab9e1f52010-07-13 11:11:11 +10001058 case 0x43a4:
1059 /* SC_HYPERZ_EN */
1060 /* r300c emits this register - we need to disable hyperz for it
1061 * without complaining */
1062 if (p->rdev->hyperz_filp != p->filp) {
1063 if (idx_value & 0x1)
1064 ib[idx] = idx_value & ~1;
1065 }
1066 break;
1067 case 0x4f1c:
Marek Olšák46c64d42009-12-17 06:02:28 +01001068 /* ZB_BW_CNTL */
Marek Olšák797fd5b2010-04-13 02:33:36 +02001069 track->zb_cb_clear = !!(idx_value & (1 << 5));
Marek Olšák40b4a752011-02-12 19:21:35 +01001070 track->cb_dirty = true;
1071 track->zb_dirty = true;
Dave Airlieab9e1f52010-07-13 11:11:11 +10001072 if (p->rdev->hyperz_filp != p->filp) {
1073 if (idx_value & (R300_HIZ_ENABLE |
1074 R300_RD_COMP_ENABLE |
1075 R300_WR_COMP_ENABLE |
1076 R300_FAST_FILL_ENABLE))
1077 goto fail;
1078 }
Marek Olšák46c64d42009-12-17 06:02:28 +01001079 break;
1080 case 0x4e04:
1081 /* RB3D_BLENDCNTL */
1082 track->blend_read_enable = !!(idx_value & (1 << 2));
Marek Olšák40b4a752011-02-12 19:21:35 +01001083 track->cb_dirty = true;
Marek Olšák46c64d42009-12-17 06:02:28 +01001084 break;
Marek Olšákfff1ce42011-02-14 01:01:10 +01001085 case R300_RB3D_AARESOLVE_OFFSET:
Ilija Hadzic012e9762013-01-02 18:27:47 -05001086 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Marek Olšákfff1ce42011-02-14 01:01:10 +01001087 if (r) {
1088 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1089 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001090 radeon_cs_dump_packet(p, pkt);
Marek Olšákfff1ce42011-02-14 01:01:10 +01001091 return r;
1092 }
1093 track->aa.robj = reloc->robj;
1094 track->aa.offset = idx_value;
1095 track->aa_dirty = true;
Christian Königdf0af442014-03-03 12:38:08 +01001096 ib[idx] = idx_value + ((u32)reloc->gpu_offset);
Marek Olšákfff1ce42011-02-14 01:01:10 +01001097 break;
1098 case R300_RB3D_AARESOLVE_PITCH:
1099 track->aa.pitch = idx_value & 0x3FFE;
1100 track->aa_dirty = true;
1101 break;
1102 case R300_RB3D_AARESOLVE_CTL:
1103 track->aaresolve = idx_value & 0x1;
1104 track->aa_dirty = true;
1105 break;
Dave Airlieab9e1f52010-07-13 11:11:11 +10001106 case 0x4f30: /* ZB_MASK_OFFSET */
1107 case 0x4f34: /* ZB_ZMASK_PITCH */
1108 case 0x4f44: /* ZB_HIZ_OFFSET */
1109 case 0x4f54: /* ZB_HIZ_PITCH */
1110 if (idx_value && (p->rdev->hyperz_filp != p->filp))
1111 goto fail;
1112 break;
1113 case 0x4028:
1114 if (idx_value && (p->rdev->hyperz_filp != p->filp))
1115 goto fail;
1116 /* GB_Z_PEQ_CONFIG */
1117 if (p->rdev->family >= CHIP_RV350)
1118 break;
1119 goto fail;
1120 break;
Dave Airlie3f8befe2009-08-15 20:54:13 +10001121 case 0x4be8:
1122 /* valid register only on RV530 */
1123 if (p->rdev->family == CHIP_RV530)
1124 break;
1125 /* fallthrough do not move */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001126 default:
Marek Olšákcae94b02010-02-21 21:24:15 +01001127 goto fail;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001128 }
1129 return 0;
Marek Olšákcae94b02010-02-21 21:24:15 +01001130fail:
Dave Airlieab9e1f52010-07-13 11:11:11 +10001131 printk(KERN_ERR "Forbidden register 0x%04X in cs at %d (val=%08x)\n",
1132 reg, idx, idx_value);
Marek Olšákcae94b02010-02-21 21:24:15 +01001133 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001134}
1135
1136static int r300_packet3_check(struct radeon_cs_parser *p,
1137 struct radeon_cs_packet *pkt)
1138{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001139 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +10001140 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001141 volatile uint32_t *ib;
1142 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001143 int r;
1144
Jerome Glissef2e39222012-05-09 15:35:02 +02001145 ib = p->ib.ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001146 idx = pkt->idx + 1;
Dave Airlie551ebd82009-09-01 15:25:57 +10001147 track = (struct r100_cs_track *)p->track;
Jerome Glisse068a1172009-06-17 13:28:30 +02001148 switch(pkt->opcode) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001149 case PACKET3_3D_LOAD_VBPNTR:
Dave Airlie513bcb42009-09-23 16:56:27 +10001150 r = r100_packet3_load_vbpntr(p, pkt, idx);
1151 if (r)
1152 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001153 break;
1154 case PACKET3_INDX_BUFFER:
Ilija Hadzic012e9762013-01-02 18:27:47 -05001155 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001156 if (r) {
1157 DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001158 radeon_cs_dump_packet(p, pkt);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001159 return r;
1160 }
Christian Königdf0af442014-03-03 12:38:08 +01001161 ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset);
Jerome Glisse068a1172009-06-17 13:28:30 +02001162 r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1163 if (r) {
1164 return r;
1165 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001166 break;
1167 /* Draw packet */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001168 case PACKET3_3D_DRAW_IMMD:
Jerome Glisse068a1172009-06-17 13:28:30 +02001169 /* Number of dwords is vtx_size * (num_vertices - 1)
1170 * PRIM_WALK must be equal to 3 vertex data in embedded
1171 * in cmd stream */
Dave Airlie513bcb42009-09-23 16:56:27 +10001172 if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
Jerome Glisse068a1172009-06-17 13:28:30 +02001173 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1174 return -EINVAL;
1175 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001176 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Jerome Glisse068a1172009-06-17 13:28:30 +02001177 track->immd_dwords = pkt->count - 1;
Dave Airlie551ebd82009-09-01 15:25:57 +10001178 r = r100_cs_track_check(p->rdev, track);
Jerome Glisse068a1172009-06-17 13:28:30 +02001179 if (r) {
1180 return r;
1181 }
1182 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001183 case PACKET3_3D_DRAW_IMMD_2:
Jerome Glisse068a1172009-06-17 13:28:30 +02001184 /* Number of dwords is vtx_size * (num_vertices - 1)
1185 * PRIM_WALK must be equal to 3 vertex data in embedded
1186 * in cmd stream */
Dave Airlie513bcb42009-09-23 16:56:27 +10001187 if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
Jerome Glisse068a1172009-06-17 13:28:30 +02001188 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1189 return -EINVAL;
1190 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001191 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Jerome Glisse068a1172009-06-17 13:28:30 +02001192 track->immd_dwords = pkt->count;
Dave Airlie551ebd82009-09-01 15:25:57 +10001193 r = r100_cs_track_check(p->rdev, track);
Jerome Glisse068a1172009-06-17 13:28:30 +02001194 if (r) {
1195 return r;
1196 }
1197 break;
1198 case PACKET3_3D_DRAW_VBUF:
Dave Airlie513bcb42009-09-23 16:56:27 +10001199 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001200 r = r100_cs_track_check(p->rdev, track);
Jerome Glisse068a1172009-06-17 13:28:30 +02001201 if (r) {
1202 return r;
1203 }
1204 break;
1205 case PACKET3_3D_DRAW_VBUF_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001206 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001207 r = r100_cs_track_check(p->rdev, track);
Jerome Glisse068a1172009-06-17 13:28:30 +02001208 if (r) {
1209 return r;
1210 }
1211 break;
1212 case PACKET3_3D_DRAW_INDX:
Dave Airlie513bcb42009-09-23 16:56:27 +10001213 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001214 r = r100_cs_track_check(p->rdev, track);
Jerome Glisse068a1172009-06-17 13:28:30 +02001215 if (r) {
1216 return r;
1217 }
1218 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001219 case PACKET3_3D_DRAW_INDX_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001220 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001221 r = r100_cs_track_check(p->rdev, track);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001222 if (r) {
1223 return r;
1224 }
1225 break;
Dave Airlieab9e1f52010-07-13 11:11:11 +10001226 case PACKET3_3D_CLEAR_HIZ:
1227 case PACKET3_3D_CLEAR_ZMASK:
1228 if (p->rdev->hyperz_filp != p->filp)
1229 return -EINVAL;
1230 break;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001231 case PACKET3_3D_CLEAR_CMASK:
1232 if (p->rdev->cmask_filp != p->filp)
1233 return -EINVAL;
1234 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001235 case PACKET3_NOP:
1236 break;
1237 default:
1238 DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
1239 return -EINVAL;
1240 }
1241 return 0;
1242}
1243
1244int r300_cs_parse(struct radeon_cs_parser *p)
1245{
1246 struct radeon_cs_packet pkt;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001247 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001248 int r;
1249
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001250 track = kzalloc(sizeof(*track), GFP_KERNEL);
Kulikov Vasiliybbb642f2010-07-16 20:13:33 +04001251 if (track == NULL)
1252 return -ENOMEM;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001253 r100_cs_track_clear(p->rdev, track);
1254 p->track = track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001255 do {
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05001256 r = radeon_cs_packet_parse(p, &pkt, p->idx);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001257 if (r) {
1258 return r;
1259 }
1260 p->idx += pkt.count + 2;
1261 switch (pkt.type) {
Ilija Hadzic4e872ae2013-01-02 18:27:48 -05001262 case RADEON_PACKET_TYPE0:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001263 r = r100_cs_parse_packet0(p, &pkt,
Jerome Glisse068a1172009-06-17 13:28:30 +02001264 p->rdev->config.r300.reg_safe_bm,
1265 p->rdev->config.r300.reg_safe_bm_size,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001266 &r300_packet0_check);
1267 break;
Ilija Hadzic4e872ae2013-01-02 18:27:48 -05001268 case RADEON_PACKET_TYPE2:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001269 break;
Ilija Hadzic4e872ae2013-01-02 18:27:48 -05001270 case RADEON_PACKET_TYPE3:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001271 r = r300_packet3_check(p, &pkt);
1272 break;
1273 default:
1274 DRM_ERROR("Unknown packet type %d !\n", pkt.type);
1275 return -EINVAL;
1276 }
1277 if (r) {
1278 return r;
1279 }
1280 } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
1281 return 0;
1282}
Jerome Glisse068a1172009-06-17 13:28:30 +02001283
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001284void r300_set_reg_safe(struct radeon_device *rdev)
Jerome Glisse068a1172009-06-17 13:28:30 +02001285{
1286 rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
1287 rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001288}
1289
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001290void r300_mc_program(struct radeon_device *rdev)
1291{
1292 struct r100_mc_save save;
1293 int r;
1294
1295 r = r100_debugfs_mc_info_init(rdev);
1296 if (r) {
1297 dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
1298 }
1299
1300 /* Stops all mc clients */
1301 r100_mc_stop(rdev, &save);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001302 if (rdev->flags & RADEON_IS_AGP) {
1303 WREG32(R_00014C_MC_AGP_LOCATION,
1304 S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
1305 S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
1306 WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
1307 WREG32(R_00015C_AGP_BASE_2,
1308 upper_32_bits(rdev->mc.agp_base) & 0xff);
1309 } else {
1310 WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
1311 WREG32(R_000170_AGP_BASE, 0);
1312 WREG32(R_00015C_AGP_BASE_2, 0);
1313 }
1314 /* Wait for mc idle */
1315 if (r300_mc_wait_for_idle(rdev))
1316 DRM_INFO("Failed to wait MC idle before programming MC.\n");
1317 /* Program MC, should be a 32bits limited address space */
1318 WREG32(R_000148_MC_FB_LOCATION,
1319 S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
1320 S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
1321 r100_mc_resume(rdev, &save);
1322}
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001323
1324void r300_clock_startup(struct radeon_device *rdev)
1325{
1326 u32 tmp;
1327
1328 if (radeon_dynclks != -1 && radeon_dynclks)
1329 radeon_legacy_set_clock_gating(rdev, 1);
1330 /* We need to force on some of the block */
1331 tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
1332 tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
1333 if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
1334 tmp |= S_00000D_FORCE_VAP(1);
1335 WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
1336}
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001337
1338static int r300_startup(struct radeon_device *rdev)
1339{
1340 int r;
1341
Alex Deucher92cde002009-12-04 10:55:12 -05001342 /* set common regs */
1343 r100_set_common_regs(rdev);
1344 /* program mc */
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001345 r300_mc_program(rdev);
1346 /* Resume clock */
1347 r300_clock_startup(rdev);
1348 /* Initialize GPU configuration (# pipes, ...) */
1349 r300_gpu_init(rdev);
1350 /* Initialize GART (initialize after TTM so we can allocate
1351 * memory through TTM but finalize after TTM) */
1352 if (rdev->flags & RADEON_IS_PCIE) {
1353 r = rv370_pcie_gart_enable(rdev);
1354 if (r)
1355 return r;
1356 }
Dave Airlie17e15b02009-11-05 15:36:53 +10001357
1358 if (rdev->family == CHIP_R300 ||
1359 rdev->family == CHIP_R350 ||
1360 rdev->family == CHIP_RV350)
1361 r100_enable_bm(rdev);
1362
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001363 if (rdev->flags & RADEON_IS_PCI) {
1364 r = r100_pci_gart_enable(rdev);
1365 if (r)
1366 return r;
1367 }
Alex Deucher724c80e2010-08-27 18:25:25 -04001368
1369 /* allocate wb buffer */
1370 r = radeon_wb_init(rdev);
1371 if (r)
1372 return r;
1373
Jerome Glisse30eb77f2011-11-20 20:45:34 +00001374 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
1375 if (r) {
1376 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
1377 return r;
1378 }
1379
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001380 /* Enable IRQ */
Adis Hamziće49f3952013-06-02 16:47:54 +02001381 if (!rdev->irq.installed) {
1382 r = radeon_irq_kms_init(rdev);
1383 if (r)
1384 return r;
1385 }
1386
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001387 r100_irq_set(rdev);
Jerome Glissecafe6602010-01-07 12:39:21 +01001388 rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001389 /* 1M ring buffer */
1390 r = r100_cp_init(rdev, 1024 * 1024);
1391 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +01001392 dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001393 return r;
1394 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05001395
Christian König2898c342012-07-05 11:55:34 +02001396 r = radeon_ib_pool_init(rdev);
1397 if (r) {
1398 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05001399 return r;
Christian König2898c342012-07-05 11:55:34 +02001400 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05001401
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001402 return 0;
1403}
1404
1405int r300_resume(struct radeon_device *rdev)
1406{
Jerome Glisse6b7746e2012-02-20 17:57:20 -05001407 int r;
1408
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001409 /* Make sur GART are not working */
1410 if (rdev->flags & RADEON_IS_PCIE)
1411 rv370_pcie_gart_disable(rdev);
1412 if (rdev->flags & RADEON_IS_PCI)
1413 r100_pci_gart_disable(rdev);
1414 /* Resume clock before doing reset */
1415 r300_clock_startup(rdev);
1416 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00001417 if (radeon_asic_reset(rdev)) {
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001418 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
1419 RREG32(R_000E40_RBBM_STATUS),
1420 RREG32(R_0007C0_CP_STAT));
1421 }
1422 /* post */
1423 radeon_combios_asic_init(rdev->ddev);
1424 /* Resume clock after posting */
1425 r300_clock_startup(rdev);
Dave Airlie550e2d92009-12-09 14:15:38 +10001426 /* Initialize surface registers */
1427 radeon_surface_init(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05001428
1429 rdev->accel_working = true;
Jerome Glisse6b7746e2012-02-20 17:57:20 -05001430 r = r300_startup(rdev);
1431 if (r) {
1432 rdev->accel_working = false;
1433 }
1434 return r;
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001435}
1436
1437int r300_suspend(struct radeon_device *rdev)
1438{
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001439 radeon_pm_suspend(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001440 r100_cp_disable(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001441 radeon_wb_disable(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001442 r100_irq_disable(rdev);
1443 if (rdev->flags & RADEON_IS_PCIE)
1444 rv370_pcie_gart_disable(rdev);
1445 if (rdev->flags & RADEON_IS_PCI)
1446 r100_pci_gart_disable(rdev);
1447 return 0;
1448}
1449
1450void r300_fini(struct radeon_device *rdev)
1451{
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001452 radeon_pm_fini(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001453 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001454 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02001455 radeon_ib_pool_fini(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001456 radeon_gem_fini(rdev);
1457 if (rdev->flags & RADEON_IS_PCIE)
1458 rv370_pcie_gart_fini(rdev);
1459 if (rdev->flags & RADEON_IS_PCI)
1460 r100_pci_gart_fini(rdev);
Jerome Glissed0269ed2010-01-07 16:08:32 +01001461 radeon_agp_fini(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001462 radeon_irq_kms_fini(rdev);
1463 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01001464 radeon_bo_fini(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001465 radeon_atombios_fini(rdev);
1466 kfree(rdev->bios);
1467 rdev->bios = NULL;
1468}
1469
1470int r300_init(struct radeon_device *rdev)
1471{
1472 int r;
1473
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001474 /* Disable VGA */
1475 r100_vga_render_disable(rdev);
1476 /* Initialize scratch registers */
1477 radeon_scratch_init(rdev);
1478 /* Initialize surface registers */
1479 radeon_surface_init(rdev);
1480 /* TODO: disable VGA need to use VGA request */
Dave Airlie4c712e62010-07-15 12:13:50 +10001481 /* restore some register to sane defaults */
1482 r100_restore_sanity(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001483 /* BIOS*/
1484 if (!radeon_get_bios(rdev)) {
1485 if (ASIC_IS_AVIVO(rdev))
1486 return -EINVAL;
1487 }
1488 if (rdev->is_atom_bios) {
1489 dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
1490 return -EINVAL;
1491 } else {
1492 r = radeon_combios_init(rdev);
1493 if (r)
1494 return r;
1495 }
1496 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00001497 if (radeon_asic_reset(rdev)) {
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001498 dev_warn(rdev->dev,
1499 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
1500 RREG32(R_000E40_RBBM_STATUS),
1501 RREG32(R_0007C0_CP_STAT));
1502 }
1503 /* check if cards are posted or not */
Dave Airlie72542d72009-12-01 14:06:31 +10001504 if (radeon_boot_test_post_card(rdev) == false)
1505 return -EINVAL;
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001506 /* Set asic errata */
1507 r300_errata(rdev);
1508 /* Initialize clocks */
1509 radeon_get_clock_info(rdev->ddev);
Jerome Glissed594e462010-02-17 21:54:29 +00001510 /* initialize AGP */
1511 if (rdev->flags & RADEON_IS_AGP) {
1512 r = radeon_agp_init(rdev);
1513 if (r) {
1514 radeon_agp_disable(rdev);
1515 }
1516 }
1517 /* initialize memory controller */
1518 r300_mc_init(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001519 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00001520 r = radeon_fence_driver_init(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001521 if (r)
1522 return r;
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001523 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01001524 r = radeon_bo_init(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001525 if (r)
1526 return r;
1527 if (rdev->flags & RADEON_IS_PCIE) {
1528 r = rv370_pcie_gart_init(rdev);
1529 if (r)
1530 return r;
1531 }
1532 if (rdev->flags & RADEON_IS_PCI) {
1533 r = r100_pci_gart_init(rdev);
1534 if (r)
1535 return r;
1536 }
1537 r300_set_reg_safe(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05001538
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001539 /* Initialize power management */
1540 radeon_pm_init(rdev);
1541
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001542 rdev->accel_working = true;
1543 r = r300_startup(rdev);
1544 if (r) {
Michael Witten0dc5d4f2012-04-30 17:21:51 +00001545 /* Something went wrong with the accel init, so stop accel */
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001546 dev_err(rdev->dev, "Disabling GPU acceleration\n");
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001547 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001548 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02001549 radeon_ib_pool_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01001550 radeon_irq_kms_fini(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001551 if (rdev->flags & RADEON_IS_PCIE)
1552 rv370_pcie_gart_fini(rdev);
1553 if (rdev->flags & RADEON_IS_PCI)
1554 r100_pci_gart_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01001555 radeon_agp_fini(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001556 rdev->accel_working = false;
1557 }
1558 return 0;
1559}