Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2013 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Brad Volkin <bradley.d.volkin@intel.com> |
| 25 | * |
| 26 | */ |
| 27 | |
| 28 | #include "i915_drv.h" |
| 29 | |
| 30 | /** |
Daniel Vetter | 122b250 | 2014-04-25 16:59:00 +0200 | [diff] [blame] | 31 | * DOC: batch buffer command parser |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 32 | * |
| 33 | * Motivation: |
| 34 | * Certain OpenGL features (e.g. transform feedback, performance monitoring) |
| 35 | * require userspace code to submit batches containing commands such as |
| 36 | * MI_LOAD_REGISTER_IMM to access various registers. Unfortunately, some |
| 37 | * generations of the hardware will noop these commands in "unsecure" batches |
| 38 | * (which includes all userspace batches submitted via i915) even though the |
| 39 | * commands may be safe and represent the intended programming model of the |
| 40 | * device. |
| 41 | * |
| 42 | * The software command parser is similar in operation to the command parsing |
| 43 | * done in hardware for unsecure batches. However, the software parser allows |
| 44 | * some operations that would be noop'd by hardware, if the parser determines |
| 45 | * the operation is safe, and submits the batch as "secure" to prevent hardware |
| 46 | * parsing. |
| 47 | * |
| 48 | * Threats: |
| 49 | * At a high level, the hardware (and software) checks attempt to prevent |
| 50 | * granting userspace undue privileges. There are three categories of privilege. |
| 51 | * |
| 52 | * First, commands which are explicitly defined as privileged or which should |
| 53 | * only be used by the kernel driver. The parser generally rejects such |
| 54 | * commands, though it may allow some from the drm master process. |
| 55 | * |
| 56 | * Second, commands which access registers. To support correct/enhanced |
| 57 | * userspace functionality, particularly certain OpenGL extensions, the parser |
| 58 | * provides a whitelist of registers which userspace may safely access (for both |
| 59 | * normal and drm master processes). |
| 60 | * |
| 61 | * Third, commands which access privileged memory (i.e. GGTT, HWS page, etc). |
| 62 | * The parser always rejects such commands. |
| 63 | * |
| 64 | * The majority of the problematic commands fall in the MI_* range, with only a |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 65 | * few specific commands on each engine (e.g. PIPE_CONTROL and MI_FLUSH_DW). |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 66 | * |
| 67 | * Implementation: |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 68 | * Each engine maintains tables of commands and registers which the parser |
| 69 | * uses in scanning batch buffers submitted to that engine. |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 70 | * |
| 71 | * Since the set of commands that the parser must check for is significantly |
| 72 | * smaller than the number of commands supported, the parser tables contain only |
| 73 | * those commands required by the parser. This generally works because command |
| 74 | * opcode ranges have standard command length encodings. So for commands that |
| 75 | * the parser does not need to check, it can easily skip them. This is |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 76 | * implemented via a per-engine length decoding vfunc. |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 77 | * |
| 78 | * Unfortunately, there are a number of commands that do not follow the standard |
| 79 | * length encoding for their opcode range, primarily amongst the MI_* commands. |
| 80 | * To handle this, the parser provides a way to define explicit "skip" entries |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 81 | * in the per-engine command tables. |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 82 | * |
| 83 | * Other command table entries map fairly directly to high level categories |
| 84 | * mentioned above: rejected, master-only, register whitelist. The parser |
| 85 | * implements a number of checks, including the privileged memory checks, via a |
| 86 | * general bitmasking mechanism. |
| 87 | */ |
| 88 | |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 89 | #define STD_MI_OPCODE_MASK 0xFF800000 |
| 90 | #define STD_3D_OPCODE_MASK 0xFFFF0000 |
| 91 | #define STD_2D_OPCODE_MASK 0xFFC00000 |
| 92 | #define STD_MFX_OPCODE_MASK 0xFFFF0000 |
| 93 | |
| 94 | #define CMD(op, opm, f, lm, fl, ...) \ |
| 95 | { \ |
| 96 | .flags = (fl) | ((f) ? CMD_DESC_FIXED : 0), \ |
Arun Siluvery | f1afe24 | 2015-08-04 16:22:20 +0100 | [diff] [blame] | 97 | .cmd = { (op), (opm) }, \ |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 98 | .length = { (lm) }, \ |
| 99 | __VA_ARGS__ \ |
| 100 | } |
| 101 | |
| 102 | /* Convenience macros to compress the tables */ |
| 103 | #define SMI STD_MI_OPCODE_MASK |
| 104 | #define S3D STD_3D_OPCODE_MASK |
| 105 | #define S2D STD_2D_OPCODE_MASK |
| 106 | #define SMFX STD_MFX_OPCODE_MASK |
| 107 | #define F true |
| 108 | #define S CMD_DESC_SKIP |
| 109 | #define R CMD_DESC_REJECT |
| 110 | #define W CMD_DESC_REGISTER |
| 111 | #define B CMD_DESC_BITMASK |
| 112 | #define M CMD_DESC_MASTER |
| 113 | |
| 114 | /* Command Mask Fixed Len Action |
| 115 | ---------------------------------------------------------- */ |
| 116 | static const struct drm_i915_cmd_descriptor common_cmds[] = { |
| 117 | CMD( MI_NOOP, SMI, F, 1, S ), |
Brad Volkin | b18b396 | 2014-02-18 10:15:53 -0800 | [diff] [blame] | 118 | CMD( MI_USER_INTERRUPT, SMI, F, 1, R ), |
Brad Volkin | 17c1eb1 | 2014-02-18 10:15:49 -0800 | [diff] [blame] | 119 | CMD( MI_WAIT_FOR_EVENT, SMI, F, 1, M ), |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 120 | CMD( MI_ARB_CHECK, SMI, F, 1, S ), |
| 121 | CMD( MI_REPORT_HEAD, SMI, F, 1, S ), |
| 122 | CMD( MI_SUSPEND_FLUSH, SMI, F, 1, S ), |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 123 | CMD( MI_SEMAPHORE_MBOX, SMI, !F, 0xFF, R ), |
| 124 | CMD( MI_STORE_DWORD_INDEX, SMI, !F, 0xFF, R ), |
Brad Volkin | f0a346b | 2014-02-18 10:15:52 -0800 | [diff] [blame] | 125 | CMD( MI_LOAD_REGISTER_IMM(1), SMI, !F, 0xFF, W, |
Francisco Jerez | 6a65c5b | 2015-05-29 16:44:13 +0300 | [diff] [blame] | 126 | .reg = { .offset = 1, .mask = 0x007FFFFC, .step = 2 } ), |
Chris Wilson | 614f4ad | 2015-09-02 12:29:40 +0100 | [diff] [blame] | 127 | CMD( MI_STORE_REGISTER_MEM, SMI, F, 3, W | B, |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 128 | .reg = { .offset = 1, .mask = 0x007FFFFC }, |
| 129 | .bits = {{ |
| 130 | .offset = 0, |
| 131 | .mask = MI_GLOBAL_GTT, |
| 132 | .expected = 0, |
| 133 | }}, ), |
Chris Wilson | 614f4ad | 2015-09-02 12:29:40 +0100 | [diff] [blame] | 134 | CMD( MI_LOAD_REGISTER_MEM, SMI, F, 3, W | B, |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 135 | .reg = { .offset = 1, .mask = 0x007FFFFC }, |
| 136 | .bits = {{ |
| 137 | .offset = 0, |
| 138 | .mask = MI_GLOBAL_GTT, |
| 139 | .expected = 0, |
| 140 | }}, ), |
Brad Volkin | 42c7156 | 2014-10-16 12:24:42 -0700 | [diff] [blame] | 141 | /* |
| 142 | * MI_BATCH_BUFFER_START requires some special handling. It's not |
| 143 | * really a 'skip' action but it doesn't seem like it's worth adding |
| 144 | * a new action. See i915_parse_cmds(). |
| 145 | */ |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 146 | CMD( MI_BATCH_BUFFER_START, SMI, !F, 0xFF, S ), |
| 147 | }; |
| 148 | |
| 149 | static const struct drm_i915_cmd_descriptor render_cmds[] = { |
| 150 | CMD( MI_FLUSH, SMI, F, 1, S ), |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 151 | CMD( MI_ARB_ON_OFF, SMI, F, 1, R ), |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 152 | CMD( MI_PREDICATE, SMI, F, 1, S ), |
| 153 | CMD( MI_TOPOLOGY_FILTER, SMI, F, 1, S ), |
Michael H. Nguyen | 86ef630 | 2014-11-21 09:35:36 -0800 | [diff] [blame] | 154 | CMD( MI_SET_APPID, SMI, F, 1, S ), |
Hanno Böck | 9f58582 | 2015-07-29 10:29:58 +0200 | [diff] [blame] | 155 | CMD( MI_DISPLAY_FLIP, SMI, !F, 0xFF, R ), |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 156 | CMD( MI_SET_CONTEXT, SMI, !F, 0xFF, R ), |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 157 | CMD( MI_URB_CLEAR, SMI, !F, 0xFF, S ), |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 158 | CMD( MI_STORE_DWORD_IMM, SMI, !F, 0x3F, B, |
| 159 | .bits = {{ |
| 160 | .offset = 0, |
| 161 | .mask = MI_GLOBAL_GTT, |
| 162 | .expected = 0, |
| 163 | }}, ), |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 164 | CMD( MI_UPDATE_GTT, SMI, !F, 0xFF, R ), |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 165 | CMD( MI_CLFLUSH, SMI, !F, 0x3FF, B, |
| 166 | .bits = {{ |
| 167 | .offset = 0, |
| 168 | .mask = MI_GLOBAL_GTT, |
| 169 | .expected = 0, |
| 170 | }}, ), |
| 171 | CMD( MI_REPORT_PERF_COUNT, SMI, !F, 0x3F, B, |
| 172 | .bits = {{ |
| 173 | .offset = 1, |
| 174 | .mask = MI_REPORT_PERF_COUNT_GGTT, |
| 175 | .expected = 0, |
| 176 | }}, ), |
| 177 | CMD( MI_CONDITIONAL_BATCH_BUFFER_END, SMI, !F, 0xFF, B, |
| 178 | .bits = {{ |
| 179 | .offset = 0, |
| 180 | .mask = MI_GLOBAL_GTT, |
| 181 | .expected = 0, |
| 182 | }}, ), |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 183 | CMD( GFX_OP_3DSTATE_VF_STATISTICS, S3D, F, 1, S ), |
| 184 | CMD( PIPELINE_SELECT, S3D, F, 1, S ), |
Brad Volkin | f0a346b | 2014-02-18 10:15:52 -0800 | [diff] [blame] | 185 | CMD( MEDIA_VFE_STATE, S3D, !F, 0xFFFF, B, |
| 186 | .bits = {{ |
| 187 | .offset = 2, |
| 188 | .mask = MEDIA_VFE_STATE_MMIO_ACCESS_MASK, |
| 189 | .expected = 0, |
| 190 | }}, ), |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 191 | CMD( GPGPU_OBJECT, S3D, !F, 0xFF, S ), |
| 192 | CMD( GPGPU_WALKER, S3D, !F, 0xFF, S ), |
| 193 | CMD( GFX_OP_3DSTATE_SO_DECL_LIST, S3D, !F, 0x1FF, S ), |
Brad Volkin | f0a346b | 2014-02-18 10:15:52 -0800 | [diff] [blame] | 194 | CMD( GFX_OP_PIPE_CONTROL(5), S3D, !F, 0xFF, B, |
| 195 | .bits = {{ |
| 196 | .offset = 1, |
Brad Volkin | b18b396 | 2014-02-18 10:15:53 -0800 | [diff] [blame] | 197 | .mask = (PIPE_CONTROL_MMIO_WRITE | PIPE_CONTROL_NOTIFY), |
Brad Volkin | f0a346b | 2014-02-18 10:15:52 -0800 | [diff] [blame] | 198 | .expected = 0, |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 199 | }, |
| 200 | { |
| 201 | .offset = 1, |
Brad Volkin | 114d4f7 | 2014-02-18 10:15:55 -0800 | [diff] [blame] | 202 | .mask = (PIPE_CONTROL_GLOBAL_GTT_IVB | |
| 203 | PIPE_CONTROL_STORE_DATA_INDEX), |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 204 | .expected = 0, |
| 205 | .condition_offset = 1, |
| 206 | .condition_mask = PIPE_CONTROL_POST_SYNC_OP_MASK, |
Brad Volkin | f0a346b | 2014-02-18 10:15:52 -0800 | [diff] [blame] | 207 | }}, ), |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 208 | }; |
| 209 | |
| 210 | static const struct drm_i915_cmd_descriptor hsw_render_cmds[] = { |
| 211 | CMD( MI_SET_PREDICATE, SMI, F, 1, S ), |
| 212 | CMD( MI_RS_CONTROL, SMI, F, 1, S ), |
| 213 | CMD( MI_URB_ATOMIC_ALLOC, SMI, F, 1, S ), |
Michael H. Nguyen | 86ef630 | 2014-11-21 09:35:36 -0800 | [diff] [blame] | 214 | CMD( MI_SET_APPID, SMI, F, 1, S ), |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 215 | CMD( MI_RS_CONTEXT, SMI, F, 1, S ), |
Brad Volkin | 17c1eb1 | 2014-02-18 10:15:49 -0800 | [diff] [blame] | 216 | CMD( MI_LOAD_SCAN_LINES_INCL, SMI, !F, 0x3F, M ), |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 217 | CMD( MI_LOAD_SCAN_LINES_EXCL, SMI, !F, 0x3F, R ), |
Kenneth Graunke | 6761d0a | 2016-05-06 08:50:14 +0100 | [diff] [blame] | 218 | CMD( MI_LOAD_REGISTER_REG, SMI, !F, 0xFF, W, |
| 219 | .reg = { .offset = 1, .mask = 0x007FFFFC, .step = 1 } ), |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 220 | CMD( MI_RS_STORE_DATA_IMM, SMI, !F, 0xFF, S ), |
| 221 | CMD( MI_LOAD_URB_MEM, SMI, !F, 0xFF, S ), |
| 222 | CMD( MI_STORE_URB_MEM, SMI, !F, 0xFF, S ), |
| 223 | CMD( GFX_OP_3DSTATE_DX9_CONSTANTF_VS, S3D, !F, 0x7FF, S ), |
| 224 | CMD( GFX_OP_3DSTATE_DX9_CONSTANTF_PS, S3D, !F, 0x7FF, S ), |
| 225 | |
| 226 | CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS, S3D, !F, 0x1FF, S ), |
| 227 | CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS, S3D, !F, 0x1FF, S ), |
| 228 | CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS, S3D, !F, 0x1FF, S ), |
| 229 | CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS, S3D, !F, 0x1FF, S ), |
| 230 | CMD( GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS, S3D, !F, 0x1FF, S ), |
| 231 | }; |
| 232 | |
| 233 | static const struct drm_i915_cmd_descriptor video_cmds[] = { |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 234 | CMD( MI_ARB_ON_OFF, SMI, F, 1, R ), |
Michael H. Nguyen | 86ef630 | 2014-11-21 09:35:36 -0800 | [diff] [blame] | 235 | CMD( MI_SET_APPID, SMI, F, 1, S ), |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 236 | CMD( MI_STORE_DWORD_IMM, SMI, !F, 0xFF, B, |
| 237 | .bits = {{ |
| 238 | .offset = 0, |
| 239 | .mask = MI_GLOBAL_GTT, |
| 240 | .expected = 0, |
| 241 | }}, ), |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 242 | CMD( MI_UPDATE_GTT, SMI, !F, 0x3F, R ), |
Brad Volkin | b18b396 | 2014-02-18 10:15:53 -0800 | [diff] [blame] | 243 | CMD( MI_FLUSH_DW, SMI, !F, 0x3F, B, |
| 244 | .bits = {{ |
| 245 | .offset = 0, |
| 246 | .mask = MI_FLUSH_DW_NOTIFY, |
| 247 | .expected = 0, |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 248 | }, |
| 249 | { |
| 250 | .offset = 1, |
| 251 | .mask = MI_FLUSH_DW_USE_GTT, |
| 252 | .expected = 0, |
| 253 | .condition_offset = 0, |
| 254 | .condition_mask = MI_FLUSH_DW_OP_MASK, |
Brad Volkin | 114d4f7 | 2014-02-18 10:15:55 -0800 | [diff] [blame] | 255 | }, |
| 256 | { |
| 257 | .offset = 0, |
| 258 | .mask = MI_FLUSH_DW_STORE_INDEX, |
| 259 | .expected = 0, |
| 260 | .condition_offset = 0, |
| 261 | .condition_mask = MI_FLUSH_DW_OP_MASK, |
Brad Volkin | b18b396 | 2014-02-18 10:15:53 -0800 | [diff] [blame] | 262 | }}, ), |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 263 | CMD( MI_CONDITIONAL_BATCH_BUFFER_END, SMI, !F, 0xFF, B, |
| 264 | .bits = {{ |
| 265 | .offset = 0, |
| 266 | .mask = MI_GLOBAL_GTT, |
| 267 | .expected = 0, |
| 268 | }}, ), |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 269 | /* |
| 270 | * MFX_WAIT doesn't fit the way we handle length for most commands. |
| 271 | * It has a length field but it uses a non-standard length bias. |
| 272 | * It is always 1 dword though, so just treat it as fixed length. |
| 273 | */ |
| 274 | CMD( MFX_WAIT, SMFX, F, 1, S ), |
| 275 | }; |
| 276 | |
| 277 | static const struct drm_i915_cmd_descriptor vecs_cmds[] = { |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 278 | CMD( MI_ARB_ON_OFF, SMI, F, 1, R ), |
Michael H. Nguyen | 86ef630 | 2014-11-21 09:35:36 -0800 | [diff] [blame] | 279 | CMD( MI_SET_APPID, SMI, F, 1, S ), |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 280 | CMD( MI_STORE_DWORD_IMM, SMI, !F, 0xFF, B, |
| 281 | .bits = {{ |
| 282 | .offset = 0, |
| 283 | .mask = MI_GLOBAL_GTT, |
| 284 | .expected = 0, |
| 285 | }}, ), |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 286 | CMD( MI_UPDATE_GTT, SMI, !F, 0x3F, R ), |
Brad Volkin | b18b396 | 2014-02-18 10:15:53 -0800 | [diff] [blame] | 287 | CMD( MI_FLUSH_DW, SMI, !F, 0x3F, B, |
| 288 | .bits = {{ |
| 289 | .offset = 0, |
| 290 | .mask = MI_FLUSH_DW_NOTIFY, |
| 291 | .expected = 0, |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 292 | }, |
| 293 | { |
| 294 | .offset = 1, |
| 295 | .mask = MI_FLUSH_DW_USE_GTT, |
| 296 | .expected = 0, |
| 297 | .condition_offset = 0, |
| 298 | .condition_mask = MI_FLUSH_DW_OP_MASK, |
Brad Volkin | 114d4f7 | 2014-02-18 10:15:55 -0800 | [diff] [blame] | 299 | }, |
| 300 | { |
| 301 | .offset = 0, |
| 302 | .mask = MI_FLUSH_DW_STORE_INDEX, |
| 303 | .expected = 0, |
| 304 | .condition_offset = 0, |
| 305 | .condition_mask = MI_FLUSH_DW_OP_MASK, |
Brad Volkin | b18b396 | 2014-02-18 10:15:53 -0800 | [diff] [blame] | 306 | }}, ), |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 307 | CMD( MI_CONDITIONAL_BATCH_BUFFER_END, SMI, !F, 0xFF, B, |
| 308 | .bits = {{ |
| 309 | .offset = 0, |
| 310 | .mask = MI_GLOBAL_GTT, |
| 311 | .expected = 0, |
| 312 | }}, ), |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 313 | }; |
| 314 | |
| 315 | static const struct drm_i915_cmd_descriptor blt_cmds[] = { |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 316 | CMD( MI_DISPLAY_FLIP, SMI, !F, 0xFF, R ), |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 317 | CMD( MI_STORE_DWORD_IMM, SMI, !F, 0x3FF, B, |
| 318 | .bits = {{ |
| 319 | .offset = 0, |
| 320 | .mask = MI_GLOBAL_GTT, |
| 321 | .expected = 0, |
| 322 | }}, ), |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 323 | CMD( MI_UPDATE_GTT, SMI, !F, 0x3F, R ), |
Brad Volkin | b18b396 | 2014-02-18 10:15:53 -0800 | [diff] [blame] | 324 | CMD( MI_FLUSH_DW, SMI, !F, 0x3F, B, |
| 325 | .bits = {{ |
| 326 | .offset = 0, |
| 327 | .mask = MI_FLUSH_DW_NOTIFY, |
| 328 | .expected = 0, |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 329 | }, |
| 330 | { |
| 331 | .offset = 1, |
| 332 | .mask = MI_FLUSH_DW_USE_GTT, |
| 333 | .expected = 0, |
| 334 | .condition_offset = 0, |
| 335 | .condition_mask = MI_FLUSH_DW_OP_MASK, |
Brad Volkin | 114d4f7 | 2014-02-18 10:15:55 -0800 | [diff] [blame] | 336 | }, |
| 337 | { |
| 338 | .offset = 0, |
| 339 | .mask = MI_FLUSH_DW_STORE_INDEX, |
| 340 | .expected = 0, |
| 341 | .condition_offset = 0, |
| 342 | .condition_mask = MI_FLUSH_DW_OP_MASK, |
Brad Volkin | b18b396 | 2014-02-18 10:15:53 -0800 | [diff] [blame] | 343 | }}, ), |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 344 | CMD( COLOR_BLT, S2D, !F, 0x3F, S ), |
| 345 | CMD( SRC_COPY_BLT, S2D, !F, 0x3F, S ), |
| 346 | }; |
| 347 | |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 348 | static const struct drm_i915_cmd_descriptor hsw_blt_cmds[] = { |
Brad Volkin | 17c1eb1 | 2014-02-18 10:15:49 -0800 | [diff] [blame] | 349 | CMD( MI_LOAD_SCAN_LINES_INCL, SMI, !F, 0x3F, M ), |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 350 | CMD( MI_LOAD_SCAN_LINES_EXCL, SMI, !F, 0x3F, R ), |
| 351 | }; |
| 352 | |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 353 | #undef CMD |
| 354 | #undef SMI |
| 355 | #undef S3D |
| 356 | #undef S2D |
| 357 | #undef SMFX |
| 358 | #undef F |
| 359 | #undef S |
| 360 | #undef R |
| 361 | #undef W |
| 362 | #undef B |
| 363 | #undef M |
| 364 | |
| 365 | static const struct drm_i915_cmd_table gen7_render_cmds[] = { |
| 366 | { common_cmds, ARRAY_SIZE(common_cmds) }, |
| 367 | { render_cmds, ARRAY_SIZE(render_cmds) }, |
| 368 | }; |
| 369 | |
| 370 | static const struct drm_i915_cmd_table hsw_render_ring_cmds[] = { |
| 371 | { common_cmds, ARRAY_SIZE(common_cmds) }, |
| 372 | { render_cmds, ARRAY_SIZE(render_cmds) }, |
| 373 | { hsw_render_cmds, ARRAY_SIZE(hsw_render_cmds) }, |
| 374 | }; |
| 375 | |
| 376 | static const struct drm_i915_cmd_table gen7_video_cmds[] = { |
| 377 | { common_cmds, ARRAY_SIZE(common_cmds) }, |
| 378 | { video_cmds, ARRAY_SIZE(video_cmds) }, |
| 379 | }; |
| 380 | |
| 381 | static const struct drm_i915_cmd_table hsw_vebox_cmds[] = { |
| 382 | { common_cmds, ARRAY_SIZE(common_cmds) }, |
| 383 | { vecs_cmds, ARRAY_SIZE(vecs_cmds) }, |
| 384 | }; |
| 385 | |
| 386 | static const struct drm_i915_cmd_table gen7_blt_cmds[] = { |
| 387 | { common_cmds, ARRAY_SIZE(common_cmds) }, |
| 388 | { blt_cmds, ARRAY_SIZE(blt_cmds) }, |
| 389 | }; |
| 390 | |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 391 | static const struct drm_i915_cmd_table hsw_blt_ring_cmds[] = { |
| 392 | { common_cmds, ARRAY_SIZE(common_cmds) }, |
| 393 | { blt_cmds, ARRAY_SIZE(blt_cmds) }, |
| 394 | { hsw_blt_cmds, ARRAY_SIZE(hsw_blt_cmds) }, |
| 395 | }; |
| 396 | |
Brad Volkin | 5947de9 | 2014-02-18 10:15:50 -0800 | [diff] [blame] | 397 | /* |
| 398 | * Register whitelists, sorted by increasing register offset. |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 399 | */ |
| 400 | |
| 401 | /* |
| 402 | * An individual whitelist entry granting access to register addr. If |
| 403 | * mask is non-zero the argument of immediate register writes will be |
| 404 | * AND-ed with mask, and the command will be rejected if the result |
| 405 | * doesn't match value. |
| 406 | * |
| 407 | * Registers with non-zero mask are only allowed to be written using |
| 408 | * LRI. |
| 409 | */ |
| 410 | struct drm_i915_reg_descriptor { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 411 | i915_reg_t addr; |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 412 | u32 mask; |
| 413 | u32 value; |
| 414 | }; |
| 415 | |
| 416 | /* Convenience macro for adding 32-bit registers. */ |
Ville Syrjälä | e597ef4 | 2015-11-06 21:44:40 +0200 | [diff] [blame] | 417 | #define REG32(_reg, ...) \ |
| 418 | { .addr = (_reg), __VA_ARGS__ } |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 419 | |
| 420 | /* |
| 421 | * Convenience macro for adding 64-bit registers. |
Brad Volkin | 5947de9 | 2014-02-18 10:15:50 -0800 | [diff] [blame] | 422 | * |
| 423 | * Some registers that userspace accesses are 64 bits. The register |
| 424 | * access commands only allow 32-bit accesses. Hence, we have to include |
| 425 | * entries for both halves of the 64-bit registers. |
| 426 | */ |
Ville Syrjälä | e597ef4 | 2015-11-06 21:44:40 +0200 | [diff] [blame] | 427 | #define REG64(_reg) \ |
| 428 | { .addr = _reg }, \ |
| 429 | { .addr = _reg ## _UDW } |
| 430 | |
| 431 | #define REG64_IDX(_reg, idx) \ |
| 432 | { .addr = _reg(idx) }, \ |
| 433 | { .addr = _reg ## _UDW(idx) } |
Brad Volkin | 5947de9 | 2014-02-18 10:15:50 -0800 | [diff] [blame] | 434 | |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 435 | static const struct drm_i915_reg_descriptor gen7_render_regs[] = { |
Jordan Justen | c61200c | 2014-12-11 13:28:09 -0800 | [diff] [blame] | 436 | REG64(GPGPU_THREADS_DISPATCHED), |
Brad Volkin | 5947de9 | 2014-02-18 10:15:50 -0800 | [diff] [blame] | 437 | REG64(HS_INVOCATION_COUNT), |
| 438 | REG64(DS_INVOCATION_COUNT), |
| 439 | REG64(IA_VERTICES_COUNT), |
| 440 | REG64(IA_PRIMITIVES_COUNT), |
| 441 | REG64(VS_INVOCATION_COUNT), |
| 442 | REG64(GS_INVOCATION_COUNT), |
| 443 | REG64(GS_PRIMITIVES_COUNT), |
| 444 | REG64(CL_INVOCATION_COUNT), |
| 445 | REG64(CL_PRIMITIVES_COUNT), |
| 446 | REG64(PS_INVOCATION_COUNT), |
| 447 | REG64(PS_DEPTH_COUNT), |
Jordan Justen | a6573e1 | 2016-03-06 23:30:26 -0800 | [diff] [blame] | 448 | REG64_IDX(RING_TIMESTAMP, RENDER_RING_BASE), |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 449 | REG32(OACONTROL), /* Only allowed for LRI and SRM. See below. */ |
Neil Roberts | f1f55cc | 2014-11-07 19:00:26 +0000 | [diff] [blame] | 450 | REG64(MI_PREDICATE_SRC0), |
| 451 | REG64(MI_PREDICATE_SRC1), |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 452 | REG32(GEN7_3DPRIM_END_OFFSET), |
| 453 | REG32(GEN7_3DPRIM_START_VERTEX), |
| 454 | REG32(GEN7_3DPRIM_VERTEX_COUNT), |
| 455 | REG32(GEN7_3DPRIM_INSTANCE_COUNT), |
| 456 | REG32(GEN7_3DPRIM_START_INSTANCE), |
| 457 | REG32(GEN7_3DPRIM_BASE_VERTEX), |
Jordan Justen | 7b9748c | 2015-10-01 23:09:58 -0700 | [diff] [blame] | 458 | REG32(GEN7_GPGPU_DISPATCHDIMX), |
| 459 | REG32(GEN7_GPGPU_DISPATCHDIMY), |
| 460 | REG32(GEN7_GPGPU_DISPATCHDIMZ), |
Ville Syrjälä | e597ef4 | 2015-11-06 21:44:40 +0200 | [diff] [blame] | 461 | REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 0), |
| 462 | REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 1), |
| 463 | REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 2), |
| 464 | REG64_IDX(GEN7_SO_NUM_PRIMS_WRITTEN, 3), |
| 465 | REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 0), |
| 466 | REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 1), |
| 467 | REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 2), |
| 468 | REG64_IDX(GEN7_SO_PRIM_STORAGE_NEEDED, 3), |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 469 | REG32(GEN7_SO_WRITE_OFFSET(0)), |
| 470 | REG32(GEN7_SO_WRITE_OFFSET(1)), |
| 471 | REG32(GEN7_SO_WRITE_OFFSET(2)), |
| 472 | REG32(GEN7_SO_WRITE_OFFSET(3)), |
| 473 | REG32(GEN7_L3SQCREG1), |
| 474 | REG32(GEN7_L3CNTLREG2), |
| 475 | REG32(GEN7_L3CNTLREG3), |
Jordan Justen | 99c5aec | 2016-03-06 23:30:28 -0800 | [diff] [blame] | 476 | }; |
| 477 | |
| 478 | static const struct drm_i915_reg_descriptor hsw_render_regs[] = { |
Jordan Justen | 1b85066 | 2016-03-06 23:30:29 -0800 | [diff] [blame] | 479 | REG64_IDX(HSW_CS_GPR, 0), |
| 480 | REG64_IDX(HSW_CS_GPR, 1), |
| 481 | REG64_IDX(HSW_CS_GPR, 2), |
| 482 | REG64_IDX(HSW_CS_GPR, 3), |
| 483 | REG64_IDX(HSW_CS_GPR, 4), |
| 484 | REG64_IDX(HSW_CS_GPR, 5), |
| 485 | REG64_IDX(HSW_CS_GPR, 6), |
| 486 | REG64_IDX(HSW_CS_GPR, 7), |
| 487 | REG64_IDX(HSW_CS_GPR, 8), |
| 488 | REG64_IDX(HSW_CS_GPR, 9), |
| 489 | REG64_IDX(HSW_CS_GPR, 10), |
| 490 | REG64_IDX(HSW_CS_GPR, 11), |
| 491 | REG64_IDX(HSW_CS_GPR, 12), |
| 492 | REG64_IDX(HSW_CS_GPR, 13), |
| 493 | REG64_IDX(HSW_CS_GPR, 14), |
| 494 | REG64_IDX(HSW_CS_GPR, 15), |
Francisco Jerez | d351f6d | 2015-05-29 16:44:15 +0300 | [diff] [blame] | 495 | REG32(HSW_SCRATCH1, |
| 496 | .mask = ~HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE, |
| 497 | .value = 0), |
| 498 | REG32(HSW_ROW_CHICKEN3, |
| 499 | .mask = ~(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE << 16 | |
| 500 | HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE), |
| 501 | .value = 0), |
Brad Volkin | 5947de9 | 2014-02-18 10:15:50 -0800 | [diff] [blame] | 502 | }; |
| 503 | |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 504 | static const struct drm_i915_reg_descriptor gen7_blt_regs[] = { |
| 505 | REG32(BCS_SWCTRL), |
Brad Volkin | 5947de9 | 2014-02-18 10:15:50 -0800 | [diff] [blame] | 506 | }; |
| 507 | |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 508 | static const struct drm_i915_reg_descriptor ivb_master_regs[] = { |
| 509 | REG32(FORCEWAKE_MT), |
| 510 | REG32(DERRMR), |
| 511 | REG32(GEN7_PIPE_DE_LOAD_SL(PIPE_A)), |
| 512 | REG32(GEN7_PIPE_DE_LOAD_SL(PIPE_B)), |
| 513 | REG32(GEN7_PIPE_DE_LOAD_SL(PIPE_C)), |
Brad Volkin | 220375a | 2014-02-18 10:15:51 -0800 | [diff] [blame] | 514 | }; |
| 515 | |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 516 | static const struct drm_i915_reg_descriptor hsw_master_regs[] = { |
| 517 | REG32(FORCEWAKE_MT), |
| 518 | REG32(DERRMR), |
Brad Volkin | 220375a | 2014-02-18 10:15:51 -0800 | [diff] [blame] | 519 | }; |
| 520 | |
Brad Volkin | 5947de9 | 2014-02-18 10:15:50 -0800 | [diff] [blame] | 521 | #undef REG64 |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 522 | #undef REG32 |
Brad Volkin | 5947de9 | 2014-02-18 10:15:50 -0800 | [diff] [blame] | 523 | |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 524 | struct drm_i915_reg_table { |
| 525 | const struct drm_i915_reg_descriptor *regs; |
| 526 | int num_regs; |
| 527 | bool master; |
| 528 | }; |
| 529 | |
| 530 | static const struct drm_i915_reg_table ivb_render_reg_tables[] = { |
| 531 | { gen7_render_regs, ARRAY_SIZE(gen7_render_regs), false }, |
| 532 | { ivb_master_regs, ARRAY_SIZE(ivb_master_regs), true }, |
| 533 | }; |
| 534 | |
| 535 | static const struct drm_i915_reg_table ivb_blt_reg_tables[] = { |
| 536 | { gen7_blt_regs, ARRAY_SIZE(gen7_blt_regs), false }, |
| 537 | { ivb_master_regs, ARRAY_SIZE(ivb_master_regs), true }, |
| 538 | }; |
| 539 | |
| 540 | static const struct drm_i915_reg_table hsw_render_reg_tables[] = { |
| 541 | { gen7_render_regs, ARRAY_SIZE(gen7_render_regs), false }, |
Jordan Justen | 99c5aec | 2016-03-06 23:30:28 -0800 | [diff] [blame] | 542 | { hsw_render_regs, ARRAY_SIZE(hsw_render_regs), false }, |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 543 | { hsw_master_regs, ARRAY_SIZE(hsw_master_regs), true }, |
| 544 | }; |
| 545 | |
| 546 | static const struct drm_i915_reg_table hsw_blt_reg_tables[] = { |
| 547 | { gen7_blt_regs, ARRAY_SIZE(gen7_blt_regs), false }, |
| 548 | { hsw_master_regs, ARRAY_SIZE(hsw_master_regs), true }, |
| 549 | }; |
| 550 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 551 | static u32 gen7_render_get_cmd_length_mask(u32 cmd_header) |
| 552 | { |
| 553 | u32 client = (cmd_header & INSTR_CLIENT_MASK) >> INSTR_CLIENT_SHIFT; |
| 554 | u32 subclient = |
| 555 | (cmd_header & INSTR_SUBCLIENT_MASK) >> INSTR_SUBCLIENT_SHIFT; |
| 556 | |
| 557 | if (client == INSTR_MI_CLIENT) |
| 558 | return 0x3F; |
| 559 | else if (client == INSTR_RC_CLIENT) { |
| 560 | if (subclient == INSTR_MEDIA_SUBCLIENT) |
| 561 | return 0xFFFF; |
| 562 | else |
| 563 | return 0xFF; |
| 564 | } |
| 565 | |
| 566 | DRM_DEBUG_DRIVER("CMD: Abnormal rcs cmd length! 0x%08X\n", cmd_header); |
| 567 | return 0; |
| 568 | } |
| 569 | |
| 570 | static u32 gen7_bsd_get_cmd_length_mask(u32 cmd_header) |
| 571 | { |
| 572 | u32 client = (cmd_header & INSTR_CLIENT_MASK) >> INSTR_CLIENT_SHIFT; |
| 573 | u32 subclient = |
| 574 | (cmd_header & INSTR_SUBCLIENT_MASK) >> INSTR_SUBCLIENT_SHIFT; |
Michael H. Nguyen | 86ef630 | 2014-11-21 09:35:36 -0800 | [diff] [blame] | 575 | u32 op = (cmd_header & INSTR_26_TO_24_MASK) >> INSTR_26_TO_24_SHIFT; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 576 | |
| 577 | if (client == INSTR_MI_CLIENT) |
| 578 | return 0x3F; |
| 579 | else if (client == INSTR_RC_CLIENT) { |
Michael H. Nguyen | 86ef630 | 2014-11-21 09:35:36 -0800 | [diff] [blame] | 580 | if (subclient == INSTR_MEDIA_SUBCLIENT) { |
| 581 | if (op == 6) |
| 582 | return 0xFFFF; |
| 583 | else |
| 584 | return 0xFFF; |
| 585 | } else |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 586 | return 0xFF; |
| 587 | } |
| 588 | |
| 589 | DRM_DEBUG_DRIVER("CMD: Abnormal bsd cmd length! 0x%08X\n", cmd_header); |
| 590 | return 0; |
| 591 | } |
| 592 | |
| 593 | static u32 gen7_blt_get_cmd_length_mask(u32 cmd_header) |
| 594 | { |
| 595 | u32 client = (cmd_header & INSTR_CLIENT_MASK) >> INSTR_CLIENT_SHIFT; |
| 596 | |
| 597 | if (client == INSTR_MI_CLIENT) |
| 598 | return 0x3F; |
| 599 | else if (client == INSTR_BC_CLIENT) |
| 600 | return 0xFF; |
| 601 | |
| 602 | DRM_DEBUG_DRIVER("CMD: Abnormal blt cmd length! 0x%08X\n", cmd_header); |
| 603 | return 0; |
| 604 | } |
| 605 | |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 606 | static bool validate_cmds_sorted(const struct intel_engine_cs *engine, |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 607 | const struct drm_i915_cmd_table *cmd_tables, |
| 608 | int cmd_table_count) |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 609 | { |
| 610 | int i; |
Brad Volkin | 300233e | 2014-03-27 11:43:38 -0700 | [diff] [blame] | 611 | bool ret = true; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 612 | |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 613 | if (!cmd_tables || cmd_table_count == 0) |
Brad Volkin | 300233e | 2014-03-27 11:43:38 -0700 | [diff] [blame] | 614 | return true; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 615 | |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 616 | for (i = 0; i < cmd_table_count; i++) { |
| 617 | const struct drm_i915_cmd_table *table = &cmd_tables[i]; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 618 | u32 previous = 0; |
| 619 | int j; |
| 620 | |
| 621 | for (j = 0; j < table->count; j++) { |
| 622 | const struct drm_i915_cmd_descriptor *desc = |
Hanno Böck | 8453580 | 2015-07-29 10:31:04 +0200 | [diff] [blame] | 623 | &table->table[j]; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 624 | u32 curr = desc->cmd.value & desc->cmd.mask; |
| 625 | |
Brad Volkin | 300233e | 2014-03-27 11:43:38 -0700 | [diff] [blame] | 626 | if (curr < previous) { |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 627 | DRM_ERROR("CMD: %s [%d] command table not sorted: " |
| 628 | "table=%d entry=%d cmd=0x%08X prev=0x%08X\n", |
| 629 | engine->name, engine->id, |
| 630 | i, j, curr, previous); |
Brad Volkin | 300233e | 2014-03-27 11:43:38 -0700 | [diff] [blame] | 631 | ret = false; |
| 632 | } |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 633 | |
| 634 | previous = curr; |
| 635 | } |
| 636 | } |
Brad Volkin | 300233e | 2014-03-27 11:43:38 -0700 | [diff] [blame] | 637 | |
| 638 | return ret; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 639 | } |
| 640 | |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 641 | static bool check_sorted(const struct intel_engine_cs *engine, |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 642 | const struct drm_i915_reg_descriptor *reg_table, |
| 643 | int reg_count) |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 644 | { |
| 645 | int i; |
| 646 | u32 previous = 0; |
Brad Volkin | 300233e | 2014-03-27 11:43:38 -0700 | [diff] [blame] | 647 | bool ret = true; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 648 | |
| 649 | for (i = 0; i < reg_count; i++) { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 650 | u32 curr = i915_mmio_reg_offset(reg_table[i].addr); |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 651 | |
Brad Volkin | 300233e | 2014-03-27 11:43:38 -0700 | [diff] [blame] | 652 | if (curr < previous) { |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 653 | DRM_ERROR("CMD: %s [%d] register table not sorted: " |
| 654 | "entry=%d reg=0x%08X prev=0x%08X\n", |
| 655 | engine->name, engine->id, |
| 656 | i, curr, previous); |
Brad Volkin | 300233e | 2014-03-27 11:43:38 -0700 | [diff] [blame] | 657 | ret = false; |
| 658 | } |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 659 | |
| 660 | previous = curr; |
| 661 | } |
Brad Volkin | 300233e | 2014-03-27 11:43:38 -0700 | [diff] [blame] | 662 | |
| 663 | return ret; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 664 | } |
| 665 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 666 | static bool validate_regs_sorted(struct intel_engine_cs *engine) |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 667 | { |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 668 | int i; |
| 669 | const struct drm_i915_reg_table *table; |
| 670 | |
| 671 | for (i = 0; i < engine->reg_table_count; i++) { |
| 672 | table = &engine->reg_tables[i]; |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 673 | if (!check_sorted(engine, table->regs, table->num_regs)) |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 674 | return false; |
| 675 | } |
| 676 | |
| 677 | return true; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 678 | } |
| 679 | |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 680 | struct cmd_node { |
| 681 | const struct drm_i915_cmd_descriptor *desc; |
| 682 | struct hlist_node node; |
| 683 | }; |
| 684 | |
| 685 | /* |
| 686 | * Different command ranges have different numbers of bits for the opcode. For |
| 687 | * example, MI commands use bits 31:23 while 3D commands use bits 31:16. The |
| 688 | * problem is that, for example, MI commands use bits 22:16 for other fields |
| 689 | * such as GGTT vs PPGTT bits. If we include those bits in the mask then when |
| 690 | * we mask a command from a batch it could hash to the wrong bucket due to |
| 691 | * non-opcode bits being set. But if we don't include those bits, some 3D |
| 692 | * commands may hash to the same bucket due to not including opcode bits that |
| 693 | * make the command unique. For now, we will risk hashing to the same bucket. |
| 694 | * |
| 695 | * If we attempt to generate a perfect hash, we should be able to look at bits |
| 696 | * 31:29 of a command from a batch buffer and use the full mask for that |
| 697 | * client. The existing INSTR_CLIENT_MASK/SHIFT defines can be used for this. |
| 698 | */ |
| 699 | #define CMD_HASH_MASK STD_MI_OPCODE_MASK |
| 700 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 701 | static int init_hash_table(struct intel_engine_cs *engine, |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 702 | const struct drm_i915_cmd_table *cmd_tables, |
| 703 | int cmd_table_count) |
| 704 | { |
| 705 | int i, j; |
| 706 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 707 | hash_init(engine->cmd_hash); |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 708 | |
| 709 | for (i = 0; i < cmd_table_count; i++) { |
| 710 | const struct drm_i915_cmd_table *table = &cmd_tables[i]; |
| 711 | |
| 712 | for (j = 0; j < table->count; j++) { |
| 713 | const struct drm_i915_cmd_descriptor *desc = |
| 714 | &table->table[j]; |
| 715 | struct cmd_node *desc_node = |
| 716 | kmalloc(sizeof(*desc_node), GFP_KERNEL); |
| 717 | |
| 718 | if (!desc_node) |
| 719 | return -ENOMEM; |
| 720 | |
| 721 | desc_node->desc = desc; |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 722 | hash_add(engine->cmd_hash, &desc_node->node, |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 723 | desc->cmd.value & CMD_HASH_MASK); |
| 724 | } |
| 725 | } |
| 726 | |
| 727 | return 0; |
| 728 | } |
| 729 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 730 | static void fini_hash_table(struct intel_engine_cs *engine) |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 731 | { |
| 732 | struct hlist_node *tmp; |
| 733 | struct cmd_node *desc_node; |
| 734 | int i; |
| 735 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 736 | hash_for_each_safe(engine->cmd_hash, i, tmp, desc_node, node) { |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 737 | hash_del(&desc_node->node); |
| 738 | kfree(desc_node); |
| 739 | } |
| 740 | } |
| 741 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 742 | /** |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 743 | * intel_engine_init_cmd_parser() - set cmd parser related fields for an engine |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 744 | * @engine: the engine to initialize |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 745 | * |
| 746 | * Optionally initializes fields related to batch buffer command parsing in the |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 747 | * struct intel_engine_cs based on whether the platform requires software |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 748 | * command parsing. |
| 749 | */ |
Chris Wilson | 7756e45 | 2016-08-18 17:17:10 +0100 | [diff] [blame^] | 750 | void intel_engine_init_cmd_parser(struct intel_engine_cs *engine) |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 751 | { |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 752 | const struct drm_i915_cmd_table *cmd_tables; |
| 753 | int cmd_table_count; |
| 754 | int ret; |
| 755 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 756 | if (!IS_GEN7(engine->i915)) |
Chris Wilson | 7756e45 | 2016-08-18 17:17:10 +0100 | [diff] [blame^] | 757 | return; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 758 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 759 | switch (engine->id) { |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 760 | case RCS: |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 761 | if (IS_HASWELL(engine->i915)) { |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 762 | cmd_tables = hsw_render_ring_cmds; |
| 763 | cmd_table_count = |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 764 | ARRAY_SIZE(hsw_render_ring_cmds); |
| 765 | } else { |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 766 | cmd_tables = gen7_render_cmds; |
| 767 | cmd_table_count = ARRAY_SIZE(gen7_render_cmds); |
Brad Volkin | 3a6fa98 | 2014-02-18 10:15:47 -0800 | [diff] [blame] | 768 | } |
| 769 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 770 | if (IS_HASWELL(engine->i915)) { |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 771 | engine->reg_tables = hsw_render_reg_tables; |
| 772 | engine->reg_table_count = ARRAY_SIZE(hsw_render_reg_tables); |
Brad Volkin | 220375a | 2014-02-18 10:15:51 -0800 | [diff] [blame] | 773 | } else { |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 774 | engine->reg_tables = ivb_render_reg_tables; |
| 775 | engine->reg_table_count = ARRAY_SIZE(ivb_render_reg_tables); |
Brad Volkin | 220375a | 2014-02-18 10:15:51 -0800 | [diff] [blame] | 776 | } |
| 777 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 778 | engine->get_cmd_length_mask = gen7_render_get_cmd_length_mask; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 779 | break; |
| 780 | case VCS: |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 781 | cmd_tables = gen7_video_cmds; |
| 782 | cmd_table_count = ARRAY_SIZE(gen7_video_cmds); |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 783 | engine->get_cmd_length_mask = gen7_bsd_get_cmd_length_mask; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 784 | break; |
| 785 | case BCS: |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 786 | if (IS_HASWELL(engine->i915)) { |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 787 | cmd_tables = hsw_blt_ring_cmds; |
| 788 | cmd_table_count = ARRAY_SIZE(hsw_blt_ring_cmds); |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 789 | } else { |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 790 | cmd_tables = gen7_blt_cmds; |
| 791 | cmd_table_count = ARRAY_SIZE(gen7_blt_cmds); |
Brad Volkin | 9c640d1 | 2014-02-18 10:15:48 -0800 | [diff] [blame] | 792 | } |
| 793 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 794 | if (IS_HASWELL(engine->i915)) { |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 795 | engine->reg_tables = hsw_blt_reg_tables; |
| 796 | engine->reg_table_count = ARRAY_SIZE(hsw_blt_reg_tables); |
Brad Volkin | 220375a | 2014-02-18 10:15:51 -0800 | [diff] [blame] | 797 | } else { |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 798 | engine->reg_tables = ivb_blt_reg_tables; |
| 799 | engine->reg_table_count = ARRAY_SIZE(ivb_blt_reg_tables); |
Brad Volkin | 220375a | 2014-02-18 10:15:51 -0800 | [diff] [blame] | 800 | } |
| 801 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 802 | engine->get_cmd_length_mask = gen7_blt_get_cmd_length_mask; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 803 | break; |
| 804 | case VECS: |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 805 | cmd_tables = hsw_vebox_cmds; |
| 806 | cmd_table_count = ARRAY_SIZE(hsw_vebox_cmds); |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 807 | /* VECS can use the same length_mask function as VCS */ |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 808 | engine->get_cmd_length_mask = gen7_bsd_get_cmd_length_mask; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 809 | break; |
| 810 | default: |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 811 | MISSING_CASE(engine->id); |
Chris Wilson | 7756e45 | 2016-08-18 17:17:10 +0100 | [diff] [blame^] | 812 | return; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 813 | } |
| 814 | |
Chris Wilson | 7756e45 | 2016-08-18 17:17:10 +0100 | [diff] [blame^] | 815 | if (!validate_cmds_sorted(engine, cmd_tables, cmd_table_count)) { |
| 816 | DRM_ERROR("%s: command descriptions are not sorted\n", |
| 817 | engine->name); |
| 818 | return; |
| 819 | } |
| 820 | if (!validate_regs_sorted(engine)) { |
| 821 | DRM_ERROR("%s: registers are not sorted\n", engine->name); |
| 822 | return; |
| 823 | } |
Daniel Vetter | bfc882b | 2014-11-20 00:33:08 +0100 | [diff] [blame] | 824 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 825 | ret = init_hash_table(engine, cmd_tables, cmd_table_count); |
Daniel Vetter | bfc882b | 2014-11-20 00:33:08 +0100 | [diff] [blame] | 826 | if (ret) { |
Chris Wilson | 7756e45 | 2016-08-18 17:17:10 +0100 | [diff] [blame^] | 827 | DRM_ERROR("%s: initialised failed!\n", engine->name); |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 828 | fini_hash_table(engine); |
Chris Wilson | 7756e45 | 2016-08-18 17:17:10 +0100 | [diff] [blame^] | 829 | return; |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 830 | } |
| 831 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 832 | engine->needs_cmd_parser = true; |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 833 | } |
| 834 | |
| 835 | /** |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 836 | * intel_engine_cleanup_cmd_parser() - clean up cmd parser related fields |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 837 | * @engine: the engine to clean up |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 838 | * |
| 839 | * Releases any resources related to command parsing that may have been |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 840 | * initialized for the specified engine. |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 841 | */ |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 842 | void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine) |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 843 | { |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 844 | if (!engine->needs_cmd_parser) |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 845 | return; |
| 846 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 847 | fini_hash_table(engine); |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 848 | } |
| 849 | |
| 850 | static const struct drm_i915_cmd_descriptor* |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 851 | find_cmd_in_table(struct intel_engine_cs *engine, |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 852 | u32 cmd_header) |
| 853 | { |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 854 | struct cmd_node *desc_node; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 855 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 856 | hash_for_each_possible(engine->cmd_hash, desc_node, node, |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 857 | cmd_header & CMD_HASH_MASK) { |
| 858 | const struct drm_i915_cmd_descriptor *desc = desc_node->desc; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 859 | u32 masked_cmd = desc->cmd.mask & cmd_header; |
| 860 | u32 masked_value = desc->cmd.value & desc->cmd.mask; |
| 861 | |
| 862 | if (masked_cmd == masked_value) |
| 863 | return desc; |
| 864 | } |
| 865 | |
| 866 | return NULL; |
| 867 | } |
| 868 | |
| 869 | /* |
| 870 | * Returns a pointer to a descriptor for the command specified by cmd_header. |
| 871 | * |
| 872 | * The caller must supply space for a default descriptor via the default_desc |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 873 | * parameter. If no descriptor for the specified command exists in the engine's |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 874 | * command parser tables, this function fills in default_desc based on the |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 875 | * engine's default length encoding and returns default_desc. |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 876 | */ |
| 877 | static const struct drm_i915_cmd_descriptor* |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 878 | find_cmd(struct intel_engine_cs *engine, |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 879 | u32 cmd_header, |
| 880 | struct drm_i915_cmd_descriptor *default_desc) |
| 881 | { |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 882 | const struct drm_i915_cmd_descriptor *desc; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 883 | u32 mask; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 884 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 885 | desc = find_cmd_in_table(engine, cmd_header); |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 886 | if (desc) |
| 887 | return desc; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 888 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 889 | mask = engine->get_cmd_length_mask(cmd_header); |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 890 | if (!mask) |
| 891 | return NULL; |
| 892 | |
| 893 | BUG_ON(!default_desc); |
| 894 | default_desc->flags = CMD_DESC_SKIP; |
| 895 | default_desc->length.mask = mask; |
| 896 | |
| 897 | return default_desc; |
| 898 | } |
| 899 | |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 900 | static const struct drm_i915_reg_descriptor * |
| 901 | find_reg(const struct drm_i915_reg_descriptor *table, |
| 902 | int count, u32 addr) |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 903 | { |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 904 | int i; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 905 | |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 906 | for (i = 0; i < count; i++) { |
| 907 | if (i915_mmio_reg_offset(table[i].addr) == addr) |
| 908 | return &table[i]; |
| 909 | } |
| 910 | |
| 911 | return NULL; |
| 912 | } |
| 913 | |
| 914 | static const struct drm_i915_reg_descriptor * |
| 915 | find_reg_in_tables(const struct drm_i915_reg_table *tables, |
| 916 | int count, bool is_master, u32 addr) |
| 917 | { |
| 918 | int i; |
| 919 | const struct drm_i915_reg_table *table; |
| 920 | const struct drm_i915_reg_descriptor *reg; |
| 921 | |
| 922 | for (i = 0; i < count; i++) { |
| 923 | table = &tables[i]; |
| 924 | if (!table->master || is_master) { |
| 925 | reg = find_reg(table->regs, table->num_regs, |
| 926 | addr); |
| 927 | if (reg != NULL) |
| 928 | return reg; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 929 | } |
| 930 | } |
| 931 | |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 932 | return NULL; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 933 | } |
| 934 | |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 935 | static u32 *vmap_batch(struct drm_i915_gem_object *obj, |
| 936 | unsigned start, unsigned len) |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 937 | { |
| 938 | int i; |
| 939 | void *addr = NULL; |
| 940 | struct sg_page_iter sg_iter; |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 941 | int first_page = start >> PAGE_SHIFT; |
| 942 | int last_page = (len + start + 4095) >> PAGE_SHIFT; |
| 943 | int npages = last_page - first_page; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 944 | struct page **pages; |
| 945 | |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 946 | pages = drm_malloc_ab(npages, sizeof(*pages)); |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 947 | if (pages == NULL) { |
| 948 | DRM_DEBUG_DRIVER("Failed to get space for pages\n"); |
| 949 | goto finish; |
| 950 | } |
| 951 | |
| 952 | i = 0; |
Mika Kuoppala | 72c5ba9 | 2015-03-13 15:21:53 +0200 | [diff] [blame] | 953 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, first_page) { |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 954 | pages[i++] = sg_page_iter_page(&sg_iter); |
Mika Kuoppala | 72c5ba9 | 2015-03-13 15:21:53 +0200 | [diff] [blame] | 955 | if (i == npages) |
| 956 | break; |
| 957 | } |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 958 | |
| 959 | addr = vmap(pages, i, 0, PAGE_KERNEL); |
| 960 | if (addr == NULL) { |
| 961 | DRM_DEBUG_DRIVER("Failed to vmap pages\n"); |
| 962 | goto finish; |
| 963 | } |
| 964 | |
| 965 | finish: |
| 966 | if (pages) |
| 967 | drm_free_large(pages); |
| 968 | return (u32*)addr; |
| 969 | } |
| 970 | |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 971 | /* Returns a vmap'd pointer to dest_obj, which the caller must unmap */ |
| 972 | static u32 *copy_batch(struct drm_i915_gem_object *dest_obj, |
Brad Volkin | b9ffd80 | 2014-12-11 12:13:10 -0800 | [diff] [blame] | 973 | struct drm_i915_gem_object *src_obj, |
| 974 | u32 batch_start_offset, |
| 975 | u32 batch_len) |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 976 | { |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 977 | unsigned int needs_clflush; |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 978 | void *src_base, *src; |
| 979 | void *dst = NULL; |
| 980 | int ret; |
Brad Volkin | b9ffd80 | 2014-12-11 12:13:10 -0800 | [diff] [blame] | 981 | |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 982 | if (batch_len > dest_obj->base.size || |
| 983 | batch_len + batch_start_offset > src_obj->base.size) |
Brad Volkin | b9ffd80 | 2014-12-11 12:13:10 -0800 | [diff] [blame] | 984 | return ERR_PTR(-E2BIG); |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 985 | |
Chris Wilson | de4e783 | 2015-04-07 16:20:35 +0100 | [diff] [blame] | 986 | if (WARN_ON(dest_obj->pages_pin_count == 0)) |
| 987 | return ERR_PTR(-ENODEV); |
| 988 | |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 989 | ret = i915_gem_obj_prepare_shmem_read(src_obj, &needs_clflush); |
| 990 | if (ret) { |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 991 | DRM_DEBUG_DRIVER("CMD: failed to prepare shadow batch\n"); |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 992 | return ERR_PTR(ret); |
| 993 | } |
| 994 | |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 995 | src_base = vmap_batch(src_obj, batch_start_offset, batch_len); |
Brad Volkin | b9ffd80 | 2014-12-11 12:13:10 -0800 | [diff] [blame] | 996 | if (!src_base) { |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 997 | DRM_DEBUG_DRIVER("CMD: Failed to vmap batch\n"); |
| 998 | ret = -ENOMEM; |
| 999 | goto unpin_src; |
| 1000 | } |
| 1001 | |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 1002 | ret = i915_gem_object_set_to_cpu_domain(dest_obj, true); |
| 1003 | if (ret) { |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 1004 | DRM_DEBUG_DRIVER("CMD: Failed to set shadow batch to CPU\n"); |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 1005 | goto unmap_src; |
| 1006 | } |
| 1007 | |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 1008 | dst = vmap_batch(dest_obj, 0, batch_len); |
| 1009 | if (!dst) { |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 1010 | DRM_DEBUG_DRIVER("CMD: Failed to vmap shadow batch\n"); |
| 1011 | ret = -ENOMEM; |
| 1012 | goto unmap_src; |
| 1013 | } |
| 1014 | |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 1015 | src = src_base + offset_in_page(batch_start_offset); |
| 1016 | if (needs_clflush) |
| 1017 | drm_clflush_virt_range(src, batch_len); |
Brad Volkin | b9ffd80 | 2014-12-11 12:13:10 -0800 | [diff] [blame] | 1018 | |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 1019 | memcpy(dst, src, batch_len); |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 1020 | |
| 1021 | unmap_src: |
Brad Volkin | b9ffd80 | 2014-12-11 12:13:10 -0800 | [diff] [blame] | 1022 | vunmap(src_base); |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 1023 | unpin_src: |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1024 | i915_gem_obj_finish_shmem_access(src_obj); |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 1025 | |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 1026 | return ret ? ERR_PTR(ret) : dst; |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 1027 | } |
| 1028 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1029 | /** |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 1030 | * intel_engine_needs_cmd_parser() - should a given engine use software |
| 1031 | * command parsing? |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1032 | * @engine: the engine in question |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1033 | * |
| 1034 | * Only certain platforms require software batch buffer command parsing, and |
Masanari Iida | 32197aa | 2014-10-20 23:53:13 +0900 | [diff] [blame] | 1035 | * only when enabled via module parameter. |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1036 | * |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 1037 | * Return: true if the engine requires software command parsing |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1038 | */ |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 1039 | bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine) |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1040 | { |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1041 | if (!engine->needs_cmd_parser) |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1042 | return false; |
| 1043 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 1044 | if (!USES_PPGTT(engine->i915)) |
Brad Volkin | d4d4803 | 2014-02-18 10:15:54 -0800 | [diff] [blame] | 1045 | return false; |
| 1046 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1047 | return (i915.enable_cmd_parser == 1); |
| 1048 | } |
| 1049 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1050 | static bool check_cmd(const struct intel_engine_cs *engine, |
Brad Volkin | b651000 | 2014-03-27 11:43:39 -0700 | [diff] [blame] | 1051 | const struct drm_i915_cmd_descriptor *desc, |
Francisco Jerez | 6a65c5b | 2015-05-29 16:44:13 +0300 | [diff] [blame] | 1052 | const u32 *cmd, u32 length, |
Brad Volkin | 6e66ea1 | 2014-03-28 10:21:50 -0700 | [diff] [blame] | 1053 | const bool is_master, |
| 1054 | bool *oacontrol_set) |
Brad Volkin | b651000 | 2014-03-27 11:43:39 -0700 | [diff] [blame] | 1055 | { |
| 1056 | if (desc->flags & CMD_DESC_REJECT) { |
| 1057 | DRM_DEBUG_DRIVER("CMD: Rejected command: 0x%08X\n", *cmd); |
| 1058 | return false; |
| 1059 | } |
| 1060 | |
| 1061 | if ((desc->flags & CMD_DESC_MASTER) && !is_master) { |
| 1062 | DRM_DEBUG_DRIVER("CMD: Rejected master-only command: 0x%08X\n", |
| 1063 | *cmd); |
| 1064 | return false; |
| 1065 | } |
| 1066 | |
| 1067 | if (desc->flags & CMD_DESC_REGISTER) { |
Brad Volkin | 6e66ea1 | 2014-03-28 10:21:50 -0700 | [diff] [blame] | 1068 | /* |
Francisco Jerez | 6a65c5b | 2015-05-29 16:44:13 +0300 | [diff] [blame] | 1069 | * Get the distance between individual register offset |
| 1070 | * fields if the command can perform more than one |
| 1071 | * access at a time. |
Brad Volkin | 6e66ea1 | 2014-03-28 10:21:50 -0700 | [diff] [blame] | 1072 | */ |
Francisco Jerez | 6a65c5b | 2015-05-29 16:44:13 +0300 | [diff] [blame] | 1073 | const u32 step = desc->reg.step ? desc->reg.step : length; |
| 1074 | u32 offset; |
| 1075 | |
| 1076 | for (offset = desc->reg.offset; offset < length; |
| 1077 | offset += step) { |
| 1078 | const u32 reg_addr = cmd[offset] & desc->reg.mask; |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 1079 | const struct drm_i915_reg_descriptor *reg = |
Jordan Justen | 361b027 | 2016-03-06 23:30:27 -0800 | [diff] [blame] | 1080 | find_reg_in_tables(engine->reg_tables, |
| 1081 | engine->reg_table_count, |
| 1082 | is_master, |
| 1083 | reg_addr); |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 1084 | |
| 1085 | if (!reg) { |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 1086 | DRM_DEBUG_DRIVER("CMD: Rejected register 0x%08X in command: 0x%08X (exec_id=%d)\n", |
| 1087 | reg_addr, *cmd, engine->exec_id); |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 1088 | return false; |
| 1089 | } |
Francisco Jerez | 6a65c5b | 2015-05-29 16:44:13 +0300 | [diff] [blame] | 1090 | |
| 1091 | /* |
| 1092 | * OACONTROL requires some special handling for |
| 1093 | * writes. We want to make sure that any batch which |
| 1094 | * enables OA also disables it before the end of the |
| 1095 | * batch. The goal is to prevent one process from |
| 1096 | * snooping on the perf data from another process. To do |
| 1097 | * that, we need to check the value that will be written |
| 1098 | * to the register. Hence, limit OACONTROL writes to |
| 1099 | * only MI_LOAD_REGISTER_IMM commands. |
| 1100 | */ |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1101 | if (reg_addr == i915_mmio_reg_offset(OACONTROL)) { |
Arun Siluvery | f1afe24 | 2015-08-04 16:22:20 +0100 | [diff] [blame] | 1102 | if (desc->cmd.value == MI_LOAD_REGISTER_MEM) { |
Francisco Jerez | 6a65c5b | 2015-05-29 16:44:13 +0300 | [diff] [blame] | 1103 | DRM_DEBUG_DRIVER("CMD: Rejected LRM to OACONTROL\n"); |
| 1104 | return false; |
| 1105 | } |
| 1106 | |
Kenneth Graunke | 6761d0a | 2016-05-06 08:50:14 +0100 | [diff] [blame] | 1107 | if (desc->cmd.value == MI_LOAD_REGISTER_REG) { |
| 1108 | DRM_DEBUG_DRIVER("CMD: Rejected LRR to OACONTROL\n"); |
| 1109 | return false; |
| 1110 | } |
| 1111 | |
Francisco Jerez | 6a65c5b | 2015-05-29 16:44:13 +0300 | [diff] [blame] | 1112 | if (desc->cmd.value == MI_LOAD_REGISTER_IMM(1)) |
| 1113 | *oacontrol_set = (cmd[offset + 1] != 0); |
Brad Volkin | 00caf01 | 2014-09-18 16:26:27 -0700 | [diff] [blame] | 1114 | } |
Brad Volkin | 6e66ea1 | 2014-03-28 10:21:50 -0700 | [diff] [blame] | 1115 | |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 1116 | /* |
| 1117 | * Check the value written to the register against the |
| 1118 | * allowed mask/value pair given in the whitelist entry. |
| 1119 | */ |
| 1120 | if (reg->mask) { |
Arun Siluvery | f1afe24 | 2015-08-04 16:22:20 +0100 | [diff] [blame] | 1121 | if (desc->cmd.value == MI_LOAD_REGISTER_MEM) { |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 1122 | DRM_DEBUG_DRIVER("CMD: Rejected LRM to masked register 0x%08X\n", |
| 1123 | reg_addr); |
| 1124 | return false; |
| 1125 | } |
| 1126 | |
Kenneth Graunke | 6761d0a | 2016-05-06 08:50:14 +0100 | [diff] [blame] | 1127 | if (desc->cmd.value == MI_LOAD_REGISTER_REG) { |
| 1128 | DRM_DEBUG_DRIVER("CMD: Rejected LRR to masked register 0x%08X\n", |
| 1129 | reg_addr); |
| 1130 | return false; |
| 1131 | } |
| 1132 | |
Francisco Jerez | 4e86f72 | 2015-05-29 16:44:14 +0300 | [diff] [blame] | 1133 | if (desc->cmd.value == MI_LOAD_REGISTER_IMM(1) && |
| 1134 | (offset + 2 > length || |
| 1135 | (cmd[offset + 1] & reg->mask) != reg->value)) { |
| 1136 | DRM_DEBUG_DRIVER("CMD: Rejected LRI to masked register 0x%08X\n", |
| 1137 | reg_addr); |
Francisco Jerez | 6a65c5b | 2015-05-29 16:44:13 +0300 | [diff] [blame] | 1138 | return false; |
| 1139 | } |
Brad Volkin | b651000 | 2014-03-27 11:43:39 -0700 | [diff] [blame] | 1140 | } |
| 1141 | } |
| 1142 | } |
| 1143 | |
| 1144 | if (desc->flags & CMD_DESC_BITMASK) { |
| 1145 | int i; |
| 1146 | |
| 1147 | for (i = 0; i < MAX_CMD_DESC_BITMASKS; i++) { |
| 1148 | u32 dword; |
| 1149 | |
| 1150 | if (desc->bits[i].mask == 0) |
| 1151 | break; |
| 1152 | |
| 1153 | if (desc->bits[i].condition_mask != 0) { |
| 1154 | u32 offset = |
| 1155 | desc->bits[i].condition_offset; |
| 1156 | u32 condition = cmd[offset] & |
| 1157 | desc->bits[i].condition_mask; |
| 1158 | |
| 1159 | if (condition == 0) |
| 1160 | continue; |
| 1161 | } |
| 1162 | |
| 1163 | dword = cmd[desc->bits[i].offset] & |
| 1164 | desc->bits[i].mask; |
| 1165 | |
| 1166 | if (dword != desc->bits[i].expected) { |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 1167 | DRM_DEBUG_DRIVER("CMD: Rejected command 0x%08X for bitmask 0x%08X (exp=0x%08X act=0x%08X) (exec_id=%d)\n", |
Brad Volkin | b651000 | 2014-03-27 11:43:39 -0700 | [diff] [blame] | 1168 | *cmd, |
| 1169 | desc->bits[i].mask, |
| 1170 | desc->bits[i].expected, |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 1171 | dword, engine->exec_id); |
Brad Volkin | b651000 | 2014-03-27 11:43:39 -0700 | [diff] [blame] | 1172 | return false; |
| 1173 | } |
| 1174 | } |
| 1175 | } |
| 1176 | |
| 1177 | return true; |
| 1178 | } |
| 1179 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1180 | #define LENGTH_BIAS 2 |
| 1181 | |
| 1182 | /** |
| 1183 | * i915_parse_cmds() - parse a submitted batch buffer for privilege violations |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1184 | * @engine: the engine on which the batch is to execute |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1185 | * @batch_obj: the batch buffer in question |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 1186 | * @shadow_batch_obj: copy of the batch buffer in question |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1187 | * @batch_start_offset: byte offset in the batch at which execution starts |
Brad Volkin | b9ffd80 | 2014-12-11 12:13:10 -0800 | [diff] [blame] | 1188 | * @batch_len: length of the commands in batch_obj |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1189 | * @is_master: is the submitting process the drm master? |
| 1190 | * |
| 1191 | * Parses the specified batch buffer looking for privilege violations as |
| 1192 | * described in the overview. |
| 1193 | * |
Brad Volkin | 42c7156 | 2014-10-16 12:24:42 -0700 | [diff] [blame] | 1194 | * Return: non-zero if the parser finds violations or otherwise fails; -EACCES |
| 1195 | * if the batch appears legal but should use hardware parsing |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1196 | */ |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 1197 | int intel_engine_cmd_parser(struct intel_engine_cs *engine, |
| 1198 | struct drm_i915_gem_object *batch_obj, |
| 1199 | struct drm_i915_gem_object *shadow_batch_obj, |
| 1200 | u32 batch_start_offset, |
| 1201 | u32 batch_len, |
| 1202 | bool is_master) |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1203 | { |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1204 | u32 *cmd, *batch_base, *batch_end; |
| 1205 | struct drm_i915_cmd_descriptor default_desc = { 0 }; |
Brad Volkin | 6e66ea1 | 2014-03-28 10:21:50 -0700 | [diff] [blame] | 1206 | bool oacontrol_set = false; /* OACONTROL tracking. See check_cmd() */ |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 1207 | int ret = 0; |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1208 | |
Brad Volkin | b9ffd80 | 2014-12-11 12:13:10 -0800 | [diff] [blame] | 1209 | batch_base = copy_batch(shadow_batch_obj, batch_obj, |
| 1210 | batch_start_offset, batch_len); |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 1211 | if (IS_ERR(batch_base)) { |
| 1212 | DRM_DEBUG_DRIVER("CMD: Failed to copy batch\n"); |
| 1213 | return PTR_ERR(batch_base); |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1214 | } |
| 1215 | |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 1216 | /* |
Brad Volkin | b9ffd80 | 2014-12-11 12:13:10 -0800 | [diff] [blame] | 1217 | * We use the batch length as size because the shadow object is as |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 1218 | * large or larger and copy_batch() will write MI_NOPs to the extra |
| 1219 | * space. Parsing should be faster in some cases this way. |
| 1220 | */ |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 1221 | batch_end = batch_base + (batch_len / sizeof(*batch_end)); |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1222 | |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 1223 | cmd = batch_base; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1224 | while (cmd < batch_end) { |
| 1225 | const struct drm_i915_cmd_descriptor *desc; |
| 1226 | u32 length; |
| 1227 | |
| 1228 | if (*cmd == MI_BATCH_BUFFER_END) |
| 1229 | break; |
| 1230 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1231 | desc = find_cmd(engine, *cmd, &default_desc); |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1232 | if (!desc) { |
| 1233 | DRM_DEBUG_DRIVER("CMD: Unrecognized command: 0x%08X\n", |
| 1234 | *cmd); |
| 1235 | ret = -EINVAL; |
| 1236 | break; |
| 1237 | } |
| 1238 | |
Brad Volkin | 42c7156 | 2014-10-16 12:24:42 -0700 | [diff] [blame] | 1239 | /* |
| 1240 | * If the batch buffer contains a chained batch, return an |
| 1241 | * error that tells the caller to abort and dispatch the |
| 1242 | * workload as a non-secure batch. |
| 1243 | */ |
| 1244 | if (desc->cmd.value == MI_BATCH_BUFFER_START) { |
| 1245 | ret = -EACCES; |
| 1246 | break; |
| 1247 | } |
| 1248 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1249 | if (desc->flags & CMD_DESC_FIXED) |
| 1250 | length = desc->length.fixed; |
| 1251 | else |
| 1252 | length = ((*cmd & desc->length.mask) + LENGTH_BIAS); |
| 1253 | |
| 1254 | if ((batch_end - cmd) < length) { |
Jani Nikula | 86a2512 | 2014-04-02 11:24:20 +0300 | [diff] [blame] | 1255 | DRM_DEBUG_DRIVER("CMD: Command length exceeds batch length: 0x%08X length=%u batchlen=%td\n", |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1256 | *cmd, |
| 1257 | length, |
Jan Moskyto Matejka | 4b6eab5 | 2014-04-28 15:03:23 +0200 | [diff] [blame] | 1258 | batch_end - cmd); |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1259 | ret = -EINVAL; |
| 1260 | break; |
| 1261 | } |
| 1262 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1263 | if (!check_cmd(engine, desc, cmd, length, is_master, |
Francisco Jerez | 6a65c5b | 2015-05-29 16:44:13 +0300 | [diff] [blame] | 1264 | &oacontrol_set)) { |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1265 | ret = -EINVAL; |
| 1266 | break; |
| 1267 | } |
| 1268 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1269 | cmd += length; |
| 1270 | } |
| 1271 | |
Brad Volkin | 6e66ea1 | 2014-03-28 10:21:50 -0700 | [diff] [blame] | 1272 | if (oacontrol_set) { |
| 1273 | DRM_DEBUG_DRIVER("CMD: batch set OACONTROL but did not clear it\n"); |
| 1274 | ret = -EINVAL; |
| 1275 | } |
| 1276 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1277 | if (cmd >= batch_end) { |
| 1278 | DRM_DEBUG_DRIVER("CMD: Got to the end of the buffer w/o a BBE cmd!\n"); |
| 1279 | ret = -EINVAL; |
| 1280 | } |
| 1281 | |
| 1282 | vunmap(batch_base); |
| 1283 | |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1284 | return ret; |
| 1285 | } |
Brad Volkin | d728c8e | 2014-02-18 10:15:56 -0800 | [diff] [blame] | 1286 | |
| 1287 | /** |
| 1288 | * i915_cmd_parser_get_version() - get the cmd parser version number |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1289 | * @dev_priv: i915 device private |
Brad Volkin | d728c8e | 2014-02-18 10:15:56 -0800 | [diff] [blame] | 1290 | * |
| 1291 | * The cmd parser maintains a simple increasing integer version number suitable |
| 1292 | * for passing to userspace clients to determine what operations are permitted. |
| 1293 | * |
| 1294 | * Return: the current version number of the cmd parser |
| 1295 | */ |
Chris Wilson | 1ca3712 | 2016-05-04 14:25:36 +0100 | [diff] [blame] | 1296 | int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv) |
Brad Volkin | d728c8e | 2014-02-18 10:15:56 -0800 | [diff] [blame] | 1297 | { |
Chris Wilson | 1ca3712 | 2016-05-04 14:25:36 +0100 | [diff] [blame] | 1298 | struct intel_engine_cs *engine; |
| 1299 | bool active = false; |
| 1300 | |
| 1301 | /* If the command parser is not enabled, report 0 - unsupported */ |
| 1302 | for_each_engine(engine, dev_priv) { |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 1303 | if (intel_engine_needs_cmd_parser(engine)) { |
Chris Wilson | 1ca3712 | 2016-05-04 14:25:36 +0100 | [diff] [blame] | 1304 | active = true; |
| 1305 | break; |
| 1306 | } |
| 1307 | } |
| 1308 | if (!active) |
| 1309 | return 0; |
| 1310 | |
Brad Volkin | d728c8e | 2014-02-18 10:15:56 -0800 | [diff] [blame] | 1311 | /* |
| 1312 | * Command parser version history |
| 1313 | * |
| 1314 | * 1. Initial version. Checks batches and reports violations, but leaves |
| 1315 | * hardware parsing enabled (so does not allow new use cases). |
Neil Roberts | f1f55cc | 2014-11-07 19:00:26 +0000 | [diff] [blame] | 1316 | * 2. Allow access to the MI_PREDICATE_SRC0 and |
| 1317 | * MI_PREDICATE_SRC1 registers. |
Jordan Justen | c61200c | 2014-12-11 13:28:09 -0800 | [diff] [blame] | 1318 | * 3. Allow access to the GPGPU_THREADS_DISPATCHED register. |
Francisco Jerez | 2bbe6bb | 2015-06-15 14:03:29 +0300 | [diff] [blame] | 1319 | * 4. L3 atomic chicken bits of HSW_SCRATCH1 and HSW_ROW_CHICKEN3. |
Jordan Justen | 7b9748c | 2015-10-01 23:09:58 -0700 | [diff] [blame] | 1320 | * 5. GPGPU dispatch compute indirect registers. |
Jordan Justen | 6cf0716 | 2016-03-06 23:30:30 -0800 | [diff] [blame] | 1321 | * 6. TIMESTAMP register and Haswell CS GPR registers |
Kenneth Graunke | 6761d0a | 2016-05-06 08:50:14 +0100 | [diff] [blame] | 1322 | * 7. Allow MI_LOAD_REGISTER_REG between whitelisted registers. |
Brad Volkin | d728c8e | 2014-02-18 10:15:56 -0800 | [diff] [blame] | 1323 | */ |
Kenneth Graunke | 6761d0a | 2016-05-06 08:50:14 +0100 | [diff] [blame] | 1324 | return 7; |
Brad Volkin | d728c8e | 2014-02-18 10:15:56 -0800 | [diff] [blame] | 1325 | } |