blob: d66058d5c4292c54f43060f5203e2097bf8706e5 [file] [log] [blame]
Jonas Jensen6c821bd2013-08-08 13:34:54 +02001/* MOXA ART Ethernet (RTL8201CP) driver.
2 *
3 * Copyright (C) 2013 Jonas Jensen
4 *
5 * Jonas Jensen <jonas.jensen@gmail.com>
6 *
7 * Based on code from
8 * Moxa Technology Co., Ltd. <www.moxa.com>
9 *
10 * This file is licensed under the terms of the GNU General Public
11 * License version 2. This program is licensed "as is" without any
12 * warranty of any kind, whether express or implied.
13 */
14
15#include <linux/module.h>
Jonas Jensen6c821bd2013-08-08 13:34:54 +020016#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/skbuff.h>
19#include <linux/dma-mapping.h>
20#include <linux/ethtool.h>
21#include <linux/platform_device.h>
22#include <linux/interrupt.h>
23#include <linux/irq.h>
24#include <linux/of_address.h>
25#include <linux/of_irq.h>
26#include <linux/crc32.h>
27#include <linux/crc32c.h>
Jonas Jensen6c821bd2013-08-08 13:34:54 +020028
29#include "moxart_ether.h"
30
31static inline void moxart_emac_write(struct net_device *ndev,
32 unsigned int reg, unsigned long value)
33{
34 struct moxart_mac_priv_t *priv = netdev_priv(ndev);
35
36 writel(value, priv->base + reg);
37}
38
39static void moxart_update_mac_address(struct net_device *ndev)
40{
41 moxart_emac_write(ndev, REG_MAC_MS_ADDRESS,
42 ((ndev->dev_addr[0] << 8) | (ndev->dev_addr[1])));
43 moxart_emac_write(ndev, REG_MAC_MS_ADDRESS + 4,
44 ((ndev->dev_addr[2] << 24) |
45 (ndev->dev_addr[3] << 16) |
46 (ndev->dev_addr[4] << 8) |
47 (ndev->dev_addr[5])));
48}
49
50static int moxart_set_mac_address(struct net_device *ndev, void *addr)
51{
52 struct sockaddr *address = addr;
53
54 if (!is_valid_ether_addr(address->sa_data))
55 return -EADDRNOTAVAIL;
56
57 memcpy(ndev->dev_addr, address->sa_data, ndev->addr_len);
58 moxart_update_mac_address(ndev);
59
60 return 0;
61}
62
63static void moxart_mac_free_memory(struct net_device *ndev)
64{
65 struct moxart_mac_priv_t *priv = netdev_priv(ndev);
66 int i;
67
68 for (i = 0; i < RX_DESC_NUM; i++)
69 dma_unmap_single(&ndev->dev, priv->rx_mapping[i],
70 priv->rx_buf_size, DMA_FROM_DEVICE);
71
72 if (priv->tx_desc_base)
73 dma_free_coherent(NULL, TX_REG_DESC_SIZE * TX_DESC_NUM,
74 priv->tx_desc_base, priv->tx_base);
75
76 if (priv->rx_desc_base)
77 dma_free_coherent(NULL, RX_REG_DESC_SIZE * RX_DESC_NUM,
78 priv->rx_desc_base, priv->rx_base);
79
80 kfree(priv->tx_buf_base);
81 kfree(priv->rx_buf_base);
82}
83
84static void moxart_mac_reset(struct net_device *ndev)
85{
86 struct moxart_mac_priv_t *priv = netdev_priv(ndev);
87
88 writel(SW_RST, priv->base + REG_MAC_CTRL);
89 while (readl(priv->base + REG_MAC_CTRL) & SW_RST)
90 mdelay(10);
91
92 writel(0, priv->base + REG_INTERRUPT_MASK);
93
94 priv->reg_maccr = RX_BROADPKT | FULLDUP | CRC_APD | RX_FTL;
95}
96
97static void moxart_mac_enable(struct net_device *ndev)
98{
99 struct moxart_mac_priv_t *priv = netdev_priv(ndev);
100
101 writel(0x00001010, priv->base + REG_INT_TIMER_CTRL);
102 writel(0x00000001, priv->base + REG_APOLL_TIMER_CTRL);
103 writel(0x00000390, priv->base + REG_DMA_BLEN_CTRL);
104
105 priv->reg_imr |= (RPKT_FINISH_M | XPKT_FINISH_M);
106 writel(priv->reg_imr, priv->base + REG_INTERRUPT_MASK);
107
108 priv->reg_maccr |= (RCV_EN | XMT_EN | RDMA_EN | XDMA_EN);
109 writel(priv->reg_maccr, priv->base + REG_MAC_CTRL);
110}
111
112static void moxart_mac_setup_desc_ring(struct net_device *ndev)
113{
114 struct moxart_mac_priv_t *priv = netdev_priv(ndev);
115 void __iomem *desc;
116 int i;
117
118 for (i = 0; i < TX_DESC_NUM; i++) {
119 desc = priv->tx_desc_base + i * TX_REG_DESC_SIZE;
120 memset(desc, 0, TX_REG_DESC_SIZE);
121
122 priv->tx_buf[i] = priv->tx_buf_base + priv->tx_buf_size * i;
123 }
124 writel(TX_DESC1_END, desc + TX_REG_OFFSET_DESC1);
125
126 priv->tx_head = 0;
127 priv->tx_tail = 0;
128
129 for (i = 0; i < RX_DESC_NUM; i++) {
130 desc = priv->rx_desc_base + i * RX_REG_DESC_SIZE;
131 memset(desc, 0, RX_REG_DESC_SIZE);
132 writel(RX_DESC0_DMA_OWN, desc + RX_REG_OFFSET_DESC0);
133 writel(RX_BUF_SIZE & RX_DESC1_BUF_SIZE_MASK,
134 desc + RX_REG_OFFSET_DESC1);
135
136 priv->rx_buf[i] = priv->rx_buf_base + priv->rx_buf_size * i;
137 priv->rx_mapping[i] = dma_map_single(&ndev->dev,
138 priv->rx_buf[i],
139 priv->rx_buf_size,
140 DMA_FROM_DEVICE);
141 if (dma_mapping_error(&ndev->dev, priv->rx_mapping[i]))
142 netdev_err(ndev, "DMA mapping error\n");
143
144 writel(priv->rx_mapping[i],
145 desc + RX_REG_OFFSET_DESC2 + RX_DESC2_ADDRESS_PHYS);
146 writel(priv->rx_buf[i],
147 desc + RX_REG_OFFSET_DESC2 + RX_DESC2_ADDRESS_VIRT);
148 }
149 writel(RX_DESC1_END, desc + RX_REG_OFFSET_DESC1);
150
151 priv->rx_head = 0;
152
153 /* reset the MAC controler TX/RX desciptor base address */
154 writel(priv->tx_base, priv->base + REG_TXR_BASE_ADDRESS);
155 writel(priv->rx_base, priv->base + REG_RXR_BASE_ADDRESS);
156}
157
158static int moxart_mac_open(struct net_device *ndev)
159{
160 struct moxart_mac_priv_t *priv = netdev_priv(ndev);
161
162 if (!is_valid_ether_addr(ndev->dev_addr))
163 return -EADDRNOTAVAIL;
164
165 napi_enable(&priv->napi);
166
167 moxart_mac_reset(ndev);
168 moxart_update_mac_address(ndev);
169 moxart_mac_setup_desc_ring(ndev);
170 moxart_mac_enable(ndev);
171 netif_start_queue(ndev);
172
173 netdev_dbg(ndev, "%s: IMR=0x%x, MACCR=0x%x\n",
174 __func__, readl(priv->base + REG_INTERRUPT_MASK),
175 readl(priv->base + REG_MAC_CTRL));
176
177 return 0;
178}
179
180static int moxart_mac_stop(struct net_device *ndev)
181{
182 struct moxart_mac_priv_t *priv = netdev_priv(ndev);
183
184 napi_disable(&priv->napi);
185
186 netif_stop_queue(ndev);
187
188 /* disable all interrupts */
189 writel(0, priv->base + REG_INTERRUPT_MASK);
190
191 /* disable all functions */
192 writel(0, priv->base + REG_MAC_CTRL);
193
194 return 0;
195}
196
197static int moxart_rx_poll(struct napi_struct *napi, int budget)
198{
199 struct moxart_mac_priv_t *priv = container_of(napi,
200 struct moxart_mac_priv_t,
201 napi);
202 struct net_device *ndev = priv->ndev;
203 struct sk_buff *skb;
204 void __iomem *desc;
205 unsigned int desc0, len;
206 int rx_head = priv->rx_head;
207 int rx = 0;
208
209 while (1) {
210 desc = priv->rx_desc_base + (RX_REG_DESC_SIZE * rx_head);
211 desc0 = readl(desc + RX_REG_OFFSET_DESC0);
212
213 if (desc0 & RX_DESC0_DMA_OWN)
214 break;
215
216 if (desc0 & (RX_DESC0_ERR | RX_DESC0_CRC_ERR | RX_DESC0_FTL |
217 RX_DESC0_RUNT | RX_DESC0_ODD_NB)) {
218 net_dbg_ratelimited("packet error\n");
219 priv->stats.rx_dropped++;
220 priv->stats.rx_errors++;
221 continue;
222 }
223
224 len = desc0 & RX_DESC0_FRAME_LEN_MASK;
225
226 if (len > RX_BUF_SIZE)
227 len = RX_BUF_SIZE;
228
Jonas Jensen9fe1b3b2014-08-25 16:22:22 +0200229 skb = netdev_alloc_skb_ip_align(ndev, len);
230
Jonas Jensen6c821bd2013-08-08 13:34:54 +0200231 if (unlikely(!skb)) {
Jonas Jensen9fe1b3b2014-08-25 16:22:22 +0200232 net_dbg_ratelimited("netdev_alloc_skb_ip_align failed\n");
Jonas Jensen6c821bd2013-08-08 13:34:54 +0200233 priv->stats.rx_dropped++;
234 priv->stats.rx_errors++;
235 }
236
Jonas Jensen9fe1b3b2014-08-25 16:22:22 +0200237 memcpy(skb->data, priv->rx_buf[rx_head], len);
Jonas Jensen6c821bd2013-08-08 13:34:54 +0200238 skb_put(skb, len);
239 skb->protocol = eth_type_trans(skb, ndev);
240 napi_gro_receive(&priv->napi, skb);
241 rx++;
242
243 ndev->last_rx = jiffies;
244 priv->stats.rx_packets++;
245 priv->stats.rx_bytes += len;
246 if (desc0 & RX_DESC0_MULTICAST)
247 priv->stats.multicast++;
248
249 writel(RX_DESC0_DMA_OWN, desc + RX_REG_OFFSET_DESC0);
250
251 rx_head = RX_NEXT(rx_head);
252 priv->rx_head = rx_head;
253
254 if (rx >= budget)
255 break;
256 }
257
258 if (rx < budget) {
259 napi_gro_flush(napi, false);
260 __napi_complete(napi);
261 }
262
263 priv->reg_imr |= RPKT_FINISH_M;
264 writel(priv->reg_imr, priv->base + REG_INTERRUPT_MASK);
265
266 return rx;
267}
268
269static void moxart_tx_finished(struct net_device *ndev)
270{
271 struct moxart_mac_priv_t *priv = netdev_priv(ndev);
272 unsigned tx_head = priv->tx_head;
273 unsigned tx_tail = priv->tx_tail;
274
275 while (tx_tail != tx_head) {
276 dma_unmap_single(&ndev->dev, priv->tx_mapping[tx_tail],
277 priv->tx_len[tx_tail], DMA_TO_DEVICE);
278
279 priv->stats.tx_packets++;
280 priv->stats.tx_bytes += priv->tx_skb[tx_tail]->len;
281
282 dev_kfree_skb_irq(priv->tx_skb[tx_tail]);
283 priv->tx_skb[tx_tail] = NULL;
284
285 tx_tail = TX_NEXT(tx_tail);
286 }
287 priv->tx_tail = tx_tail;
288}
289
290static irqreturn_t moxart_mac_interrupt(int irq, void *dev_id)
291{
292 struct net_device *ndev = (struct net_device *) dev_id;
293 struct moxart_mac_priv_t *priv = netdev_priv(ndev);
294 unsigned int ists = readl(priv->base + REG_INTERRUPT_STATUS);
295
296 if (ists & XPKT_OK_INT_STS)
297 moxart_tx_finished(ndev);
298
299 if (ists & RPKT_FINISH) {
300 if (napi_schedule_prep(&priv->napi)) {
301 priv->reg_imr &= ~RPKT_FINISH_M;
302 writel(priv->reg_imr, priv->base + REG_INTERRUPT_MASK);
303 __napi_schedule(&priv->napi);
304 }
305 }
306
307 return IRQ_HANDLED;
308}
309
310static int moxart_mac_start_xmit(struct sk_buff *skb, struct net_device *ndev)
311{
312 struct moxart_mac_priv_t *priv = netdev_priv(ndev);
313 void __iomem *desc;
314 unsigned int len;
315 unsigned int tx_head = priv->tx_head;
316 u32 txdes1;
Wei Yongjun0aa857f2013-08-18 16:09:30 +0800317 int ret = NETDEV_TX_BUSY;
Jonas Jensen6c821bd2013-08-08 13:34:54 +0200318
319 desc = priv->tx_desc_base + (TX_REG_DESC_SIZE * tx_head);
320
321 spin_lock_irq(&priv->txlock);
322 if (readl(desc + TX_REG_OFFSET_DESC0) & TX_DESC0_DMA_OWN) {
323 net_dbg_ratelimited("no TX space for packet\n");
324 priv->stats.tx_dropped++;
Wei Yongjun0aa857f2013-08-18 16:09:30 +0800325 goto out_unlock;
Jonas Jensen6c821bd2013-08-08 13:34:54 +0200326 }
327
328 len = skb->len > TX_BUF_SIZE ? TX_BUF_SIZE : skb->len;
329
330 priv->tx_mapping[tx_head] = dma_map_single(&ndev->dev, skb->data,
331 len, DMA_TO_DEVICE);
332 if (dma_mapping_error(&ndev->dev, priv->tx_mapping[tx_head])) {
333 netdev_err(ndev, "DMA mapping error\n");
Wei Yongjun0aa857f2013-08-18 16:09:30 +0800334 goto out_unlock;
Jonas Jensen6c821bd2013-08-08 13:34:54 +0200335 }
336
337 priv->tx_len[tx_head] = len;
338 priv->tx_skb[tx_head] = skb;
339
340 writel(priv->tx_mapping[tx_head],
341 desc + TX_REG_OFFSET_DESC2 + TX_DESC2_ADDRESS_PHYS);
342 writel(skb->data,
343 desc + TX_REG_OFFSET_DESC2 + TX_DESC2_ADDRESS_VIRT);
344
345 if (skb->len < ETH_ZLEN) {
346 memset(&skb->data[skb->len],
347 0, ETH_ZLEN - skb->len);
348 len = ETH_ZLEN;
349 }
350
Jonas Jensenb853f312014-08-25 16:22:11 +0200351 txdes1 = TX_DESC1_LTS | TX_DESC1_FTS | (len & TX_DESC1_BUF_SIZE_MASK);
352 if (tx_head == TX_DESC_NUM_MASK)
353 txdes1 |= TX_DESC1_END;
Jonas Jensen6c821bd2013-08-08 13:34:54 +0200354 writel(txdes1, desc + TX_REG_OFFSET_DESC1);
355 writel(TX_DESC0_DMA_OWN, desc + TX_REG_OFFSET_DESC0);
356
357 /* start to send packet */
358 writel(0xffffffff, priv->base + REG_TX_POLL_DEMAND);
359
360 priv->tx_head = TX_NEXT(tx_head);
361
362 ndev->trans_start = jiffies;
Wei Yongjun0aa857f2013-08-18 16:09:30 +0800363 ret = NETDEV_TX_OK;
364out_unlock:
Jonas Jensen6c821bd2013-08-08 13:34:54 +0200365 spin_unlock_irq(&priv->txlock);
366
Wei Yongjun0aa857f2013-08-18 16:09:30 +0800367 return ret;
Jonas Jensen6c821bd2013-08-08 13:34:54 +0200368}
369
370static struct net_device_stats *moxart_mac_get_stats(struct net_device *ndev)
371{
372 struct moxart_mac_priv_t *priv = netdev_priv(ndev);
373
374 return &priv->stats;
375}
376
377static void moxart_mac_setmulticast(struct net_device *ndev)
378{
379 struct moxart_mac_priv_t *priv = netdev_priv(ndev);
380 struct netdev_hw_addr *ha;
381 int crc_val;
382
383 netdev_for_each_mc_addr(ha, ndev) {
384 crc_val = crc32_le(~0, ha->addr, ETH_ALEN);
385 crc_val = (crc_val >> 26) & 0x3f;
386 if (crc_val >= 32) {
387 writel(readl(priv->base + REG_MCAST_HASH_TABLE1) |
388 (1UL << (crc_val - 32)),
389 priv->base + REG_MCAST_HASH_TABLE1);
390 } else {
391 writel(readl(priv->base + REG_MCAST_HASH_TABLE0) |
392 (1UL << crc_val),
393 priv->base + REG_MCAST_HASH_TABLE0);
394 }
395 }
396}
397
398static void moxart_mac_set_rx_mode(struct net_device *ndev)
399{
400 struct moxart_mac_priv_t *priv = netdev_priv(ndev);
401
402 spin_lock_irq(&priv->txlock);
403
404 (ndev->flags & IFF_PROMISC) ? (priv->reg_maccr |= RCV_ALL) :
405 (priv->reg_maccr &= ~RCV_ALL);
406
407 (ndev->flags & IFF_ALLMULTI) ? (priv->reg_maccr |= RX_MULTIPKT) :
408 (priv->reg_maccr &= ~RX_MULTIPKT);
409
410 if ((ndev->flags & IFF_MULTICAST) && netdev_mc_count(ndev)) {
411 priv->reg_maccr |= HT_MULTI_EN;
412 moxart_mac_setmulticast(ndev);
413 } else {
414 priv->reg_maccr &= ~HT_MULTI_EN;
415 }
416
417 writel(priv->reg_maccr, priv->base + REG_MAC_CTRL);
418
419 spin_unlock_irq(&priv->txlock);
420}
421
422static struct net_device_ops moxart_netdev_ops = {
423 .ndo_open = moxart_mac_open,
424 .ndo_stop = moxart_mac_stop,
425 .ndo_start_xmit = moxart_mac_start_xmit,
426 .ndo_get_stats = moxart_mac_get_stats,
427 .ndo_set_rx_mode = moxart_mac_set_rx_mode,
428 .ndo_set_mac_address = moxart_set_mac_address,
429 .ndo_validate_addr = eth_validate_addr,
430 .ndo_change_mtu = eth_change_mtu,
431};
432
433static int moxart_mac_probe(struct platform_device *pdev)
434{
435 struct device *p_dev = &pdev->dev;
436 struct device_node *node = p_dev->of_node;
437 struct net_device *ndev;
438 struct moxart_mac_priv_t *priv;
439 struct resource *res;
440 unsigned int irq;
441 int ret;
442
443 ndev = alloc_etherdev(sizeof(struct moxart_mac_priv_t));
444 if (!ndev)
445 return -ENOMEM;
446
447 irq = irq_of_parse_and_map(node, 0);
448 if (irq <= 0) {
449 netdev_err(ndev, "irq_of_parse_and_map failed\n");
Wei Yongjunbdfd6302013-10-08 11:19:19 +0800450 ret = -EINVAL;
451 goto irq_map_fail;
Jonas Jensen6c821bd2013-08-08 13:34:54 +0200452 }
453
454 priv = netdev_priv(ndev);
455 priv->ndev = ndev;
456
457 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
458 ndev->base_addr = res->start;
459 priv->base = devm_ioremap_resource(p_dev, res);
460 ret = IS_ERR(priv->base);
461 if (ret) {
462 dev_err(p_dev, "devm_ioremap_resource failed\n");
463 goto init_fail;
464 }
465
466 spin_lock_init(&priv->txlock);
467
468 priv->tx_buf_size = TX_BUF_SIZE;
Jonas Jensen9fe1b3b2014-08-25 16:22:22 +0200469 priv->rx_buf_size = RX_BUF_SIZE;
Jonas Jensen6c821bd2013-08-08 13:34:54 +0200470
471 priv->tx_desc_base = dma_alloc_coherent(NULL, TX_REG_DESC_SIZE *
472 TX_DESC_NUM, &priv->tx_base,
473 GFP_DMA | GFP_KERNEL);
Wei Yongjunbdfd6302013-10-08 11:19:19 +0800474 if (priv->tx_desc_base == NULL) {
475 ret = -ENOMEM;
Jonas Jensen6c821bd2013-08-08 13:34:54 +0200476 goto init_fail;
Wei Yongjunbdfd6302013-10-08 11:19:19 +0800477 }
Jonas Jensen6c821bd2013-08-08 13:34:54 +0200478
479 priv->rx_desc_base = dma_alloc_coherent(NULL, RX_REG_DESC_SIZE *
480 RX_DESC_NUM, &priv->rx_base,
481 GFP_DMA | GFP_KERNEL);
Wei Yongjunbdfd6302013-10-08 11:19:19 +0800482 if (priv->rx_desc_base == NULL) {
483 ret = -ENOMEM;
Jonas Jensen6c821bd2013-08-08 13:34:54 +0200484 goto init_fail;
Wei Yongjunbdfd6302013-10-08 11:19:19 +0800485 }
Jonas Jensen6c821bd2013-08-08 13:34:54 +0200486
487 priv->tx_buf_base = kmalloc(priv->tx_buf_size * TX_DESC_NUM,
488 GFP_ATOMIC);
Wei Yongjunbdfd6302013-10-08 11:19:19 +0800489 if (!priv->tx_buf_base) {
490 ret = -ENOMEM;
Jonas Jensen6c821bd2013-08-08 13:34:54 +0200491 goto init_fail;
Wei Yongjunbdfd6302013-10-08 11:19:19 +0800492 }
Jonas Jensen6c821bd2013-08-08 13:34:54 +0200493
494 priv->rx_buf_base = kmalloc(priv->rx_buf_size * RX_DESC_NUM,
495 GFP_ATOMIC);
Wei Yongjunbdfd6302013-10-08 11:19:19 +0800496 if (!priv->rx_buf_base) {
497 ret = -ENOMEM;
Jonas Jensen6c821bd2013-08-08 13:34:54 +0200498 goto init_fail;
Wei Yongjunbdfd6302013-10-08 11:19:19 +0800499 }
Jonas Jensen6c821bd2013-08-08 13:34:54 +0200500
501 platform_set_drvdata(pdev, ndev);
502
503 ret = devm_request_irq(p_dev, irq, moxart_mac_interrupt, 0,
504 pdev->name, ndev);
505 if (ret) {
506 netdev_err(ndev, "devm_request_irq failed\n");
507 goto init_fail;
508 }
509
510 ether_setup(ndev);
511 ndev->netdev_ops = &moxart_netdev_ops;
512 netif_napi_add(ndev, &priv->napi, moxart_rx_poll, RX_DESC_NUM);
513 ndev->priv_flags |= IFF_UNICAST_FLT;
514 ndev->irq = irq;
515
516 SET_NETDEV_DEV(ndev, &pdev->dev);
517
518 ret = register_netdev(ndev);
519 if (ret) {
520 free_netdev(ndev);
521 goto init_fail;
522 }
523
524 netdev_dbg(ndev, "%s: IRQ=%d address=%pM\n",
525 __func__, ndev->irq, ndev->dev_addr);
526
527 return 0;
528
529init_fail:
530 netdev_err(ndev, "init failed\n");
531 moxart_mac_free_memory(ndev);
Wei Yongjunbdfd6302013-10-08 11:19:19 +0800532irq_map_fail:
533 free_netdev(ndev);
Jonas Jensen6c821bd2013-08-08 13:34:54 +0200534 return ret;
535}
536
537static int moxart_remove(struct platform_device *pdev)
538{
539 struct net_device *ndev = platform_get_drvdata(pdev);
540
541 unregister_netdev(ndev);
542 free_irq(ndev->irq, ndev);
543 moxart_mac_free_memory(ndev);
Jonas Jensen6c821bd2013-08-08 13:34:54 +0200544 free_netdev(ndev);
545
546 return 0;
547}
548
549static const struct of_device_id moxart_mac_match[] = {
550 { .compatible = "moxa,moxart-mac" },
551 { }
552};
553
Bartlomiej Zolnierkiewicz437a3ae2013-09-30 15:18:27 +0200554static struct platform_driver moxart_mac_driver = {
Jonas Jensen6c821bd2013-08-08 13:34:54 +0200555 .probe = moxart_mac_probe,
556 .remove = moxart_remove,
557 .driver = {
558 .name = "moxart-ethernet",
559 .owner = THIS_MODULE,
560 .of_match_table = moxart_mac_match,
561 },
562};
563module_platform_driver(moxart_mac_driver);
564
565MODULE_DESCRIPTION("MOXART RTL8201CP Ethernet driver");
566MODULE_LICENSE("GPL v2");
567MODULE_AUTHOR("Jonas Jensen <jonas.jensen@gmail.com>");