blob: 2a5d3ad1169c955ed781a95a353e542d1dcc571b [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/io.h>
Gabor Juhosab5c4f72012-12-10 15:30:28 +010023#include <linux/firmware.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070024
Sujith394cf0a2009-02-09 13:26:54 +053025#include "mac.h"
26#include "ani.h"
27#include "eeprom.h"
28#include "calib.h"
Sujith394cf0a2009-02-09 13:26:54 +053029#include "reg.h"
Sujith Manoharanae550992015-02-16 10:49:53 +053030#include "reg_mci.h"
Sujith394cf0a2009-02-09 13:26:54 +053031#include "phy.h"
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070032#include "btcoex.h"
Lorenzo Bianconic774d572014-09-16 02:13:09 +020033#include "dynack.h"
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -080034
Luis R. Rodriguez203c4802009-03-30 22:30:33 -040035#include "../regd.h"
Bob Copeland3a702e42009-03-30 22:30:29 -040036
Sujith394cf0a2009-02-09 13:26:54 +053037#define ATHEROS_VENDOR_ID 0x168c
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040038
Sujith394cf0a2009-02-09 13:26:54 +053039#define AR5416_DEVID_PCI 0x0023
40#define AR5416_DEVID_PCIE 0x0024
41#define AR9160_DEVID_PCI 0x0027
42#define AR9280_DEVID_PCI 0x0029
43#define AR9280_DEVID_PCIE 0x002a
44#define AR9285_DEVID_PCIE 0x002b
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050045#define AR2427_DEVID_PCIE 0x002c
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -040046#define AR9287_DEVID_PCI 0x002d
47#define AR9287_DEVID_PCIE 0x002e
48#define AR9300_DEVID_PCIE 0x0030
Vasanthakumar Thiagarajanb99a7be2011-04-19 19:28:59 +053049#define AR9300_DEVID_AR9340 0x0031
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -080050#define AR9300_DEVID_AR9485_PCIE 0x0032
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -070051#define AR9300_DEVID_AR9580 0x0033
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +053052#define AR9300_DEVID_AR9462 0x0034
Gabor Juhos03689302011-06-21 11:23:22 +020053#define AR9300_DEVID_AR9330 0x0035
Gabor Juhosb1233772012-07-03 19:13:15 +020054#define AR9300_DEVID_QCA955X 0x0038
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +053055#define AR9485_DEVID_AR1111 0x0037
Sujith Manoharan77fac462012-09-11 20:09:18 +053056#define AR9300_DEVID_AR9565 0x0036
Sujith Manoharane6b1e462013-12-31 08:11:59 +053057#define AR9300_DEVID_AR953X 0x003d
Miaoqing Pan2131fab2014-12-19 06:33:56 +053058#define AR9300_DEVID_QCA956X 0x003f
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040059
Sujith394cf0a2009-02-09 13:26:54 +053060#define AR5416_AR9100_DEVID 0x000b
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040061
Sujith394cf0a2009-02-09 13:26:54 +053062#define AR_SUBVENDOR_ID_NOG 0x0e11
63#define AR_SUBVENDOR_ID_NEW_A 0x7065
64#define AR5416_MAGIC 0x19641014
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070065
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +053066#define AR9280_COEX2WIRE_SUBSYSID 0x309b
67#define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
68#define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
69
Luis R. Rodrigueze3d01bf2009-09-13 23:11:13 -070070#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
71
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070072#define ATH_DEFAULT_NOISE_FLOOR -95
73
John W. Linville04658fb2009-11-13 13:12:59 -050074#define ATH9K_RSSI_BAD -128
Luis R. Rodriguez990b70a2009-09-13 23:55:05 -070075
Felix Fietkaucac42202010-10-09 02:39:30 +020076#define ATH9K_NUM_CHANNELS 38
77
Sujith394cf0a2009-02-09 13:26:54 +053078/* Register read/write primitives */
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070079#define REG_WRITE(_ah, _reg, _val) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010080 (_ah)->reg_ops.write((_ah), (_val), (_reg))
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070081
82#define REG_READ(_ah, _reg) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010083 (_ah)->reg_ops.read((_ah), (_reg))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070084
Sujith Manoharan09a525d2011-01-04 13:17:18 +053085#define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010086 (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
Sujith Manoharan09a525d2011-01-04 13:17:18 +053087
Felix Fietkau845e03c2011-03-23 20:57:25 +010088#define REG_RMW(_ah, _reg, _set, _clr) \
89 (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
90
Sujith20b3efd2010-04-16 11:53:55 +053091#define ENABLE_REGWRITE_BUFFER(_ah) \
92 do { \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010093 if ((_ah)->reg_ops.enable_write_buffer) \
94 (_ah)->reg_ops.enable_write_buffer((_ah)); \
Sujith20b3efd2010-04-16 11:53:55 +053095 } while (0)
96
Sujith20b3efd2010-04-16 11:53:55 +053097#define REGWRITE_BUFFER_FLUSH(_ah) \
98 do { \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010099 if ((_ah)->reg_ops.write_flush) \
100 (_ah)->reg_ops.write_flush((_ah)); \
Sujith20b3efd2010-04-16 11:53:55 +0530101 } while (0)
102
Oleksij Rempel8badb502015-03-22 19:29:46 +0100103#define ENABLE_REG_RMW_BUFFER(_ah) \
104 do { \
105 if ((_ah)->reg_ops.enable_rmw_buffer) \
106 (_ah)->reg_ops.enable_rmw_buffer((_ah)); \
107 } while (0)
108
109#define REG_RMW_BUFFER_FLUSH(_ah) \
110 do { \
111 if ((_ah)->reg_ops.rmw_flush) \
112 (_ah)->reg_ops.rmw_flush((_ah)); \
113 } while (0)
114
Rajkumar Manoharan26526202011-07-29 17:38:08 +0530115#define PR_EEP(_s, _val) \
116 do { \
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +0200117 len += scnprintf(buf + len, size - len, "%20s : %10d\n",\
118 _s, (_val)); \
Rajkumar Manoharan26526202011-07-29 17:38:08 +0530119 } while (0)
120
Sujith394cf0a2009-02-09 13:26:54 +0530121#define SM(_v, _f) (((_v) << _f##_S) & _f)
122#define MS(_v, _f) (((_v) & _f) >> _f##_S)
Sujith394cf0a2009-02-09 13:26:54 +0530123#define REG_RMW_FIELD(_a, _r, _f, _v) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100124 REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400125#define REG_READ_FIELD(_a, _r, _f) \
126 (((REG_READ(_a, _r) & _f) >> _f##_S))
Sujith394cf0a2009-02-09 13:26:54 +0530127#define REG_SET_BIT(_a, _r, _f) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100128 REG_RMW(_a, _r, (_f), 0)
Sujith394cf0a2009-02-09 13:26:54 +0530129#define REG_CLR_BIT(_a, _r, _f) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100130 REG_RMW(_a, _r, 0, (_f))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700131
Rajkumar Manoharane7fc6332011-03-15 23:11:35 +0530132#define DO_DELAY(x) do { \
133 if (((++(x) % 64) == 0) && \
134 (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
135 != ATH_USB)) \
136 udelay(1); \
Sujith394cf0a2009-02-09 13:26:54 +0530137 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700138
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100139#define REG_WRITE_ARRAY(iniarray, column, regWr) \
140 ath9k_hw_write_array(ah, iniarray, column, &(regWr))
Oleksij Rempela57cb452015-03-22 19:29:51 +0100141#define REG_READ_ARRAY(ah, array, size) \
142 ath9k_hw_read_array(ah, array, size)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700143
Sujith394cf0a2009-02-09 13:26:54 +0530144#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
145#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
146#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
147#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530148#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
Sujith394cf0a2009-02-09 13:26:54 +0530149#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
150#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
Mohammed Shafi Shajakhan93d36e92011-11-30 10:41:14 +0530151#define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA 0x16
152#define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK 0x17
153#define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA 0x18
154#define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK 0x19
155#define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX 0x14
156#define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX 0x13
157#define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX 9
158#define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX 8
159#define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE 0x1d
160#define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA 0x1e
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700161
Sujith394cf0a2009-02-09 13:26:54 +0530162#define AR_GPIOD_MASK 0x00001FFF
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700163
Sujith394cf0a2009-02-09 13:26:54 +0530164#define BASE_ACTIVATE_DELAY 100
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530165#define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100)
Sujith394cf0a2009-02-09 13:26:54 +0530166#define COEF_SCALE_S 24
167#define HT40_CHANNEL_CENTER_SHIFT 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700168
Sujith394cf0a2009-02-09 13:26:54 +0530169#define ATH9K_ANTENNA0_CHAINMASK 0x1
170#define ATH9K_ANTENNA1_CHAINMASK 0x2
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700171
Sujith394cf0a2009-02-09 13:26:54 +0530172#define ATH9K_NUM_DMA_DEBUG_REGS 8
173#define ATH9K_NUM_QUEUES 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700174
Sujith394cf0a2009-02-09 13:26:54 +0530175#define MAX_RATE_POWER 63
Sujith0caa7b12009-02-16 13:23:20 +0530176#define AH_WAIT_TIMEOUT 100000 /* (us) */
Gabor Juhosf9b604f2009-06-21 00:02:15 +0200177#define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
Sujith394cf0a2009-02-09 13:26:54 +0530178#define AH_TIME_QUANTUM 10
179#define AR_KEYTABLE_SIZE 128
Sujithd8caa832009-09-17 09:25:45 +0530180#define POWER_UP_TIME 10000
Sujith394cf0a2009-02-09 13:26:54 +0530181#define SPUR_RSSI_THRESH 40
Mohammed Shafi Shajakhan331c5ea2011-07-08 13:01:32 +0530182#define UPPER_5G_SUB_BAND_START 5700
183#define MID_5G_SUB_BAND_START 5400
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700184
Sujith394cf0a2009-02-09 13:26:54 +0530185#define CAB_TIMEOUT_VAL 10
186#define BEACON_TIMEOUT_VAL 10
187#define MIN_BEACON_TIMEOUT_VAL 1
Felix Fietkau4ed15762013-12-14 18:03:44 +0100188#define SLEEP_SLOP TU_TO_USEC(3)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700189
Sujith394cf0a2009-02-09 13:26:54 +0530190#define INIT_CONFIG_STATUS 0x00000000
191#define INIT_RSSI_THR 0x00000700
192#define INIT_BCON_CNTRL_REG 0x00000000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700193
Sujith394cf0a2009-02-09 13:26:54 +0530194#define TU_TO_USEC(_tu) ((_tu) << 10)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700195
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400196#define ATH9K_HW_RX_HP_QDEPTH 16
197#define ATH9K_HW_RX_LP_QDEPTH 128
198
Mohammed Shafi Shajakhan0e44d482011-06-17 14:08:42 +0530199#define PAPRD_GAIN_TABLE_ENTRIES 32
200#define PAPRD_TABLE_SZ 24
201#define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0
Felix Fietkau717f6be2010-06-12 00:34:00 -0400202
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530203/*
204 * Wake on Wireless
205 */
206
207/* Keep Alive Frame */
208#define KAL_FRAME_LEN 28
209#define KAL_FRAME_TYPE 0x2 /* data frame */
210#define KAL_FRAME_SUB_TYPE 0x4 /* null data frame */
211#define KAL_DURATION_ID 0x3d
212#define KAL_NUM_DATA_WORDS 6
213#define KAL_NUM_DESC_WORDS 12
214#define KAL_ANTENNA_MODE 1
215#define KAL_TO_DS 1
Sujith Manoharanbb631312015-02-02 18:21:10 +0530216#define KAL_DELAY 4 /* delay of 4ms between 2 KAL frames */
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530217#define KAL_TIMEOUT 900
218
219#define MAX_PATTERN_SIZE 256
220#define MAX_PATTERN_MASK_SIZE 32
Sujith Manoharan12a44422015-01-30 19:05:33 +0530221#define MAX_NUM_PATTERN 16
222#define MAX_NUM_PATTERN_LEGACY 8
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530223#define MAX_NUM_USER_PATTERN 6 /* deducting the disassociate and
224 deauthenticate packets */
225
226/*
227 * WoW trigger mapping to hardware code
228 */
229
230#define AH_WOW_USER_PATTERN_EN BIT(0)
231#define AH_WOW_MAGIC_PATTERN_EN BIT(1)
232#define AH_WOW_LINK_CHANGE BIT(2)
233#define AH_WOW_BEACON_MISS BIT(3)
234
Felix Fietkau066dae92010-11-07 14:59:39 +0100235enum ath_hw_txq_subtype {
Felix Fietkau78063d82014-11-30 20:38:41 +0100236 ATH_TXQ_AC_BK = 0,
237 ATH_TXQ_AC_BE = 1,
Felix Fietkau066dae92010-11-07 14:59:39 +0100238 ATH_TXQ_AC_VI = 2,
239 ATH_TXQ_AC_VO = 3,
240};
241
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400242enum ath_ini_subsys {
243 ATH_INI_PRE = 0,
244 ATH_INI_CORE,
245 ATH_INI_POST,
246 ATH_INI_NUM_SPLIT,
247};
248
Sujith394cf0a2009-02-09 13:26:54 +0530249enum ath9k_hw_caps {
Felix Fietkau364734f2010-09-14 20:22:44 +0200250 ATH9K_HW_CAP_HT = BIT(0),
251 ATH9K_HW_CAP_RFSILENT = BIT(1),
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +0530252 ATH9K_HW_CAP_AUTOSLEEP = BIT(2),
253 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(3),
254 ATH9K_HW_CAP_EDMA = BIT(4),
255 ATH9K_HW_CAP_RAC_SUPPORTED = BIT(5),
256 ATH9K_HW_CAP_LDPC = BIT(6),
257 ATH9K_HW_CAP_FASTCLOCK = BIT(7),
258 ATH9K_HW_CAP_SGI_20 = BIT(8),
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +0530259 ATH9K_HW_CAP_ANT_DIV_COMB = BIT(10),
260 ATH9K_HW_CAP_2GHZ = BIT(11),
261 ATH9K_HW_CAP_5GHZ = BIT(12),
262 ATH9K_HW_CAP_APM = BIT(13),
Felix Fietkau935477e2014-10-25 17:19:26 +0200263#ifdef CONFIG_ATH9K_PCOEM
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +0530264 ATH9K_HW_CAP_RTT = BIT(14),
265 ATH9K_HW_CAP_MCI = BIT(15),
Felix Fietkau935477e2014-10-25 17:19:26 +0200266 ATH9K_HW_CAP_BT_ANT_DIV = BIT(17),
267#else
268 ATH9K_HW_CAP_RTT = 0,
269 ATH9K_HW_CAP_MCI = 0,
Felix Fietkau935477e2014-10-25 17:19:26 +0200270 ATH9K_HW_CAP_BT_ANT_DIV = 0,
271#endif
272 ATH9K_HW_CAP_DFS = BIT(18),
273 ATH9K_HW_CAP_PAPRD = BIT(19),
274 ATH9K_HW_CAP_FCC_BAND_SWITCH = BIT(20),
Sujith394cf0a2009-02-09 13:26:54 +0530275};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700276
Mohammed Shafi Shajakhan8e981382012-07-10 14:54:53 +0530277/*
278 * WoW device capabilities
279 * @ATH9K_HW_WOW_DEVICE_CAPABLE: device revision is capable of WoW.
280 * @ATH9K_HW_WOW_PATTERN_MATCH_EXACT: device is capable of matching
281 * an exact user defined pattern or de-authentication/disassoc pattern.
282 * @ATH9K_HW_WOW_PATTERN_MATCH_DWORD: device requires the first four
283 * bytes of the pattern for user defined pattern, de-authentication and
284 * disassociation patterns for all types of possible frames recieved
285 * of those types.
286 */
287
Sujith Manoharan41fe8832015-01-30 19:05:32 +0530288struct ath9k_hw_wow {
289 u32 wow_event_mask;
Sujith Manoharana28815d2015-02-02 18:21:08 +0530290 u32 wow_event_mask2;
Sujith Manoharan12a44422015-01-30 19:05:33 +0530291 u8 max_patterns;
Sujith Manoharan41fe8832015-01-30 19:05:32 +0530292};
293
Sujith394cf0a2009-02-09 13:26:54 +0530294struct ath9k_hw_capabilities {
295 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
Sujith394cf0a2009-02-09 13:26:54 +0530296 u16 rts_aggr_limit;
297 u8 tx_chainmask;
298 u8 rx_chainmask;
Sujith Manoharanee79ccd2014-11-16 06:11:04 +0530299 u8 chip_chainmask;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -0800300 u8 max_txchains;
301 u8 max_rxchains;
Sujith394cf0a2009-02-09 13:26:54 +0530302 u8 num_gpio_pins;
Miaoqing Pana01ab812016-03-07 10:38:14 +0800303 u32 gpio_mask;
Miaoqing Panb2d70d42016-03-07 10:38:15 +0800304 u32 gpio_requested;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400305 u8 rx_hp_qdepth;
306 u8 rx_lp_qdepth;
307 u8 rx_status_len;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -0400308 u8 tx_desc_len;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400309 u8 txs_len;
Sujith394cf0a2009-02-09 13:26:54 +0530310};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700311
Sujith Manoharan45987022013-12-24 10:44:18 +0530312#define AR_NO_SPUR 0x8000
313#define AR_BASE_FREQ_2GHZ 2300
314#define AR_BASE_FREQ_5GHZ 4900
315#define AR_SPUR_FEEQ_BOUND_HT40 19
316#define AR_SPUR_FEEQ_BOUND_HT20 10
317
318enum ath9k_hw_hang_checks {
319 HW_BB_WATCHDOG = BIT(0),
320 HW_PHYRESTART_CLC_WAR = BIT(1),
321 HW_BB_RIFS_HANG = BIT(2),
322 HW_BB_DFS_HANG = BIT(3),
323 HW_BB_RX_CLEAR_STUCK_HANG = BIT(4),
324 HW_MAC_HANG = BIT(5),
325};
326
Sujith Manoharane519f782015-03-09 14:20:06 +0530327#define AR_PCIE_PLL_PWRSAVE_CONTROL BIT(0)
328#define AR_PCIE_PLL_PWRSAVE_ON_D3 BIT(1)
329#define AR_PCIE_PLL_PWRSAVE_ON_D0 BIT(2)
330#define AR_PCIE_CDR_PWRSAVE_ON_D3 BIT(3)
331#define AR_PCIE_CDR_PWRSAVE_ON_D0 BIT(4)
332
Sujith394cf0a2009-02-09 13:26:54 +0530333struct ath9k_ops_config {
334 int dma_beacon_response_time;
335 int sw_beacon_response_time;
Viresh Kumar621a5f72015-09-26 15:04:07 -0700336 bool cwm_ignore_extcca;
Sujith394cf0a2009-02-09 13:26:54 +0530337 u32 pcie_waen;
Sujith394cf0a2009-02-09 13:26:54 +0530338 u8 analog_shiftreg;
Sujith394cf0a2009-02-09 13:26:54 +0530339 u32 ofdm_trig_low;
340 u32 ofdm_trig_high;
341 u32 cck_trig_high;
342 u32 cck_trig_low;
Viresh Kumar621a5f72015-09-26 15:04:07 -0700343 bool enable_paprd;
Sujith394cf0a2009-02-09 13:26:54 +0530344 int serialize_regmode;
Sujith0ce024c2009-12-14 14:57:00 +0530345 bool rx_intr_mitigation;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400346 bool tx_intr_mitigation;
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500347 u8 max_txtrig_level;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400348 u16 ani_poll_interval; /* ANI poll interval in ms */
Sujith Manoharan45987022013-12-24 10:44:18 +0530349 u16 hw_hang_checks;
Sujith Manoharana64e1a42014-01-23 08:20:30 +0530350 u16 rimt_first;
351 u16 rimt_last;
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530352
353 /* Platform specific config */
Sujith Manoharanb380a43b2013-08-25 14:43:09 +0530354 u32 aspm_l1_fix;
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530355 u32 xlna_gpio;
Sujith Manoharan31fd2162013-08-04 14:22:01 +0530356 u32 ant_ctrl_comm2g_switch_enable;
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530357 bool xatten_margin_cfg;
Sujith Manoharane083a422013-08-19 11:04:01 +0530358 bool alt_mingainidx;
Sujith Manoharan656cd752015-03-09 14:20:08 +0530359 u8 pll_pwrsave;
Sujith Manoharan0f978bf2013-12-06 16:28:45 +0530360 bool tx_gain_buffalo;
Sujith Manoharanaeeb2062014-11-16 06:11:02 +0530361 bool led_active_high;
Sujith394cf0a2009-02-09 13:26:54 +0530362};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700363
Sujith394cf0a2009-02-09 13:26:54 +0530364enum ath9k_int {
365 ATH9K_INT_RX = 0x00000001,
366 ATH9K_INT_RXDESC = 0x00000002,
Felix Fietkaub5c804752010-04-15 17:38:48 -0400367 ATH9K_INT_RXHP = 0x00000001,
368 ATH9K_INT_RXLP = 0x00000002,
Sujith394cf0a2009-02-09 13:26:54 +0530369 ATH9K_INT_RXNOFRM = 0x00000008,
370 ATH9K_INT_RXEOL = 0x00000010,
371 ATH9K_INT_RXORN = 0x00000020,
372 ATH9K_INT_TX = 0x00000040,
373 ATH9K_INT_TXDESC = 0x00000080,
374 ATH9K_INT_TIM_TIMER = 0x00000100,
Mohammed Shafi Shajakhan2ee4bd12011-11-30 10:41:13 +0530375 ATH9K_INT_MCI = 0x00000200,
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400376 ATH9K_INT_BB_WATCHDOG = 0x00000400,
Sujith394cf0a2009-02-09 13:26:54 +0530377 ATH9K_INT_TXURN = 0x00000800,
378 ATH9K_INT_MIB = 0x00001000,
379 ATH9K_INT_RXPHY = 0x00004000,
380 ATH9K_INT_RXKCM = 0x00008000,
381 ATH9K_INT_SWBA = 0x00010000,
382 ATH9K_INT_BMISS = 0x00040000,
383 ATH9K_INT_BNR = 0x00100000,
384 ATH9K_INT_TIM = 0x00200000,
385 ATH9K_INT_DTIM = 0x00400000,
386 ATH9K_INT_DTIMSYNC = 0x00800000,
387 ATH9K_INT_GPIO = 0x01000000,
388 ATH9K_INT_CABEND = 0x02000000,
Sujith4af9cf42009-02-12 10:06:47 +0530389 ATH9K_INT_TSFOOR = 0x04000000,
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530390 ATH9K_INT_GENTIMER = 0x08000000,
Sujith394cf0a2009-02-09 13:26:54 +0530391 ATH9K_INT_CST = 0x10000000,
392 ATH9K_INT_GTT = 0x20000000,
393 ATH9K_INT_FATAL = 0x40000000,
394 ATH9K_INT_GLOBAL = 0x80000000,
395 ATH9K_INT_BMISC = ATH9K_INT_TIM |
396 ATH9K_INT_DTIM |
397 ATH9K_INT_DTIMSYNC |
Sujith4af9cf42009-02-12 10:06:47 +0530398 ATH9K_INT_TSFOOR |
Sujith394cf0a2009-02-09 13:26:54 +0530399 ATH9K_INT_CABEND,
400 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
401 ATH9K_INT_RXDESC |
402 ATH9K_INT_RXEOL |
403 ATH9K_INT_RXORN |
404 ATH9K_INT_TXURN |
405 ATH9K_INT_TXDESC |
406 ATH9K_INT_MIB |
407 ATH9K_INT_RXPHY |
408 ATH9K_INT_RXKCM |
409 ATH9K_INT_SWBA |
410 ATH9K_INT_BMISS |
411 ATH9K_INT_GPIO,
412 ATH9K_INT_NOCARD = 0xffffffff
413};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700414
Rajkumar Manoharan324c74a2011-10-13 11:00:41 +0530415#define MAX_RTT_TABLE_ENTRY 6
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530416#define MAX_IQCAL_MEASUREMENT 8
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +0530417#define MAX_CL_TAB_ENTRY 16
Sujith Manoharan96da6fd2013-01-07 14:43:33 +0530418#define CL_TAB_ENTRY(reg_base) (reg_base + (4 * j))
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530419
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +0530420enum ath9k_cal_flags {
421 RTT_DONE,
422 PAPRD_PACKET_SENT,
423 PAPRD_DONE,
424 NFCAL_PENDING,
425 NFCAL_INTF,
426 TXIQCAL_DONE,
427 TXCLCAL_DONE,
Sujith Manoharan3001f0d2013-09-11 16:36:32 +0530428 SW_PKDET_DONE,
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +0530429};
430
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200431struct ath9k_hw_cal_data {
Sujith394cf0a2009-02-09 13:26:54 +0530432 u16 channel;
Felix Fietkau6b21fd22013-10-11 23:30:56 +0200433 u16 channelFlags;
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +0530434 unsigned long cal_flags;
Sujith394cf0a2009-02-09 13:26:54 +0530435 int32_t CalValid;
Sujith394cf0a2009-02-09 13:26:54 +0530436 int8_t iCoff;
437 int8_t qCoff;
Sujith Manoharan3001f0d2013-09-11 16:36:32 +0530438 u8 caldac[2];
Felix Fietkau717f6be2010-06-12 00:34:00 -0400439 u16 small_signal_gain[AR9300_MAX_CHAINS];
440 u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530441 u32 num_measures[AR9300_MAX_CHAINS];
442 int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +0530443 u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
Sujith Manoharan8a905552012-05-04 13:23:59 +0530444 u32 rtt_table[AR9300_MAX_CHAINS][MAX_RTT_TABLE_ENTRY];
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200445 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
446};
447
448struct ath9k_channel {
449 struct ieee80211_channel *chan;
450 u16 channel;
Felix Fietkau6b21fd22013-10-11 23:30:56 +0200451 u16 channelFlags;
Felix Fietkaud9891c72010-09-29 17:15:27 +0200452 s16 noisefloor;
Sujith394cf0a2009-02-09 13:26:54 +0530453};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700454
Felix Fietkau6b21fd22013-10-11 23:30:56 +0200455#define CHANNEL_5GHZ BIT(0)
456#define CHANNEL_HALF BIT(1)
457#define CHANNEL_QUARTER BIT(2)
458#define CHANNEL_HT BIT(3)
459#define CHANNEL_HT40PLUS BIT(4)
460#define CHANNEL_HT40MINUS BIT(5)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700461
Felix Fietkau6b21fd22013-10-11 23:30:56 +0200462#define IS_CHAN_5GHZ(_c) (!!((_c)->channelFlags & CHANNEL_5GHZ))
463#define IS_CHAN_2GHZ(_c) (!IS_CHAN_5GHZ(_c))
464
465#define IS_CHAN_HALF_RATE(_c) (!!((_c)->channelFlags & CHANNEL_HALF))
466#define IS_CHAN_QUARTER_RATE(_c) (!!((_c)->channelFlags & CHANNEL_QUARTER))
467#define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
468 (IS_CHAN_5GHZ(_c) && ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
469
470#define IS_CHAN_HT(_c) ((_c)->channelFlags & CHANNEL_HT)
471
472#define IS_CHAN_HT20(_c) (IS_CHAN_HT(_c) && !IS_CHAN_HT40(_c))
473
474#define IS_CHAN_HT40(_c) \
475 (!!((_c)->channelFlags & (CHANNEL_HT40PLUS | CHANNEL_HT40MINUS)))
476
477#define IS_CHAN_HT40PLUS(_c) ((_c)->channelFlags & CHANNEL_HT40PLUS)
478#define IS_CHAN_HT40MINUS(_c) ((_c)->channelFlags & CHANNEL_HT40MINUS)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700479
Sujith394cf0a2009-02-09 13:26:54 +0530480enum ath9k_power_mode {
481 ATH9K_PM_AWAKE = 0,
482 ATH9K_PM_FULL_SLEEP,
483 ATH9K_PM_NETWORK_SLEEP,
484 ATH9K_PM_UNDEFINED
485};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700486
Sujith394cf0a2009-02-09 13:26:54 +0530487enum ser_reg_mode {
488 SER_REG_MODE_OFF = 0,
489 SER_REG_MODE_ON = 1,
490 SER_REG_MODE_AUTO = 2,
491};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700492
Vasanthakumar Thiagarajanad7b8062010-04-15 17:38:28 -0400493enum ath9k_rx_qtype {
494 ATH9K_RX_QUEUE_HP,
495 ATH9K_RX_QUEUE_LP,
496 ATH9K_RX_QUEUE_MAX,
497};
498
Sujith394cf0a2009-02-09 13:26:54 +0530499struct ath9k_beacon_state {
500 u32 bs_nexttbtt;
501 u32 bs_nextdtim;
502 u32 bs_intval;
Sujith4af9cf42009-02-12 10:06:47 +0530503#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
Sujith394cf0a2009-02-09 13:26:54 +0530504 u32 bs_dtimperiod;
Sujith394cf0a2009-02-09 13:26:54 +0530505 u16 bs_bmissthreshold;
506 u32 bs_sleepduration;
Sujith4af9cf42009-02-12 10:06:47 +0530507 u32 bs_tsfoor_threshold;
Sujith394cf0a2009-02-09 13:26:54 +0530508};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700509
Sujith394cf0a2009-02-09 13:26:54 +0530510struct chan_centers {
511 u16 synth_center;
512 u16 ctl_center;
513 u16 ext_center;
514};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700515
Sujith394cf0a2009-02-09 13:26:54 +0530516enum {
517 ATH9K_RESET_POWER_ON,
518 ATH9K_RESET_WARM,
519 ATH9K_RESET_COLD,
520};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700521
Sujithd535a422009-02-09 13:27:06 +0530522struct ath9k_hw_version {
523 u32 magic;
524 u16 devid;
525 u16 subvendorid;
526 u32 macVersion;
527 u16 macRev;
528 u16 phyRev;
529 u16 analog5GhzRev;
530 u16 analog2GhzRev;
Sujith Manoharan0b5ead92010-12-07 16:31:38 +0530531 enum ath_usb_dev usbdev;
Sujithd535a422009-02-09 13:27:06 +0530532};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700533
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530534/* Generic TSF timer definitions */
535
536#define ATH_MAX_GEN_TIMER 16
537
538#define AR_GENTMR_BIT(_index) (1 << (_index))
539
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530540struct ath_gen_timer_configuration {
541 u32 next_addr;
542 u32 period_addr;
543 u32 mode_addr;
544 u32 mode_mask;
545};
546
547struct ath_gen_timer {
548 void (*trigger)(void *arg);
549 void (*overflow)(void *arg);
550 void *arg;
551 u8 index;
552};
553
554struct ath_gen_timer_table {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530555 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
Felix Fietkauc67ce332013-12-14 18:03:38 +0100556 u16 timer_mask;
Sujith Manoharanf4c34af2014-11-16 06:11:03 +0530557 bool tsf2_enabled;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530558};
559
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700560struct ath_hw_antcomb_conf {
561 u8 main_lna_conf;
562 u8 alt_lna_conf;
563 u8 fast_div_bias;
Mohammed Shafi Shajakhanc6ba9fe2011-05-13 20:29:53 +0530564 u8 main_gaintb;
565 u8 alt_gaintb;
566 int lna1_lna2_delta;
Sujith Manoharanf96bd2a2013-09-02 13:59:03 +0530567 int lna1_lna2_switch_delta;
Mohammed Shafi Shajakhan8afbcc82011-05-13 20:30:56 +0530568 u8 div_group;
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700569};
570
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400571/**
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100572 * struct ath_hw_radar_conf - radar detection initialization parameters
573 *
574 * @pulse_inband: threshold for checking the ratio of in-band power
575 * to total power for short radar pulses (half dB steps)
576 * @pulse_inband_step: threshold for checking an in-band power to total
577 * power ratio increase for short radar pulses (half dB steps)
578 * @pulse_height: threshold for detecting the beginning of a short
579 * radar pulse (dB step)
580 * @pulse_rssi: threshold for detecting if a short radar pulse is
581 * gone (dB step)
582 * @pulse_maxlen: maximum pulse length (0.8 us steps)
583 *
584 * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
585 * @radar_inband: threshold for checking the ratio of in-band power
586 * to total power for long radar pulses (half dB steps)
587 * @fir_power: threshold for detecting the end of a long radar pulse (dB)
588 *
589 * @ext_channel: enable extension channel radar detection
590 */
591struct ath_hw_radar_conf {
592 unsigned int pulse_inband;
593 unsigned int pulse_inband_step;
594 unsigned int pulse_height;
595 unsigned int pulse_rssi;
596 unsigned int pulse_maxlen;
597
598 unsigned int radar_rssi;
599 unsigned int radar_inband;
600 int fir_power;
601
602 bool ext_channel;
603};
604
605/**
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400606 * struct ath_hw_private_ops - callbacks used internally by hardware code
607 *
608 * This structure contains private callbacks designed to only be used internally
609 * by the hardware core.
610 *
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400611 * @init_cal_settings: setup types of calibrations supported
612 * @init_cal: starts actual calibration
613 *
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400614 * @init_mode_gain_regs: Initialize TX/RX gain registers
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400615 *
616 * @rf_set_freq: change frequency
617 * @spur_mitigate_freq: spur mitigation
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400618 * @set_rf_regs:
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400619 * @compute_pll_control: compute the PLL control value to use for
620 * AR_RTC_PLL_CONTROL for a given channel
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400621 * @setup_calibration: set up calibration
622 * @iscal_supported: used to query if a type of calibration is supported
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400623 *
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400624 * @ani_cache_ini_regs: cache the values for ANI from the initial
625 * register settings through the register initialization.
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400626 */
627struct ath_hw_private_ops {
Sujith Manoharan45987022013-12-24 10:44:18 +0530628 void (*init_hang_checks)(struct ath_hw *ah);
Sujith Manoharan990de2b2013-12-24 10:44:19 +0530629 bool (*detect_mac_hang)(struct ath_hw *ah);
630 bool (*detect_bb_hang)(struct ath_hw *ah);
631
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400632 /* Calibration ops */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400633 void (*init_cal_settings)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400634 bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
635
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400636 void (*init_mode_gain_regs)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400637 void (*setup_calibration)(struct ath_hw *ah,
638 struct ath9k_cal_list *currCal);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400639
640 /* PHY ops */
641 int (*rf_set_freq)(struct ath_hw *ah,
642 struct ath9k_channel *chan);
643 void (*spur_mitigate_freq)(struct ath_hw *ah,
644 struct ath9k_channel *chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400645 bool (*set_rf_regs)(struct ath_hw *ah,
646 struct ath9k_channel *chan,
647 u16 modesIndex);
648 void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
649 void (*init_bb)(struct ath_hw *ah,
650 struct ath9k_channel *chan);
651 int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
652 void (*olc_init)(struct ath_hw *ah);
653 void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
654 void (*mark_phy_inactive)(struct ath_hw *ah);
655 void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
656 bool (*rfbus_req)(struct ath_hw *ah);
657 void (*rfbus_done)(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400658 void (*restore_chainmask)(struct ath_hw *ah);
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400659 u32 (*compute_pll_control)(struct ath_hw *ah,
660 struct ath9k_channel *chan);
Felix Fietkauc16fcb42010-04-15 17:38:39 -0400661 bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
662 int param);
Felix Fietkau641d9922010-04-15 17:38:49 -0400663 void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100664 void (*set_radar_params)(struct ath_hw *ah,
665 struct ath_hw_radar_conf *conf);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530666 int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
667 u8 *ini_reloaded);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400668
669 /* ANI */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400670 void (*ani_cache_ini_regs)(struct ath_hw *ah);
Sujith Manoharan637625f2015-03-14 11:27:48 +0530671
672#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
673 bool (*is_aic_enabled)(struct ath_hw *ah);
674#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400675};
676
677/**
Simon Wunderliche93d0832013-01-08 14:48:58 +0100678 * struct ath_spec_scan - parameters for Atheros spectral scan
679 *
680 * @enabled: enable/disable spectral scan
681 * @short_repeat: controls whether the chip is in spectral scan mode
682 * for 4 usec (enabled) or 204 usec (disabled)
683 * @count: number of scan results requested. There are special meanings
684 * in some chip revisions:
685 * AR92xx: highest bit set (>=128) for endless mode
686 * (spectral scan won't stopped until explicitly disabled)
687 * AR9300 and newer: 0 for endless mode
688 * @endless: true if endless mode is intended. Otherwise, count value is
689 * corrected to the next possible value.
690 * @period: time duration between successive spectral scan entry points
691 * (period*256*Tclk). Tclk = ath_common->clockrate
692 * @fft_period: PHY passes FFT frames to MAC every (fft_period+1)*4uS
693 *
694 * Note: Tclk = 40MHz or 44MHz depending upon operating mode.
695 * Typically it's 44MHz in 2/5GHz on later chips, but there's
696 * a "fast clock" check for this in 5GHz.
697 *
698 */
699struct ath_spec_scan {
700 bool enabled;
701 bool short_repeat;
702 bool endless;
703 u8 count;
704 u8 period;
705 u8 fft_period;
706};
707
708/**
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400709 * struct ath_hw_ops - callbacks used by hardware code and driver code
710 *
711 * This structure contains callbacks designed to to be used internally by
712 * hardware code and also by the lower level driver.
713 *
714 * @config_pci_powersave:
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400715 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
Simon Wunderliche93d0832013-01-08 14:48:58 +0100716 *
717 * @spectral_scan_config: set parameters for spectral scan and enable/disable it
718 * @spectral_scan_trigger: trigger a spectral scan run
719 * @spectral_scan_wait: wait for a spectral scan run to finish
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400720 */
721struct ath_hw_ops {
722 void (*config_pci_powersave)(struct ath_hw *ah,
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +0200723 bool power_off);
Vasanthakumar Thiagarajancee1f622010-04-15 17:38:26 -0400724 void (*rx_enable)(struct ath_hw *ah);
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400725 void (*set_desc_link)(void *ds, u32 link);
Felix Fietkau7b8aaea2014-10-25 17:19:30 +0200726 int (*calibrate)(struct ath_hw *ah, struct ath9k_channel *chan,
727 u8 rxchainmask, bool longcal);
Felix Fietkau6a4d05d2013-12-19 18:01:48 +0100728 bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked,
729 u32 *sync_cause_p);
Felix Fietkau2b63a412011-09-14 21:24:21 +0200730 void (*set_txdesc)(struct ath_hw *ah, void *ds,
731 struct ath_tx_info *i);
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400732 int (*proc_txdesc)(struct ath_hw *ah, void *ds,
733 struct ath_tx_status *ts);
Felix Fietkau315dd112014-09-30 11:24:23 +0200734 int (*get_duration)(struct ath_hw *ah, const void *ds, int index);
Mohammed Shafi Shajakhan69de3722011-05-13 20:29:04 +0530735 void (*antdiv_comb_conf_get)(struct ath_hw *ah,
736 struct ath_hw_antcomb_conf *antconf);
737 void (*antdiv_comb_conf_set)(struct ath_hw *ah,
738 struct ath_hw_antcomb_conf *antconf);
Simon Wunderliche93d0832013-01-08 14:48:58 +0100739 void (*spectral_scan_config)(struct ath_hw *ah,
740 struct ath_spec_scan *param);
741 void (*spectral_scan_trigger)(struct ath_hw *ah);
742 void (*spectral_scan_wait)(struct ath_hw *ah);
Sujith Manoharan36e88252013-08-06 12:44:15 +0530743
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700744 void (*tx99_start)(struct ath_hw *ah, u32 qnum);
745 void (*tx99_stop)(struct ath_hw *ah);
746 void (*tx99_set_txpower)(struct ath_hw *ah, u8 power);
747
Sujith Manoharan36e88252013-08-06 12:44:15 +0530748#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
749 void (*set_bt_ant_diversity)(struct ath_hw *hw, bool enable);
750#endif
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400751};
752
Felix Fietkauf2552e22010-07-02 00:09:50 +0200753struct ath_nf_limits {
754 s16 max;
755 s16 min;
756 s16 nominal;
757};
758
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +0530759enum ath_cal_list {
760 TX_IQ_CAL = BIT(0),
761 TX_IQ_ON_AGC_CAL = BIT(1),
762 TX_CL_CAL = BIT(2),
763};
764
Sujith Manoharan97dcec52010-12-20 08:02:42 +0530765/* ah_flags */
766#define AH_USE_EEPROM 0x1
767#define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
Rajkumar Manoharana126ff52011-10-13 11:00:42 +0530768#define AH_FASTCC 0x4
Felix Fietkaua59dadb2014-10-25 17:19:33 +0200769#define AH_NO_EEP_SWAP 0x8 /* Do not swap EEPROM data */
Sujith Manoharan97dcec52010-12-20 08:02:42 +0530770
Sujithcbe61d82009-02-09 13:27:12 +0530771struct ath_hw {
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100772 struct ath_ops reg_ops;
773
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100774 struct device *dev;
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700775 struct ieee80211_hw *hw;
Luis R. Rodriguez27c51f12009-09-10 11:08:14 -0700776 struct ath_common common;
Sujithcbe61d82009-02-09 13:27:12 +0530777 struct ath9k_hw_version hw_version;
Sujith2660b812009-02-09 13:27:26 +0530778 struct ath9k_ops_config config;
779 struct ath9k_hw_capabilities caps;
Felix Fietkaucac42202010-10-09 02:39:30 +0200780 struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
Sujith2660b812009-02-09 13:27:26 +0530781 struct ath9k_channel *curchan;
Sujith394cf0a2009-02-09 13:26:54 +0530782
Sujithcbe61d82009-02-09 13:27:12 +0530783 union {
784 struct ar5416_eeprom_def def;
785 struct ar5416_eeprom_4k map4k;
Luis R. Rodriguez475f5982009-08-03 17:31:25 -0400786 struct ar9287_eeprom map9287;
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400787 struct ar9300_eeprom ar9300_eep;
Sujith2660b812009-02-09 13:27:26 +0530788 } eeprom;
Sujithf74df6f2009-02-09 13:27:24 +0530789 const struct eeprom_ops *eep_ops;
Sujithcbe61d82009-02-09 13:27:12 +0530790
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +0800791 bool sw_mgmt_crypto_tx;
792 bool sw_mgmt_crypto_rx;
Sujith2660b812009-02-09 13:27:26 +0530793 bool is_pciexpress;
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200794 bool aspm_enabled;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +0530795 bool is_monitoring;
Pavel Roskin2eb46d92010-04-07 01:33:33 -0400796 bool need_an_top2_fixup;
Sujith2660b812009-02-09 13:27:26 +0530797 u16 tx_trig_level;
Felix Fietkauf2552e22010-07-02 00:09:50 +0200798
Felix Fietkaubbacee12010-07-11 15:44:42 +0200799 u32 nf_regs[6];
Felix Fietkauf2552e22010-07-02 00:09:50 +0200800 struct ath_nf_limits nf_2g;
801 struct ath_nf_limits nf_5g;
Sujith2660b812009-02-09 13:27:26 +0530802 u16 rfsilent;
803 u32 rfkill_gpio;
804 u32 rfkill_polarity;
Sujithcbe61d82009-02-09 13:27:12 +0530805 u32 ah_flags;
Sujithcbe61d82009-02-09 13:27:12 +0530806
Felix Fietkauceb26a62012-10-03 21:07:51 +0200807 bool reset_power_on;
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400808 bool htc_reset_init;
809
Sujith2660b812009-02-09 13:27:26 +0530810 enum nl80211_iftype opmode;
811 enum ath9k_power_mode power_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530812
Felix Fietkauf23fba42011-07-28 14:08:56 +0200813 s8 noise;
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200814 struct ath9k_hw_cal_data *caldata;
Sujitha13883b2009-08-26 08:39:40 +0530815 struct ath9k_pacal_info pacal_info;
Sujith2660b812009-02-09 13:27:26 +0530816 struct ar5416Stats stats;
817 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
Sujith6a2b9e82008-08-11 14:04:32 +0530818
Pavel Roskin30691682010-03-31 18:05:31 -0400819 enum ath9k_int imask;
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500820 u32 imrs2_reg;
Sujith2660b812009-02-09 13:27:26 +0530821 u32 txok_interrupt_mask;
822 u32 txerr_interrupt_mask;
823 u32 txdesc_interrupt_mask;
824 u32 txeol_interrupt_mask;
825 u32 txurn_interrupt_mask;
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530826 atomic_t intr_ref_cnt;
Sujith2660b812009-02-09 13:27:26 +0530827 bool chip_fullsleep;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530828 u32 modes_index;
Sujith6a2b9e82008-08-11 14:04:32 +0530829
830 /* Calibration */
Felix Fietkau64978272010-10-03 19:07:16 +0200831 u32 supp_cals;
Sujithcbfe9462009-04-13 21:56:56 +0530832 struct ath9k_cal_list iq_caldata;
Felix Fietkau171f6402016-07-11 12:02:48 +0200833 struct ath9k_cal_list temp_caldata;
Sujithcbfe9462009-04-13 21:56:56 +0530834 struct ath9k_cal_list adcgain_caldata;
Sujithcbfe9462009-04-13 21:56:56 +0530835 struct ath9k_cal_list adcdc_caldata;
836 struct ath9k_cal_list *cal_list;
837 struct ath9k_cal_list *cal_list_last;
838 struct ath9k_cal_list *cal_list_curr;
Sujith2660b812009-02-09 13:27:26 +0530839#define totalPowerMeasI meas0.unsign
840#define totalPowerMeasQ meas1.unsign
841#define totalIqCorrMeas meas2.sign
842#define totalAdcIOddPhase meas0.unsign
843#define totalAdcIEvenPhase meas1.unsign
844#define totalAdcQOddPhase meas2.unsign
845#define totalAdcQEvenPhase meas3.unsign
846#define totalAdcDcOffsetIOddPhase meas0.sign
847#define totalAdcDcOffsetIEvenPhase meas1.sign
848#define totalAdcDcOffsetQOddPhase meas2.sign
849#define totalAdcDcOffsetQEvenPhase meas3.sign
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700850 union {
851 u32 unsign[AR5416_MAX_CHAINS];
852 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530853 } meas0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700854 union {
855 u32 unsign[AR5416_MAX_CHAINS];
856 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530857 } meas1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700858 union {
859 u32 unsign[AR5416_MAX_CHAINS];
860 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530861 } meas2;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700862 union {
863 u32 unsign[AR5416_MAX_CHAINS];
864 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530865 } meas3;
866 u16 cal_samples;
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +0530867 u8 enabled_cals;
Sujith6a2b9e82008-08-11 14:04:32 +0530868
Sujith2660b812009-02-09 13:27:26 +0530869 u32 sta_id1_defaults;
870 u32 misc_mode;
Sujith6a2b9e82008-08-11 14:04:32 +0530871
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400872 /* Private to hardware code */
873 struct ath_hw_private_ops private_ops;
874 /* Accessed by the lower level driver */
875 struct ath_hw_ops ops;
876
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -0400877 /* Used to program the radio on non single-chip devices */
Sujith2660b812009-02-09 13:27:26 +0530878 u32 *analogBank6Data;
Sujith6a2b9e82008-08-11 14:04:32 +0530879
Felix Fietkaue239d852010-01-15 02:34:58 +0100880 int coverage_class;
Sujith2660b812009-02-09 13:27:26 +0530881 u32 slottime;
Sujith2660b812009-02-09 13:27:26 +0530882 u32 globaltxtimeout;
Sujith6a2b9e82008-08-11 14:04:32 +0530883
884 /* ANI */
Sujith2660b812009-02-09 13:27:26 +0530885 u32 aniperiod;
Sujith2660b812009-02-09 13:27:26 +0530886 enum ath9k_ani_cmd ani_function;
Rajkumar Manoharan424749c2012-10-10 23:03:02 +0530887 u32 ani_skip_count;
Sujith Manoharanc24bd362013-06-03 09:19:29 +0530888 struct ar5416AniState ani;
Sujith6a2b9e82008-08-11 14:04:32 +0530889
Sujith Manoharandbccdd12012-02-22 17:55:47 +0530890#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700891 struct ath_btcoex_hw btcoex_hw;
Sujith Manoharandbccdd12012-02-22 17:55:47 +0530892#endif
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700893
Sujith2660b812009-02-09 13:27:26 +0530894 u32 intr_txqs;
Sujith2660b812009-02-09 13:27:26 +0530895 u8 txchainmask;
896 u8 rxchainmask;
Sujith6a2b9e82008-08-11 14:04:32 +0530897
Felix Fietkauc5d08552010-11-13 20:22:41 +0100898 struct ath_hw_radar_conf radar_conf;
899
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530900 u32 originalGain[22];
901 int initPDADC;
902 int PDADCdelta;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100903 int led_pin;
Felix Fietkau691680b2011-03-19 13:55:38 +0100904 u32 gpio_mask;
905 u32 gpio_val;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530906
Sujith Manoharan4a878b92013-12-06 16:28:40 +0530907 struct ar5416IniArray ini_dfs;
Sujith2660b812009-02-09 13:27:26 +0530908 struct ar5416IniArray iniModes;
909 struct ar5416IniArray iniCommon;
Sujith2660b812009-02-09 13:27:26 +0530910 struct ar5416IniArray iniBB_RfGain;
Sujith2660b812009-02-09 13:27:26 +0530911 struct ar5416IniArray iniBank6;
Sujith2660b812009-02-09 13:27:26 +0530912 struct ar5416IniArray iniAddac;
913 struct ar5416IniArray iniPcieSerdes;
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400914 struct ar5416IniArray iniPcieSerdesLowPower;
Felix Fietkauc7d36f92012-03-14 16:40:31 +0100915 struct ar5416IniArray iniModesFastClock;
916 struct ar5416IniArray iniAdditional;
Sujith2660b812009-02-09 13:27:26 +0530917 struct ar5416IniArray iniModesRxGain;
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200918 struct ar5416IniArray ini_modes_rx_gain_bounds;
Sujith2660b812009-02-09 13:27:26 +0530919 struct ar5416IniArray iniModesTxGain;
Sujith193cd452009-09-18 15:04:07 +0530920 struct ar5416IniArray iniCckfirNormal;
921 struct ar5416IniArray iniCckfirJapan2484;
Sujith70807e92010-03-17 14:25:14 +0530922 struct ar5416IniArray iniModes_9271_ANI_reg;
Senthil Balasubramaniance407af2011-09-13 22:38:16 +0530923 struct ar5416IniArray ini_radio_post_sys2ant;
Miaoqing Pan871d0052015-09-29 13:24:36 +0800924 struct ar5416IniArray ini_modes_rxgain_xlna;
Sujith Manoharanc177fab2013-06-18 15:42:38 +0530925 struct ar5416IniArray ini_modes_rxgain_bb_core;
926 struct ar5416IniArray ini_modes_rxgain_bb_postamble;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530927
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400928 struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
929 struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
930 struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
931 struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
932
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530933 u32 intr_gen_timer_trigger;
934 u32 intr_gen_timer_thresh;
935 struct ath_gen_timer_table hw_gen_timers;
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400936
937 struct ar9003_txs *ts_ring;
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400938 u32 ts_paddr_start;
939 u32 ts_paddr_end;
940 u16 ts_tail;
Rajkumar Manoharan016c2172011-12-23 21:27:02 +0530941 u16 ts_size;
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400942
943 u32 bb_watchdog_last_status;
944 u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +0530945 u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
Felix Fietkau717f6be2010-06-12 00:34:00 -0400946
Felix Fietkau1bf38662010-12-13 08:40:54 +0100947 unsigned int paprd_target_power;
948 unsigned int paprd_training_power;
Vasanthakumar Thiagarajan7072bf62010-12-15 07:30:52 -0800949 unsigned int paprd_ratemask;
Felix Fietkauf1a8abb2010-12-19 00:31:54 +0100950 unsigned int paprd_ratemask_ht40;
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -0800951 bool paprd_table_write_done;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400952 u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
953 u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400954 /*
955 * Store the permanent value of Reg 0x4004in WARegVal
956 * so we dont have to R/M/W. We should not be reading
957 * this register when in sleep states.
958 */
959 u32 WARegVal;
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -0800960
961 /* Enterprise mode cap */
962 u32 ent_mode;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530963
Sujith Manoharane60001e2013-10-28 12:22:04 +0530964#ifdef CONFIG_ATH9K_WOW
Sujith Manoharan41fe8832015-01-30 19:05:32 +0530965 struct ath9k_hw_wow wow;
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530966#endif
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530967 bool is_clk_25mhz;
Gabor Juhos37625612011-06-21 11:23:23 +0200968 int (*get_mac_revision)(void);
Gabor Juhos7d95847c2011-06-21 11:23:51 +0200969 int (*external_reset)(void);
Felix Fietkau34689682014-10-25 17:19:34 +0200970 bool disable_2ghz;
971 bool disable_5ghz;
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100972
973 const struct firmware *eeprom_blob;
Lorenzo Bianconic774d572014-09-16 02:13:09 +0200974
975 struct ath_dynack dynack;
Lorenzo Bianconi23f53dd32014-11-25 00:21:40 +0100976
977 bool tpc_enabled;
978 u8 tx_power[Ar5416RateSize];
979 u8 tx_power_stbc[Ar5416RateSize];
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700980};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700981
Felix Fietkau0cb9e062011-04-13 21:56:43 +0200982struct ath_bus_ops {
983 enum ath_bus_type ath_bus_type;
984 void (*read_cachesize)(struct ath_common *common, int *csz);
985 bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
986 void (*bt_coex_prep)(struct ath_common *common);
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200987 void (*aspm_init)(struct ath_common *common);
Felix Fietkau0cb9e062011-04-13 21:56:43 +0200988};
989
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -0700990static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
991{
992 return &ah->common;
993}
994
995static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
996{
997 return &(ath9k_hw_common(ah)->regulatory);
998}
999
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -04001000static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
1001{
1002 return &ah->private_ops;
1003}
1004
1005static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
1006{
1007 return &ah->ops;
1008}
1009
Vasanthakumar Thiagarajan895ad7e2010-12-15 07:30:49 -08001010static inline u8 get_streams(int mask)
1011{
1012 return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
1013}
1014
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -07001015/* Initialization, Detach, Reset */
Sujith285f2dd2010-01-08 10:36:07 +05301016void ath9k_hw_deinit(struct ath_hw *ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -07001017int ath9k_hw_init(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +05301018int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301019 struct ath9k_hw_cal_data *caldata, bool fastcc);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001020int ath9k_hw_fill_cap_info(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001021u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001022
Sujith394cf0a2009-02-09 13:26:54 +05301023/* GPIO / RFKILL / Antennae */
Miaoqing Panb2d70d42016-03-07 10:38:15 +08001024void ath9k_hw_gpio_request_in(struct ath_hw *ah, u32 gpio, const char *label);
1025void ath9k_hw_gpio_request_out(struct ath_hw *ah, u32 gpio, const char *label,
1026 u32 ah_signal_type);
1027void ath9k_hw_gpio_free(struct ath_hw *ah, u32 gpio);
Sujithcbe61d82009-02-09 13:27:12 +05301028u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
Sujithcbe61d82009-02-09 13:27:12 +05301029void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
Sujithcbe61d82009-02-09 13:27:12 +05301030void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001031
Sujith394cf0a2009-02-09 13:26:54 +05301032/* General Operation */
Felix Fietkau7c5adc82012-04-19 21:18:26 +02001033void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
1034 int hw_delay);
Sujith0caa7b12009-02-16 13:23:20 +05301035bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
Felix Fietkau0166b4b2013-01-20 18:51:55 +01001036void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +01001037 int column, unsigned int *writecnt);
Oleksij Rempela57cb452015-03-22 19:29:51 +01001038void ath9k_hw_read_array(struct ath_hw *ah, u32 array[][2], int size);
Sujith394cf0a2009-02-09 13:26:54 +05301039u32 ath9k_hw_reverse_bits(u32 val, u32 n);
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -04001040u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +01001041 u8 phy, int kbps,
Sujith394cf0a2009-02-09 13:26:54 +05301042 u32 frameLen, u16 rateix, bool shortPreamble);
Sujithcbe61d82009-02-09 13:27:12 +05301043void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +05301044 struct ath9k_channel *chan,
1045 struct chan_centers *centers);
Sujithcbe61d82009-02-09 13:27:12 +05301046u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
1047void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
1048bool ath9k_hw_phy_disable(struct ath_hw *ah);
1049bool ath9k_hw_disable(struct ath_hw *ah);
Felix Fietkaude40f312010-10-20 03:08:53 +02001050void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
Sujithcbe61d82009-02-09 13:27:12 +05301051void ath9k_hw_setopmode(struct ath_hw *ah);
1052void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07001053void ath9k_hw_write_associd(struct ath_hw *ah);
Felix Fietkaudd347f22011-03-22 21:54:17 +01001054u32 ath9k_hw_gettsf32(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +05301055u64 ath9k_hw_gettsf64(struct ath_hw *ah);
1056void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
1057void ath9k_hw_reset_tsf(struct ath_hw *ah);
Felix Fietkau8d7e09d2014-06-11 16:18:01 +05301058u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur);
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05301059void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001060void ath9k_hw_init_global_settings(struct ath_hw *ah);
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +05301061u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
Felix Fietkaue4744ec2013-10-11 23:31:01 +02001062void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan);
Sujithcbe61d82009-02-09 13:27:12 +05301063void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
1064void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +05301065 const struct ath9k_beacon_state *bs);
Sujith Manoharan1e516ca2013-09-11 21:30:27 +05301066void ath9k_hw_check_nav(struct ath_hw *ah);
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001067bool ath9k_hw_check_alive(struct ath_hw *ah);
Luis R. Rodrigueza91d75ae2009-09-09 20:29:18 -07001068
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001069bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
Luis R. Rodrigueza91d75ae2009-09-09 20:29:18 -07001070
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05301071/* Generic hw timer primitives */
1072struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
1073 void (*trigger)(void *),
1074 void (*overflow)(void *),
1075 void *arg,
1076 u8 timer_index);
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07001077void ath9k_hw_gen_timer_start(struct ath_hw *ah,
1078 struct ath_gen_timer *timer,
1079 u32 timer_next,
1080 u32 timer_period);
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05301081void ath9k_hw_gen_timer_start_tsf2(struct ath_hw *ah);
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07001082void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
1083
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05301084void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
1085void ath_gen_timer_isr(struct ath_hw *hw);
1086
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04001087void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04001088
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001089/* PHY */
1090void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1091 u32 *coef_mantissa, u32 *coef_exponent);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001092void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
1093 bool test);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001094
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -04001095/*
1096 * Code Specific to AR5008, AR9001 or AR9002,
1097 * we stuff these here to avoid callbacks for AR9003.
1098 */
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -04001099int ar9002_hw_rf_claim(struct ath_hw *ah);
Luis R. Rodriguez78ec2672010-04-15 17:39:23 -04001100void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -04001101
Felix Fietkau641d9922010-04-15 17:38:49 -04001102/*
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001103 * Code specific to AR9003, we stuff these here to avoid callbacks
Felix Fietkau641d9922010-04-15 17:38:49 -04001104 * for older families
1105 */
Sujith Manoharand88527d2013-12-24 10:44:23 +05301106bool ar9003_hw_bb_watchdog_check(struct ath_hw *ah);
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001107void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
1108void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
1109void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301110void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
Felix Fietkau717f6be2010-06-12 00:34:00 -04001111void ar9003_paprd_enable(struct ath_hw *ah, bool val);
1112void ar9003_paprd_populate_single_table(struct ath_hw *ah,
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001113 struct ath9k_hw_cal_data *caldata,
1114 int chain);
1115int ar9003_paprd_create_curve(struct ath_hw *ah,
1116 struct ath9k_hw_cal_data *caldata, int chain);
Sujith Manoharan36d29432012-12-10 07:22:35 +05301117void ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
Felix Fietkau717f6be2010-06-12 00:34:00 -04001118int ar9003_paprd_init_table(struct ath_hw *ah);
1119bool ar9003_paprd_is_done(struct ath_hw *ah);
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05301120bool ar9003_is_paprd_enabled(struct ath_hw *ah);
Felix Fietkau4a8f1992013-01-20 21:55:20 +01001121void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx);
Lorenzo Bianconi23f53dd32014-11-25 00:21:40 +01001122void ar9003_hw_init_rate_txpower(struct ath_hw *ah, u8 *rate_array,
1123 struct ath9k_channel *chan);
Oleksij Rempelf9110852015-05-17 21:49:19 +02001124void ar5008_hw_cmn_spur_mitigate(struct ath_hw *ah,
1125 struct ath9k_channel *chan, int bin);
Lorenzo Bianconic08267d2014-12-30 23:10:18 +01001126void ar5008_hw_init_rate_txpower(struct ath_hw *ah, int16_t *rate_array,
1127 struct ath9k_channel *chan, int ht40_delta);
Felix Fietkau641d9922010-04-15 17:38:49 -04001128
1129/* Hardware family op attach helpers */
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001130int ar5008_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001131void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
1132void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001133
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -04001134void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
1135void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
1136
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001137int ar9002_hw_attach_ops(struct ath_hw *ah);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04001138void ar9003_hw_attach_ops(struct ath_hw *ah);
1139
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +05301140void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
Felix Fietkau6790ae72012-06-15 15:25:23 +02001141
Felix Fietkau8eb49802010-10-04 20:09:49 +02001142void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
Felix Fietkau95792172010-10-04 20:09:50 +02001143void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -04001144
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +02001145void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us);
1146void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us);
1147void ath9k_hw_setslottime(struct ath_hw *ah, u32 us);
1148
Felix Fietkau8a309302011-12-17 16:47:56 +01001149#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Sujith Manoharan44a89c82015-03-20 19:14:50 +05301150void ar9003_hw_attach_aic_ops(struct ath_hw *ah);
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301151static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1152{
1153 return ah->btcoex_hw.enabled;
1154}
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301155static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
1156{
Rajkumar Manoharane1ecad72012-06-18 19:02:38 +05301157 return ah->common.btcoex_enabled &&
1158 (ah->caps.hw_caps & ATH9K_HW_CAP_MCI);
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301159
1160}
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301161void ath9k_hw_btcoex_enable(struct ath_hw *ah);
Felix Fietkau8a309302011-12-17 16:47:56 +01001162static inline enum ath_btcoex_scheme
1163ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
1164{
1165 return ah->btcoex_hw.scheme;
1166}
1167#else
Sujith Manoharan44a89c82015-03-20 19:14:50 +05301168static inline void ar9003_hw_attach_aic_ops(struct ath_hw *ah)
1169{
1170}
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301171static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1172{
1173 return false;
1174}
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301175static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
1176{
1177 return false;
1178}
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301179static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah)
1180{
1181}
1182static inline enum ath_btcoex_scheme
1183ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
1184{
1185 return ATH_BTCOEX_CFG_NONE;
1186}
Sujith Manoharan64ab38d2012-02-22 12:41:52 +05301187#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
Felix Fietkau8a309302011-12-17 16:47:56 +01001188
Mohammed Shafi Shajakhan64875c62012-07-10 14:56:15 +05301189
Sujith Manoharane60001e2013-10-28 12:22:04 +05301190#ifdef CONFIG_ATH9K_WOW
Sujith Manoharan6af75e42015-01-30 19:05:37 +05301191int ath9k_hw_wow_apply_pattern(struct ath_hw *ah, u8 *user_pattern,
1192 u8 *user_mask, int pattern_count,
1193 int pattern_len);
Mohammed Shafi Shajakhan64875c62012-07-10 14:56:15 +05301194u32 ath9k_hw_wow_wakeup(struct ath_hw *ah);
1195void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable);
1196#else
Sujith Manoharan6af75e42015-01-30 19:05:37 +05301197static inline int ath9k_hw_wow_apply_pattern(struct ath_hw *ah,
1198 u8 *user_pattern,
1199 u8 *user_mask,
1200 int pattern_count,
1201 int pattern_len)
Mohammed Shafi Shajakhan64875c62012-07-10 14:56:15 +05301202{
Sujith Manoharan6af75e42015-01-30 19:05:37 +05301203 return 0;
Mohammed Shafi Shajakhan64875c62012-07-10 14:56:15 +05301204}
1205static inline u32 ath9k_hw_wow_wakeup(struct ath_hw *ah)
1206{
1207 return 0;
1208}
1209static inline void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable)
1210{
1211}
1212#endif
1213
Luis R. Rodriguez73377252010-06-12 00:33:39 -04001214#define ATH9K_CLOCK_RATE_CCK 22
1215#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
1216#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
1217#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
1218
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001219#endif