blob: 6aebf4e707b98539d32f54b0725230a973bbd007 [file] [log] [blame]
Ralph Campbellf9315512010-05-23 21:44:54 -07001/*
Vinit Agnihotrie2eed582013-03-14 18:13:41 +00002 * Copyright (c) 2012, 2013 Intel Corporation. All rights reserved.
Mike Marciniszyn551ace12012-07-19 13:03:56 +00003 * Copyright (c) 2006 - 2012 QLogic Corporation. All rights reserved.
Ralph Campbellf9315512010-05-23 21:44:54 -07004 * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
5 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
35#include <linux/pci.h>
36#include <linux/netdevice.h>
37#include <linux/vmalloc.h>
38#include <linux/delay.h>
39#include <linux/idr.h>
Paul Gortmakere4dd23d2011-05-27 15:35:46 -040040#include <linux/module.h>
Mike Marciniszyn7fac3302012-07-19 13:04:25 +000041#include <linux/printk.h>
Mike Marciniszyn8469ba32013-05-30 18:25:25 -040042#ifdef CONFIG_INFINIBAND_QIB_DCA
43#include <linux/dca.h>
44#endif
Dennis Dalessandro2dc05ab2016-01-22 12:44:29 -080045#include <rdma/rdma_vt.h>
Ralph Campbellf9315512010-05-23 21:44:54 -070046
47#include "qib.h"
48#include "qib_common.h"
Mike Marciniszyn36a8f012012-07-19 13:04:04 +000049#include "qib_mad.h"
Mike Marciniszynddb88762013-06-15 17:07:03 -040050#ifdef CONFIG_DEBUG_FS
51#include "qib_debugfs.h"
52#include "qib_verbs.h"
53#endif
Ralph Campbellf9315512010-05-23 21:44:54 -070054
Mike Marciniszyn7fac3302012-07-19 13:04:25 +000055#undef pr_fmt
56#define pr_fmt(fmt) QIB_DRV_NAME ": " fmt
57
Ralph Campbellf9315512010-05-23 21:44:54 -070058/*
59 * min buffers we want to have per context, after driver
60 */
61#define QIB_MIN_USER_CTXT_BUFCNT 7
62
63#define QLOGIC_IB_R_SOFTWARE_MASK 0xFF
64#define QLOGIC_IB_R_SOFTWARE_SHIFT 24
65#define QLOGIC_IB_R_EMULATOR_MASK (1ULL<<62)
66
67/*
68 * Number of ctxts we are configured to use (to allow for more pio
69 * buffers per ctxt, etc.) Zero means use chip value.
70 */
71ushort qib_cfgctxts;
72module_param_named(cfgctxts, qib_cfgctxts, ushort, S_IRUGO);
73MODULE_PARM_DESC(cfgctxts, "Set max number of contexts to use");
74
Ramkrishna Vepae0f30ba2013-05-28 12:57:33 -040075unsigned qib_numa_aware;
76module_param_named(numa_aware, qib_numa_aware, uint, S_IRUGO);
77MODULE_PARM_DESC(numa_aware,
78 "0 -> PSM allocation close to HCA, 1 -> PSM allocation local to process");
79
Ralph Campbellf9315512010-05-23 21:44:54 -070080/*
81 * If set, do not write to any regs if avoidable, hack to allow
82 * check for deranged default register values.
83 */
84ushort qib_mini_init;
85module_param_named(mini_init, qib_mini_init, ushort, S_IRUGO);
86MODULE_PARM_DESC(mini_init, "If set, do minimal diag init");
87
88unsigned qib_n_krcv_queues;
89module_param_named(krcvqs, qib_n_krcv_queues, uint, S_IRUGO);
90MODULE_PARM_DESC(krcvqs, "number of kernel receive queues per IB port");
91
Mike Marciniszyn36a8f012012-07-19 13:04:04 +000092unsigned qib_cc_table_size;
93module_param_named(cc_table_size, qib_cc_table_size, uint, S_IRUGO);
94MODULE_PARM_DESC(cc_table_size, "Congestion control table entries 0 (CCA disabled - default), min = 128, max = 1984");
Ralph Campbellf9315512010-05-23 21:44:54 -070095
Ralph Campbellf9315512010-05-23 21:44:54 -070096static void verify_interrupt(unsigned long);
97
98static struct idr qib_unit_table;
99u32 qib_cpulist_count;
100unsigned long *qib_cpulist;
101
102/* set number of contexts we'll actually use */
103void qib_set_ctxtcnt(struct qib_devdata *dd)
104{
Mike Marciniszyn5dbbcb92011-01-10 17:42:20 -0800105 if (!qib_cfgctxts) {
Ralph Campbell0502f942010-07-21 22:46:11 +0000106 dd->cfgctxts = dd->first_user_ctxt + num_online_cpus();
Mike Marciniszyn5dbbcb92011-01-10 17:42:20 -0800107 if (dd->cfgctxts > dd->ctxtcnt)
108 dd->cfgctxts = dd->ctxtcnt;
109 } else if (qib_cfgctxts < dd->num_pports)
Ralph Campbellf9315512010-05-23 21:44:54 -0700110 dd->cfgctxts = dd->ctxtcnt;
111 else if (qib_cfgctxts <= dd->ctxtcnt)
112 dd->cfgctxts = qib_cfgctxts;
113 else
114 dd->cfgctxts = dd->ctxtcnt;
Mitko Haralanov6ceaade2012-05-07 14:03:02 -0400115 dd->freectxts = (dd->first_user_ctxt > dd->cfgctxts) ? 0 :
116 dd->cfgctxts - dd->first_user_ctxt;
Ralph Campbellf9315512010-05-23 21:44:54 -0700117}
118
119/*
120 * Common code for creating the receive context array.
121 */
122int qib_create_ctxts(struct qib_devdata *dd)
123{
124 unsigned i;
Ramkrishna Vepae0f30ba2013-05-28 12:57:33 -0400125 int local_node_id = pcibus_to_node(dd->pcidev->bus);
126
127 if (local_node_id < 0)
128 local_node_id = numa_node_id();
129 dd->assigned_node_id = local_node_id;
Ralph Campbellf9315512010-05-23 21:44:54 -0700130
131 /*
132 * Allocate full ctxtcnt array, rather than just cfgctxts, because
133 * cleanup iterates across all possible ctxts.
134 */
Mike Marciniszyna46a2802015-01-16 10:52:18 -0500135 dd->rcd = kcalloc(dd->ctxtcnt, sizeof(*dd->rcd), GFP_KERNEL);
Leon Romanovskyc40a83b2016-11-03 16:44:18 +0200136 if (!dd->rcd)
Dennis Dalessandro06064a12014-03-17 14:07:16 -0400137 return -ENOMEM;
Ralph Campbellf9315512010-05-23 21:44:54 -0700138
139 /* create (one or more) kctxt */
140 for (i = 0; i < dd->first_user_ctxt; ++i) {
141 struct qib_pportdata *ppd;
142 struct qib_ctxtdata *rcd;
143
144 if (dd->skip_kctxt_mask & (1 << i))
145 continue;
146
147 ppd = dd->pport + (i % dd->num_pports);
Ramkrishna Vepae0f30ba2013-05-28 12:57:33 -0400148
149 rcd = qib_create_ctxtdata(ppd, i, dd->assigned_node_id);
Ralph Campbellf9315512010-05-23 21:44:54 -0700150 if (!rcd) {
Mike Marciniszyn7fac3302012-07-19 13:04:25 +0000151 qib_dev_err(dd,
152 "Unable to allocate ctxtdata for Kernel ctxt, failing\n");
Dennis Dalessandro06064a12014-03-17 14:07:16 -0400153 kfree(dd->rcd);
154 dd->rcd = NULL;
155 return -ENOMEM;
Ralph Campbellf9315512010-05-23 21:44:54 -0700156 }
157 rcd->pkeys[0] = QIB_DEFAULT_P_KEY;
158 rcd->seq_cnt = 1;
159 }
Dennis Dalessandro06064a12014-03-17 14:07:16 -0400160 return 0;
Ralph Campbellf9315512010-05-23 21:44:54 -0700161}
162
163/*
164 * Common code for user and kernel context setup.
165 */
Ramkrishna Vepae0f30ba2013-05-28 12:57:33 -0400166struct qib_ctxtdata *qib_create_ctxtdata(struct qib_pportdata *ppd, u32 ctxt,
167 int node_id)
Ralph Campbellf9315512010-05-23 21:44:54 -0700168{
169 struct qib_devdata *dd = ppd->dd;
170 struct qib_ctxtdata *rcd;
171
Ramkrishna Vepae0f30ba2013-05-28 12:57:33 -0400172 rcd = kzalloc_node(sizeof(*rcd), GFP_KERNEL, node_id);
Ralph Campbellf9315512010-05-23 21:44:54 -0700173 if (rcd) {
174 INIT_LIST_HEAD(&rcd->qp_wait_list);
Ramkrishna Vepae0f30ba2013-05-28 12:57:33 -0400175 rcd->node_id = node_id;
Ralph Campbellf9315512010-05-23 21:44:54 -0700176 rcd->ppd = ppd;
177 rcd->dd = dd;
178 rcd->cnt = 1;
179 rcd->ctxt = ctxt;
180 dd->rcd[ctxt] = rcd;
Mike Marciniszynddb88762013-06-15 17:07:03 -0400181#ifdef CONFIG_DEBUG_FS
182 if (ctxt < dd->first_user_ctxt) { /* N/A for PSM contexts */
183 rcd->opstats = kzalloc_node(sizeof(*rcd->opstats),
184 GFP_KERNEL, node_id);
185 if (!rcd->opstats) {
186 kfree(rcd);
187 qib_dev_err(dd,
188 "Unable to allocate per ctxt stats buffer\n");
189 return NULL;
190 }
191 }
192#endif
Ralph Campbellf9315512010-05-23 21:44:54 -0700193 dd->f_init_ctxt(rcd);
194
195 /*
196 * To avoid wasting a lot of memory, we allocate 32KB chunks
197 * of physically contiguous memory, advance through it until
198 * used up and then allocate more. Of course, we need
199 * memory to store those extra pointers, now. 32KB seems to
200 * be the most that is "safe" under memory pressure
201 * (creating large files and then copying them over
202 * NFS while doing lots of MPI jobs). The OOM killer can
203 * get invoked, even though we say we can sleep and this can
204 * cause significant system problems....
205 */
206 rcd->rcvegrbuf_size = 0x8000;
207 rcd->rcvegrbufs_perchunk =
208 rcd->rcvegrbuf_size / dd->rcvegrbufsize;
209 rcd->rcvegrbuf_chunks = (rcd->rcvegrcnt +
210 rcd->rcvegrbufs_perchunk - 1) /
211 rcd->rcvegrbufs_perchunk;
Mike Marciniszyn9e1c0e42011-09-23 13:16:39 -0400212 BUG_ON(!is_power_of_2(rcd->rcvegrbufs_perchunk));
213 rcd->rcvegrbufs_perchunk_shift =
214 ilog2(rcd->rcvegrbufs_perchunk);
Ralph Campbellf9315512010-05-23 21:44:54 -0700215 }
216 return rcd;
217}
218
219/*
220 * Common code for initializing the physical port structure.
221 */
Mike Marciniszyn7d7632a2014-03-07 08:40:55 -0500222int qib_init_pportdata(struct qib_pportdata *ppd, struct qib_devdata *dd,
Ralph Campbellf9315512010-05-23 21:44:54 -0700223 u8 hw_pidx, u8 port)
224{
Mike Marciniszyn36a8f012012-07-19 13:04:04 +0000225 int size;
Mike Marciniszynda12c1f2015-01-16 11:23:31 -0500226
Ralph Campbellf9315512010-05-23 21:44:54 -0700227 ppd->dd = dd;
228 ppd->hw_pidx = hw_pidx;
229 ppd->port = port; /* IB port number, not index */
230
231 spin_lock_init(&ppd->sdma_lock);
232 spin_lock_init(&ppd->lflags_lock);
Mike Marciniszyn7d7632a2014-03-07 08:40:55 -0500233 spin_lock_init(&ppd->cc_shadow_lock);
Ralph Campbellf9315512010-05-23 21:44:54 -0700234 init_waitqueue_head(&ppd->state_wait);
235
Geliang Tang2443c6c2017-04-22 09:34:51 +0800236 setup_timer(&ppd->symerr_clear_timer, qib_clear_symerror_on_linkup,
237 (unsigned long)ppd);
Mike Marciniszyn551ace12012-07-19 13:03:56 +0000238
239 ppd->qib_wq = NULL;
Mike Marciniszyn7d7632a2014-03-07 08:40:55 -0500240 ppd->ibport_data.pmastats =
241 alloc_percpu(struct qib_pma_counters);
242 if (!ppd->ibport_data.pmastats)
243 return -ENOMEM;
Harish Chegondif24a6d42016-01-22 12:56:02 -0800244 ppd->ibport_data.rvp.rc_acks = alloc_percpu(u64);
245 ppd->ibport_data.rvp.rc_qacks = alloc_percpu(u64);
246 ppd->ibport_data.rvp.rc_delayed_comp = alloc_percpu(u64);
247 if (!(ppd->ibport_data.rvp.rc_acks) ||
248 !(ppd->ibport_data.rvp.rc_qacks) ||
249 !(ppd->ibport_data.rvp.rc_delayed_comp))
250 return -ENOMEM;
Mike Marciniszyn36a8f012012-07-19 13:04:04 +0000251
252 if (qib_cc_table_size < IB_CCT_MIN_ENTRIES)
253 goto bail;
254
255 ppd->cc_supported_table_entries = min(max_t(int, qib_cc_table_size,
256 IB_CCT_MIN_ENTRIES), IB_CCT_ENTRIES*IB_CC_TABLE_CAP_DEFAULT);
257
258 ppd->cc_max_table_entries =
259 ppd->cc_supported_table_entries/IB_CCT_ENTRIES;
260
261 size = IB_CC_TABLE_CAP_DEFAULT * sizeof(struct ib_cc_table_entry)
262 * IB_CCT_ENTRIES;
263 ppd->ccti_entries = kzalloc(size, GFP_KERNEL);
Leon Romanovskyc40a83b2016-11-03 16:44:18 +0200264 if (!ppd->ccti_entries)
Mike Marciniszyn36a8f012012-07-19 13:04:04 +0000265 goto bail;
Mike Marciniszyn36a8f012012-07-19 13:04:04 +0000266
267 size = IB_CC_CCS_ENTRIES * sizeof(struct ib_cc_congestion_entry);
268 ppd->congestion_entries = kzalloc(size, GFP_KERNEL);
Leon Romanovskyc40a83b2016-11-03 16:44:18 +0200269 if (!ppd->congestion_entries)
Mike Marciniszyn36a8f012012-07-19 13:04:04 +0000270 goto bail_1;
Mike Marciniszyn36a8f012012-07-19 13:04:04 +0000271
272 size = sizeof(struct cc_table_shadow);
273 ppd->ccti_entries_shadow = kzalloc(size, GFP_KERNEL);
Leon Romanovskyc40a83b2016-11-03 16:44:18 +0200274 if (!ppd->ccti_entries_shadow)
Mike Marciniszyn36a8f012012-07-19 13:04:04 +0000275 goto bail_2;
Mike Marciniszyn36a8f012012-07-19 13:04:04 +0000276
277 size = sizeof(struct ib_cc_congestion_setting_attr);
278 ppd->congestion_entries_shadow = kzalloc(size, GFP_KERNEL);
Leon Romanovskyc40a83b2016-11-03 16:44:18 +0200279 if (!ppd->congestion_entries_shadow)
Mike Marciniszyn36a8f012012-07-19 13:04:04 +0000280 goto bail_3;
Mike Marciniszyn36a8f012012-07-19 13:04:04 +0000281
Mike Marciniszyn7d7632a2014-03-07 08:40:55 -0500282 return 0;
Mike Marciniszyn36a8f012012-07-19 13:04:04 +0000283
284bail_3:
285 kfree(ppd->ccti_entries_shadow);
286 ppd->ccti_entries_shadow = NULL;
287bail_2:
288 kfree(ppd->congestion_entries);
289 ppd->congestion_entries = NULL;
290bail_1:
291 kfree(ppd->ccti_entries);
292 ppd->ccti_entries = NULL;
293bail:
294 /* User is intentionally disabling the congestion control agent */
295 if (!qib_cc_table_size)
Mike Marciniszyn7d7632a2014-03-07 08:40:55 -0500296 return 0;
Mike Marciniszyn36a8f012012-07-19 13:04:04 +0000297
298 if (qib_cc_table_size < IB_CCT_MIN_ENTRIES) {
299 qib_cc_table_size = 0;
300 qib_dev_err(dd,
301 "Congestion Control table size %d less than minimum %d for port %d\n",
302 qib_cc_table_size, IB_CCT_MIN_ENTRIES, port);
303 }
304
305 qib_dev_err(dd, "Congestion Control Agent disabled for port %d\n",
306 port);
Mike Marciniszyn7d7632a2014-03-07 08:40:55 -0500307 return 0;
Ralph Campbellf9315512010-05-23 21:44:54 -0700308}
309
310static int init_pioavailregs(struct qib_devdata *dd)
311{
312 int ret, pidx;
313 u64 *status_page;
314
315 dd->pioavailregs_dma = dma_alloc_coherent(
316 &dd->pcidev->dev, PAGE_SIZE, &dd->pioavailregs_phys,
317 GFP_KERNEL);
318 if (!dd->pioavailregs_dma) {
Mike Marciniszyn7fac3302012-07-19 13:04:25 +0000319 qib_dev_err(dd,
320 "failed to allocate PIOavail reg area in memory\n");
Ralph Campbellf9315512010-05-23 21:44:54 -0700321 ret = -ENOMEM;
322 goto done;
323 }
324
325 /*
326 * We really want L2 cache aligned, but for current CPUs of
327 * interest, they are the same.
328 */
329 status_page = (u64 *)
330 ((char *) dd->pioavailregs_dma +
331 ((2 * L1_CACHE_BYTES +
332 dd->pioavregs * sizeof(u64)) & ~L1_CACHE_BYTES));
333 /* device status comes first, for backwards compatibility */
334 dd->devstatusp = status_page;
335 *status_page++ = 0;
336 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
337 dd->pport[pidx].statusp = status_page;
338 *status_page++ = 0;
339 }
340
341 /*
342 * Setup buffer to hold freeze and other messages, accessible to
343 * apps, following statusp. This is per-unit, not per port.
344 */
345 dd->freezemsg = (char *) status_page;
346 *dd->freezemsg = 0;
347 /* length of msg buffer is "whatever is left" */
348 ret = (char *) status_page - (char *) dd->pioavailregs_dma;
349 dd->freezelen = PAGE_SIZE - ret;
350
351 ret = 0;
352
353done:
354 return ret;
355}
356
357/**
358 * init_shadow_tids - allocate the shadow TID array
359 * @dd: the qlogic_ib device
360 *
361 * allocate the shadow TID array, so we can qib_munlock previous
362 * entries. It may make more sense to move the pageshadow to the
363 * ctxt data structure, so we only allocate memory for ctxts actually
364 * in use, since we at 8k per ctxt, now.
365 * We don't want failures here to prevent use of the driver/chip,
366 * so no return value.
367 */
368static void init_shadow_tids(struct qib_devdata *dd)
369{
370 struct page **pages;
371 dma_addr_t *addrs;
372
Joe Perches948579c2010-11-05 03:07:36 +0000373 pages = vzalloc(dd->cfgctxts * dd->rcvtidcnt * sizeof(struct page *));
Leon Romanovskyc40a83b2016-11-03 16:44:18 +0200374 if (!pages)
Ralph Campbellf9315512010-05-23 21:44:54 -0700375 goto bail;
Ralph Campbellf9315512010-05-23 21:44:54 -0700376
Joe Perches948579c2010-11-05 03:07:36 +0000377 addrs = vzalloc(dd->cfgctxts * dd->rcvtidcnt * sizeof(dma_addr_t));
Leon Romanovskyc40a83b2016-11-03 16:44:18 +0200378 if (!addrs)
Ralph Campbellf9315512010-05-23 21:44:54 -0700379 goto bail_free;
Ralph Campbellf9315512010-05-23 21:44:54 -0700380
Ralph Campbellf9315512010-05-23 21:44:54 -0700381 dd->pageshadow = pages;
382 dd->physshadow = addrs;
383 return;
384
385bail_free:
386 vfree(pages);
387bail:
388 dd->pageshadow = NULL;
389}
390
391/*
392 * Do initialization for device that is only needed on
393 * first detect, not on resets.
394 */
395static int loadtime_init(struct qib_devdata *dd)
396{
397 int ret = 0;
398
399 if (((dd->revision >> QLOGIC_IB_R_SOFTWARE_SHIFT) &
400 QLOGIC_IB_R_SOFTWARE_MASK) != QIB_CHIP_SWVERSION) {
Mike Marciniszyn7fac3302012-07-19 13:04:25 +0000401 qib_dev_err(dd,
Colin Ian King055bb272017-07-03 10:23:47 +0100402 "Driver only handles version %d, chip swversion is %d (%llx), failing\n",
Mike Marciniszyn7fac3302012-07-19 13:04:25 +0000403 QIB_CHIP_SWVERSION,
404 (int)(dd->revision >>
Ralph Campbellf9315512010-05-23 21:44:54 -0700405 QLOGIC_IB_R_SOFTWARE_SHIFT) &
Mike Marciniszyn7fac3302012-07-19 13:04:25 +0000406 QLOGIC_IB_R_SOFTWARE_MASK,
407 (unsigned long long) dd->revision);
Ralph Campbellf9315512010-05-23 21:44:54 -0700408 ret = -ENOSYS;
409 goto done;
410 }
411
412 if (dd->revision & QLOGIC_IB_R_EMULATOR_MASK)
413 qib_devinfo(dd->pcidev, "%s", dd->boardversion);
414
415 spin_lock_init(&dd->pioavail_lock);
416 spin_lock_init(&dd->sendctrl_lock);
417 spin_lock_init(&dd->uctxt_lock);
418 spin_lock_init(&dd->qib_diag_trans_lock);
419 spin_lock_init(&dd->eep_st_lock);
420 mutex_init(&dd->eep_lock);
421
422 if (qib_mini_init)
423 goto done;
424
425 ret = init_pioavailregs(dd);
426 init_shadow_tids(dd);
427
428 qib_get_eeprom_info(dd);
429
430 /* setup time (don't start yet) to verify we got interrupt */
Geliang Tang2443c6c2017-04-22 09:34:51 +0800431 setup_timer(&dd->intrchk_timer, verify_interrupt,
432 (unsigned long)dd);
Ralph Campbellf9315512010-05-23 21:44:54 -0700433done:
434 return ret;
435}
436
437/**
438 * init_after_reset - re-initialize after a reset
439 * @dd: the qlogic_ib device
440 *
441 * sanity check at least some of the values after reset, and
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300442 * ensure no receive or transmit (explicitly, in case reset
Ralph Campbellf9315512010-05-23 21:44:54 -0700443 * failed
444 */
445static int init_after_reset(struct qib_devdata *dd)
446{
447 int i;
448
449 /*
450 * Ensure chip does no sends or receives, tail updates, or
451 * pioavail updates while we re-initialize. This is mostly
452 * for the driver data structures, not chip registers.
453 */
454 for (i = 0; i < dd->num_pports; ++i) {
455 /*
456 * ctxt == -1 means "all contexts". Only really safe for
457 * _dis_abling things, as here.
458 */
459 dd->f_rcvctrl(dd->pport + i, QIB_RCVCTRL_CTXT_DIS |
460 QIB_RCVCTRL_INTRAVAIL_DIS |
461 QIB_RCVCTRL_TAILUPD_DIS, -1);
462 /* Redundant across ports for some, but no big deal. */
463 dd->f_sendctrl(dd->pport + i, QIB_SENDCTRL_SEND_DIS |
464 QIB_SENDCTRL_AVAIL_DIS);
465 }
466
467 return 0;
468}
469
470static void enable_chip(struct qib_devdata *dd)
471{
472 u64 rcvmask;
473 int i;
474
475 /*
476 * Enable PIO send, and update of PIOavail regs to memory.
477 */
478 for (i = 0; i < dd->num_pports; ++i)
479 dd->f_sendctrl(dd->pport + i, QIB_SENDCTRL_SEND_ENB |
480 QIB_SENDCTRL_AVAIL_ENB);
481 /*
482 * Enable kernel ctxts' receive and receive interrupt.
483 * Other ctxts done as user opens and inits them.
484 */
485 rcvmask = QIB_RCVCTRL_CTXT_ENB | QIB_RCVCTRL_INTRAVAIL_ENB;
486 rcvmask |= (dd->flags & QIB_NODMA_RTAIL) ?
487 QIB_RCVCTRL_TAILUPD_DIS : QIB_RCVCTRL_TAILUPD_ENB;
488 for (i = 0; dd->rcd && i < dd->first_user_ctxt; ++i) {
489 struct qib_ctxtdata *rcd = dd->rcd[i];
490
491 if (rcd)
492 dd->f_rcvctrl(rcd->ppd, rcvmask, i);
493 }
494}
495
496static void verify_interrupt(unsigned long opaque)
497{
498 struct qib_devdata *dd = (struct qib_devdata *) opaque;
Mike Marciniszyn1ed88dd2014-03-07 08:40:49 -0500499 u64 int_counter;
Ralph Campbellf9315512010-05-23 21:44:54 -0700500
501 if (!dd)
502 return; /* being torn down */
503
504 /*
505 * If we don't have a lid or any interrupts, let the user know and
506 * don't bother checking again.
507 */
Mike Marciniszyn1ed88dd2014-03-07 08:40:49 -0500508 int_counter = qib_int_counter(dd) - dd->z_int_counter;
509 if (int_counter == 0) {
Ralph Campbellf9315512010-05-23 21:44:54 -0700510 if (!dd->f_intr_fallback(dd))
Mike Marciniszyn7fac3302012-07-19 13:04:25 +0000511 dev_err(&dd->pcidev->dev,
512 "No interrupts detected, not usable.\n");
Ralph Campbellf9315512010-05-23 21:44:54 -0700513 else /* re-arm the timer to see if fallback works */
514 mod_timer(&dd->intrchk_timer, jiffies + HZ/2);
515 }
516}
517
518static void init_piobuf_state(struct qib_devdata *dd)
519{
520 int i, pidx;
521 u32 uctxts;
522
523 /*
524 * Ensure all buffers are free, and fifos empty. Buffers
525 * are common, so only do once for port 0.
526 *
527 * After enable and qib_chg_pioavailkernel so we can safely
528 * enable pioavail updates and PIOENABLE. After this, packets
529 * are ready and able to go out.
530 */
531 dd->f_sendctrl(dd->pport, QIB_SENDCTRL_DISARM_ALL);
532 for (pidx = 0; pidx < dd->num_pports; ++pidx)
533 dd->f_sendctrl(dd->pport + pidx, QIB_SENDCTRL_FLUSH);
534
535 /*
536 * If not all sendbufs are used, add the one to each of the lower
537 * numbered contexts. pbufsctxt and lastctxt_piobuf are
538 * calculated in chip-specific code because it may cause some
539 * chip-specific adjustments to be made.
540 */
541 uctxts = dd->cfgctxts - dd->first_user_ctxt;
542 dd->ctxts_extrabuf = dd->pbufsctxt ?
543 dd->lastctxt_piobuf - (dd->pbufsctxt * uctxts) : 0;
544
545 /*
546 * Set up the shadow copies of the piobufavail registers,
547 * which we compare against the chip registers for now, and
548 * the in memory DMA'ed copies of the registers.
549 * By now pioavail updates to memory should have occurred, so
550 * copy them into our working/shadow registers; this is in
551 * case something went wrong with abort, but mostly to get the
552 * initial values of the generation bit correct.
553 */
554 for (i = 0; i < dd->pioavregs; i++) {
555 __le64 tmp;
556
557 tmp = dd->pioavailregs_dma[i];
558 /*
559 * Don't need to worry about pioavailkernel here
560 * because we will call qib_chg_pioavailkernel() later
561 * in initialization, to busy out buffers as needed.
562 */
563 dd->pioavailshadow[i] = le64_to_cpu(tmp);
564 }
565 while (i < ARRAY_SIZE(dd->pioavailshadow))
566 dd->pioavailshadow[i++] = 0; /* for debugging sanity */
567
568 /* after pioavailshadow is setup */
569 qib_chg_pioavailkernel(dd, 0, dd->piobcnt2k + dd->piobcnt4k,
570 TXCHK_CHG_TYPE_KERN, NULL);
571 dd->f_initvl15_bufs(dd);
572}
573
574/**
Mike Marciniszyn551ace12012-07-19 13:03:56 +0000575 * qib_create_workqueues - create per port workqueues
576 * @dd: the qlogic_ib device
577 */
578static int qib_create_workqueues(struct qib_devdata *dd)
579{
580 int pidx;
581 struct qib_pportdata *ppd;
582
583 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
584 ppd = dd->pport + pidx;
585 if (!ppd->qib_wq) {
586 char wq_name[8]; /* 3 + 2 + 1 + 1 + 1 */
Mike Marciniszynda12c1f2015-01-16 11:23:31 -0500587
Mike Marciniszyn551ace12012-07-19 13:03:56 +0000588 snprintf(wq_name, sizeof(wq_name), "qib%d_%d",
589 dd->unit, pidx);
Bhaktipriya Shridharb59114b2016-08-15 23:38:47 +0530590 ppd->qib_wq = alloc_ordered_workqueue(wq_name,
591 WQ_MEM_RECLAIM);
Mike Marciniszyn551ace12012-07-19 13:03:56 +0000592 if (!ppd->qib_wq)
593 goto wq_error;
594 }
595 }
596 return 0;
597wq_error:
Mike Marciniszyn7fac3302012-07-19 13:04:25 +0000598 pr_err("create_singlethread_workqueue failed for port %d\n",
599 pidx + 1);
Mike Marciniszyn551ace12012-07-19 13:03:56 +0000600 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
601 ppd = dd->pport + pidx;
602 if (ppd->qib_wq) {
603 destroy_workqueue(ppd->qib_wq);
604 ppd->qib_wq = NULL;
605 }
606 }
607 return -ENOMEM;
608}
609
Mike Marciniszyn7d7632a2014-03-07 08:40:55 -0500610static void qib_free_pportdata(struct qib_pportdata *ppd)
611{
612 free_percpu(ppd->ibport_data.pmastats);
Harish Chegondif24a6d42016-01-22 12:56:02 -0800613 free_percpu(ppd->ibport_data.rvp.rc_acks);
614 free_percpu(ppd->ibport_data.rvp.rc_qacks);
615 free_percpu(ppd->ibport_data.rvp.rc_delayed_comp);
Mike Marciniszyn7d7632a2014-03-07 08:40:55 -0500616 ppd->ibport_data.pmastats = NULL;
617}
618
Mike Marciniszyn551ace12012-07-19 13:03:56 +0000619/**
Ralph Campbellf9315512010-05-23 21:44:54 -0700620 * qib_init - do the actual initialization sequence on the chip
621 * @dd: the qlogic_ib device
622 * @reinit: reinitializing, so don't allocate new memory
623 *
624 * Do the actual initialization sequence on the chip. This is done
625 * both from the init routine called from the PCI infrastructure, and
626 * when we reset the chip, or detect that it was reset internally,
627 * or it's administratively re-enabled.
628 *
629 * Memory allocation here and in called routines is only done in
630 * the first case (reinit == 0). We have to be careful, because even
631 * without memory allocation, we need to re-write all the chip registers
632 * TIDs, etc. after the reset or enable has completed.
633 */
634int qib_init(struct qib_devdata *dd, int reinit)
635{
636 int ret = 0, pidx, lastfail = 0;
637 u32 portok = 0;
638 unsigned i;
639 struct qib_ctxtdata *rcd;
640 struct qib_pportdata *ppd;
641 unsigned long flags;
642
643 /* Set linkstate to unknown, so we can watch for a transition. */
644 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
645 ppd = dd->pport + pidx;
646 spin_lock_irqsave(&ppd->lflags_lock, flags);
647 ppd->lflags &= ~(QIBL_LINKACTIVE | QIBL_LINKARMED |
648 QIBL_LINKDOWN | QIBL_LINKINIT |
649 QIBL_LINKV);
650 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
651 }
652
653 if (reinit)
654 ret = init_after_reset(dd);
655 else
656 ret = loadtime_init(dd);
657 if (ret)
658 goto done;
659
660 /* Bypass most chip-init, to get to device creation */
661 if (qib_mini_init)
662 return 0;
663
664 ret = dd->f_late_initreg(dd);
665 if (ret)
666 goto done;
667
668 /* dd->rcd can be NULL if early init failed */
669 for (i = 0; dd->rcd && i < dd->first_user_ctxt; ++i) {
670 /*
671 * Set up the (kernel) rcvhdr queue and egr TIDs. If doing
672 * re-init, the simplest way to handle this is to free
673 * existing, and re-allocate.
674 * Need to re-create rest of ctxt 0 ctxtdata as well.
675 */
676 rcd = dd->rcd[i];
677 if (!rcd)
678 continue;
679
680 lastfail = qib_create_rcvhdrq(dd, rcd);
681 if (!lastfail)
682 lastfail = qib_setup_eagerbufs(rcd);
683 if (lastfail) {
Mike Marciniszyn7fac3302012-07-19 13:04:25 +0000684 qib_dev_err(dd,
685 "failed to allocate kernel ctxt's rcvhdrq and/or egr bufs\n");
Ralph Campbellf9315512010-05-23 21:44:54 -0700686 continue;
687 }
688 }
689
690 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
691 int mtu;
Mike Marciniszynda12c1f2015-01-16 11:23:31 -0500692
Ralph Campbellf9315512010-05-23 21:44:54 -0700693 if (lastfail)
694 ret = lastfail;
695 ppd = dd->pport + pidx;
696 mtu = ib_mtu_enum_to_int(qib_ibmtu);
697 if (mtu == -1) {
698 mtu = QIB_DEFAULT_MTU;
699 qib_ibmtu = 0; /* don't leave invalid value */
700 }
701 /* set max we can ever have for this driver load */
702 ppd->init_ibmaxlen = min(mtu > 2048 ?
703 dd->piosize4k : dd->piosize2k,
704 dd->rcvegrbufsize +
705 (dd->rcvhdrentsize << 2));
706 /*
707 * Have to initialize ibmaxlen, but this will normally
708 * change immediately in qib_set_mtu().
709 */
710 ppd->ibmaxlen = ppd->init_ibmaxlen;
711 qib_set_mtu(ppd, mtu);
712
713 spin_lock_irqsave(&ppd->lflags_lock, flags);
714 ppd->lflags |= QIBL_IB_LINK_DISABLED;
715 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
716
717 lastfail = dd->f_bringup_serdes(ppd);
718 if (lastfail) {
719 qib_devinfo(dd->pcidev,
720 "Failed to bringup IB port %u\n", ppd->port);
721 lastfail = -ENETDOWN;
722 continue;
723 }
724
Ralph Campbellf9315512010-05-23 21:44:54 -0700725 portok++;
726 }
727
728 if (!portok) {
729 /* none of the ports initialized */
730 if (!ret && lastfail)
731 ret = lastfail;
732 else if (!ret)
733 ret = -ENETDOWN;
734 /* but continue on, so we can debug cause */
735 }
736
737 enable_chip(dd);
738
739 init_piobuf_state(dd);
740
741done:
742 if (!ret) {
743 /* chip is OK for user apps; mark it as initialized */
744 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
745 ppd = dd->pport + pidx;
746 /*
747 * Set status even if port serdes is not initialized
748 * so that diags will work.
749 */
750 *ppd->statusp |= QIB_STATUS_CHIP_PRESENT |
751 QIB_STATUS_INITTED;
752 if (!ppd->link_speed_enabled)
753 continue;
754 if (dd->flags & QIB_HAS_SEND_DMA)
755 ret = qib_setup_sdma(ppd);
Geliang Tang2443c6c2017-04-22 09:34:51 +0800756 setup_timer(&ppd->hol_timer, qib_hol_event,
757 (unsigned long)ppd);
Ralph Campbellf9315512010-05-23 21:44:54 -0700758 ppd->hol_state = QIB_HOL_UP;
759 }
760
761 /* now we can enable all interrupts from the chip */
762 dd->f_set_intr_state(dd, 1);
763
764 /*
765 * Setup to verify we get an interrupt, and fallback
766 * to an alternate if necessary and possible.
767 */
768 mod_timer(&dd->intrchk_timer, jiffies + HZ/2);
769 /* start stats retrieval timer */
770 mod_timer(&dd->stats_timer, jiffies + HZ * ACTIVITY_TIMER);
771 }
772
773 /* if ret is non-zero, we probably should do some cleanup here... */
774 return ret;
775}
776
777/*
778 * These next two routines are placeholders in case we don't have per-arch
779 * code for controlling write combining. If explicit control of write
780 * combining is not available, performance will probably be awful.
781 */
782
783int __attribute__((weak)) qib_enable_wc(struct qib_devdata *dd)
784{
785 return -EOPNOTSUPP;
786}
787
788void __attribute__((weak)) qib_disable_wc(struct qib_devdata *dd)
789{
790}
791
792static inline struct qib_devdata *__qib_lookup(int unit)
793{
794 return idr_find(&qib_unit_table, unit);
795}
796
797struct qib_devdata *qib_lookup(int unit)
798{
799 struct qib_devdata *dd;
800 unsigned long flags;
801
802 spin_lock_irqsave(&qib_devs_lock, flags);
803 dd = __qib_lookup(unit);
804 spin_unlock_irqrestore(&qib_devs_lock, flags);
805
806 return dd;
807}
808
809/*
810 * Stop the timers during unit shutdown, or after an error late
811 * in initialization.
812 */
813static void qib_stop_timers(struct qib_devdata *dd)
814{
815 struct qib_pportdata *ppd;
816 int pidx;
817
818 if (dd->stats_timer.data) {
819 del_timer_sync(&dd->stats_timer);
820 dd->stats_timer.data = 0;
821 }
822 if (dd->intrchk_timer.data) {
823 del_timer_sync(&dd->intrchk_timer);
824 dd->intrchk_timer.data = 0;
825 }
826 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
827 ppd = dd->pport + pidx;
828 if (ppd->hol_timer.data)
829 del_timer_sync(&ppd->hol_timer);
830 if (ppd->led_override_timer.data) {
831 del_timer_sync(&ppd->led_override_timer);
832 atomic_set(&ppd->led_override_timer_active, 0);
833 }
834 if (ppd->symerr_clear_timer.data)
835 del_timer_sync(&ppd->symerr_clear_timer);
836 }
837}
838
839/**
840 * qib_shutdown_device - shut down a device
841 * @dd: the qlogic_ib device
842 *
843 * This is called to make the device quiet when we are about to
844 * unload the driver, and also when the device is administratively
845 * disabled. It does not free any data structures.
846 * Everything it does has to be setup again by qib_init(dd, 1)
847 */
848static void qib_shutdown_device(struct qib_devdata *dd)
849{
850 struct qib_pportdata *ppd;
851 unsigned pidx;
852
853 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
854 ppd = dd->pport + pidx;
855
856 spin_lock_irq(&ppd->lflags_lock);
857 ppd->lflags &= ~(QIBL_LINKDOWN | QIBL_LINKINIT |
858 QIBL_LINKARMED | QIBL_LINKACTIVE |
859 QIBL_LINKV);
860 spin_unlock_irq(&ppd->lflags_lock);
861 *ppd->statusp &= ~(QIB_STATUS_IB_CONF | QIB_STATUS_IB_READY);
862 }
863 dd->flags &= ~QIB_INITTED;
864
865 /* mask interrupts, but not errors */
866 dd->f_set_intr_state(dd, 0);
867
868 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
869 ppd = dd->pport + pidx;
870 dd->f_rcvctrl(ppd, QIB_RCVCTRL_TAILUPD_DIS |
871 QIB_RCVCTRL_CTXT_DIS |
872 QIB_RCVCTRL_INTRAVAIL_DIS |
873 QIB_RCVCTRL_PKEY_ENB, -1);
874 /*
875 * Gracefully stop all sends allowing any in progress to
876 * trickle out first.
877 */
878 dd->f_sendctrl(ppd, QIB_SENDCTRL_CLEAR);
879 }
880
881 /*
882 * Enough for anything that's going to trickle out to have actually
883 * done so.
884 */
885 udelay(20);
886
887 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
888 ppd = dd->pport + pidx;
889 dd->f_setextled(ppd, 0); /* make sure LEDs are off */
890
891 if (dd->flags & QIB_HAS_SEND_DMA)
892 qib_teardown_sdma(ppd);
893
894 dd->f_sendctrl(ppd, QIB_SENDCTRL_AVAIL_DIS |
895 QIB_SENDCTRL_SEND_DIS);
896 /*
897 * Clear SerdesEnable.
898 * We can't count on interrupts since we are stopping.
899 */
900 dd->f_quiet_serdes(ppd);
Mike Marciniszyn551ace12012-07-19 13:03:56 +0000901
902 if (ppd->qib_wq) {
903 destroy_workqueue(ppd->qib_wq);
904 ppd->qib_wq = NULL;
905 }
Mike Marciniszyn7d7632a2014-03-07 08:40:55 -0500906 qib_free_pportdata(ppd);
Ralph Campbellf9315512010-05-23 21:44:54 -0700907 }
908
Ralph Campbellf9315512010-05-23 21:44:54 -0700909}
910
911/**
912 * qib_free_ctxtdata - free a context's allocated data
913 * @dd: the qlogic_ib device
914 * @rcd: the ctxtdata structure
915 *
916 * free up any allocated data for a context
917 * This should not touch anything that would affect a simultaneous
918 * re-allocation of context data, because it is called after qib_mutex
919 * is released (and can be called from reinit as well).
920 * It should never change any chip state, or global driver state.
921 */
922void qib_free_ctxtdata(struct qib_devdata *dd, struct qib_ctxtdata *rcd)
923{
924 if (!rcd)
925 return;
926
927 if (rcd->rcvhdrq) {
928 dma_free_coherent(&dd->pcidev->dev, rcd->rcvhdrq_size,
929 rcd->rcvhdrq, rcd->rcvhdrq_phys);
930 rcd->rcvhdrq = NULL;
931 if (rcd->rcvhdrtail_kvaddr) {
932 dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
933 rcd->rcvhdrtail_kvaddr,
934 rcd->rcvhdrqtailaddr_phys);
935 rcd->rcvhdrtail_kvaddr = NULL;
936 }
937 }
938 if (rcd->rcvegrbuf) {
939 unsigned e;
940
941 for (e = 0; e < rcd->rcvegrbuf_chunks; e++) {
942 void *base = rcd->rcvegrbuf[e];
943 size_t size = rcd->rcvegrbuf_size;
944
945 dma_free_coherent(&dd->pcidev->dev, size,
946 base, rcd->rcvegrbuf_phys[e]);
947 }
948 kfree(rcd->rcvegrbuf);
949 rcd->rcvegrbuf = NULL;
950 kfree(rcd->rcvegrbuf_phys);
951 rcd->rcvegrbuf_phys = NULL;
952 rcd->rcvegrbuf_chunks = 0;
953 }
954
955 kfree(rcd->tid_pg_list);
956 vfree(rcd->user_event_mask);
957 vfree(rcd->subctxt_uregbase);
958 vfree(rcd->subctxt_rcvegrbuf);
959 vfree(rcd->subctxt_rcvhdr_base);
Mike Marciniszynddb88762013-06-15 17:07:03 -0400960#ifdef CONFIG_DEBUG_FS
961 kfree(rcd->opstats);
962 rcd->opstats = NULL;
963#endif
Ralph Campbellf9315512010-05-23 21:44:54 -0700964 kfree(rcd);
965}
966
967/*
968 * Perform a PIO buffer bandwidth write test, to verify proper system
969 * configuration. Even when all the setup calls work, occasionally
970 * BIOS or other issues can prevent write combining from working, or
971 * can cause other bandwidth problems to the chip.
972 *
973 * This test simply writes the same buffer over and over again, and
974 * measures close to the peak bandwidth to the chip (not testing
975 * data bandwidth to the wire). On chips that use an address-based
976 * trigger to send packets to the wire, this is easy. On chips that
977 * use a count to trigger, we want to make sure that the packet doesn't
978 * go out on the wire, or trigger flow control checks.
979 */
980static void qib_verify_pioperf(struct qib_devdata *dd)
981{
982 u32 pbnum, cnt, lcnt;
983 u32 __iomem *piobuf;
984 u32 *addr;
985 u64 msecs, emsecs;
986
987 piobuf = dd->f_getsendbuf(dd->pport, 0ULL, &pbnum);
988 if (!piobuf) {
989 qib_devinfo(dd->pcidev,
990 "No PIObufs for checking perf, skipping\n");
991 return;
992 }
993
994 /*
995 * Enough to give us a reasonable test, less than piobuf size, and
996 * likely multiple of store buffer length.
997 */
998 cnt = 1024;
999
1000 addr = vmalloc(cnt);
Leon Romanovskyc40a83b2016-11-03 16:44:18 +02001001 if (!addr)
Ralph Campbellf9315512010-05-23 21:44:54 -07001002 goto done;
Ralph Campbellf9315512010-05-23 21:44:54 -07001003
1004 preempt_disable(); /* we want reasonably accurate elapsed time */
1005 msecs = 1 + jiffies_to_msecs(jiffies);
1006 for (lcnt = 0; lcnt < 10000U; lcnt++) {
1007 /* wait until we cross msec boundary */
1008 if (jiffies_to_msecs(jiffies) >= msecs)
1009 break;
1010 udelay(1);
1011 }
1012
1013 dd->f_set_armlaunch(dd, 0);
1014
1015 /*
1016 * length 0, no dwords actually sent
1017 */
1018 writeq(0, piobuf);
1019 qib_flush_wc();
1020
1021 /*
1022 * This is only roughly accurate, since even with preempt we
1023 * still take interrupts that could take a while. Running for
1024 * >= 5 msec seems to get us "close enough" to accurate values.
1025 */
1026 msecs = jiffies_to_msecs(jiffies);
1027 for (emsecs = lcnt = 0; emsecs <= 5UL; lcnt++) {
1028 qib_pio_copy(piobuf + 64, addr, cnt >> 2);
1029 emsecs = jiffies_to_msecs(jiffies) - msecs;
1030 }
1031
1032 /* 1 GiB/sec, slightly over IB SDR line rate */
1033 if (lcnt < (emsecs * 1024U))
1034 qib_dev_err(dd,
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00001035 "Performance problem: bandwidth to PIO buffers is only %u MiB/sec\n",
Ralph Campbellf9315512010-05-23 21:44:54 -07001036 lcnt / (u32) emsecs);
1037
1038 preempt_enable();
1039
1040 vfree(addr);
1041
1042done:
1043 /* disarm piobuf, so it's available again */
1044 dd->f_sendctrl(dd->pport, QIB_SENDCTRL_DISARM_BUF(pbnum));
1045 qib_sendbuf_done(dd, pbnum);
1046 dd->f_set_armlaunch(dd, 1);
1047}
1048
Ralph Campbellf9315512010-05-23 21:44:54 -07001049void qib_free_devdata(struct qib_devdata *dd)
1050{
1051 unsigned long flags;
1052
1053 spin_lock_irqsave(&qib_devs_lock, flags);
1054 idr_remove(&qib_unit_table, dd->unit);
1055 list_del(&dd->list);
1056 spin_unlock_irqrestore(&qib_devs_lock, flags);
1057
Mike Marciniszynddb88762013-06-15 17:07:03 -04001058#ifdef CONFIG_DEBUG_FS
1059 qib_dbg_ibdev_exit(&dd->verbs_dev);
1060#endif
Mike Marciniszyn1ed88dd2014-03-07 08:40:49 -05001061 free_percpu(dd->int_counter);
Jubin Johnea0e4ce2016-04-20 06:05:24 -07001062 rvt_dealloc_device(&dd->verbs_dev.rdi);
Ralph Campbellf9315512010-05-23 21:44:54 -07001063}
1064
Mike Marciniszyn1ed88dd2014-03-07 08:40:49 -05001065u64 qib_int_counter(struct qib_devdata *dd)
1066{
1067 int cpu;
1068 u64 int_counter = 0;
1069
1070 for_each_possible_cpu(cpu)
1071 int_counter += *per_cpu_ptr(dd->int_counter, cpu);
1072 return int_counter;
1073}
1074
1075u64 qib_sps_ints(void)
1076{
1077 unsigned long flags;
1078 struct qib_devdata *dd;
1079 u64 sps_ints = 0;
1080
1081 spin_lock_irqsave(&qib_devs_lock, flags);
1082 list_for_each_entry(dd, &qib_dev_list, list) {
1083 sps_ints += qib_int_counter(dd);
1084 }
1085 spin_unlock_irqrestore(&qib_devs_lock, flags);
1086 return sps_ints;
1087}
1088
Ralph Campbellf9315512010-05-23 21:44:54 -07001089/*
1090 * Allocate our primary per-unit data structure. Must be done via verbs
1091 * allocator, because the verbs cleanup process both does cleanup and
1092 * free of the data structure.
1093 * "extra" is for chip-specific data.
1094 *
1095 * Use the idr mechanism to get a unit number for this unit.
1096 */
1097struct qib_devdata *qib_alloc_devdata(struct pci_dev *pdev, size_t extra)
1098{
1099 unsigned long flags;
1100 struct qib_devdata *dd;
Dennis Dalessandro5df16732016-01-22 13:07:23 -08001101 int ret, nports;
Ralph Campbellf9315512010-05-23 21:44:54 -07001102
Dennis Dalessandro5df16732016-01-22 13:07:23 -08001103 /* extra is * number of ports */
1104 nports = extra / sizeof(struct qib_pportdata);
1105 dd = (struct qib_devdata *)rvt_alloc_device(sizeof(*dd) + extra,
1106 nports);
Mike Marciniszynf8b6c472014-03-07 08:32:31 -05001107 if (!dd)
1108 return ERR_PTR(-ENOMEM);
Ralph Campbellf9315512010-05-23 21:44:54 -07001109
Mike Marciniszynf8b6c472014-03-07 08:32:31 -05001110 INIT_LIST_HEAD(&dd->list);
Mike Marciniszynddb88762013-06-15 17:07:03 -04001111
Tejun Heo80f22b42013-02-27 17:04:25 -08001112 idr_preload(GFP_KERNEL);
Ralph Campbellf9315512010-05-23 21:44:54 -07001113 spin_lock_irqsave(&qib_devs_lock, flags);
Tejun Heo80f22b42013-02-27 17:04:25 -08001114
1115 ret = idr_alloc(&qib_unit_table, dd, 0, 0, GFP_NOWAIT);
1116 if (ret >= 0) {
1117 dd->unit = ret;
Ralph Campbellf9315512010-05-23 21:44:54 -07001118 list_add(&dd->list, &qib_dev_list);
Tejun Heo80f22b42013-02-27 17:04:25 -08001119 }
1120
Ralph Campbellf9315512010-05-23 21:44:54 -07001121 spin_unlock_irqrestore(&qib_devs_lock, flags);
Tejun Heo80f22b42013-02-27 17:04:25 -08001122 idr_preload_end();
Ralph Campbellf9315512010-05-23 21:44:54 -07001123
1124 if (ret < 0) {
1125 qib_early_err(&pdev->dev,
1126 "Could not allocate unit ID: error %d\n", -ret);
Ralph Campbellf9315512010-05-23 21:44:54 -07001127 goto bail;
1128 }
Mike Marciniszyn1ed88dd2014-03-07 08:40:49 -05001129 dd->int_counter = alloc_percpu(u64);
1130 if (!dd->int_counter) {
1131 ret = -ENOMEM;
1132 qib_early_err(&pdev->dev,
1133 "Could not allocate per-cpu int_counter\n");
1134 goto bail;
1135 }
Ralph Campbellf9315512010-05-23 21:44:54 -07001136
1137 if (!qib_cpulist_count) {
1138 u32 count = num_online_cpus();
Mike Marciniszynda12c1f2015-01-16 11:23:31 -05001139
Ralph Campbellf9315512010-05-23 21:44:54 -07001140 qib_cpulist = kzalloc(BITS_TO_LONGS(count) *
1141 sizeof(long), GFP_KERNEL);
1142 if (qib_cpulist)
1143 qib_cpulist_count = count;
Ralph Campbellf9315512010-05-23 21:44:54 -07001144 }
Mike Marciniszynf8b6c472014-03-07 08:32:31 -05001145#ifdef CONFIG_DEBUG_FS
1146 qib_dbg_ibdev_init(&dd->verbs_dev);
1147#endif
Ralph Campbellf9315512010-05-23 21:44:54 -07001148 return dd;
Mike Marciniszynf8b6c472014-03-07 08:32:31 -05001149bail:
1150 if (!list_empty(&dd->list))
1151 list_del_init(&dd->list);
Jubin Johnea0e4ce2016-04-20 06:05:24 -07001152 rvt_dealloc_device(&dd->verbs_dev.rdi);
Mike Marciniszyna46a2802015-01-16 10:52:18 -05001153 return ERR_PTR(ret);
Ralph Campbellf9315512010-05-23 21:44:54 -07001154}
1155
1156/*
1157 * Called from freeze mode handlers, and from PCI error
1158 * reporting code. Should be paranoid about state of
1159 * system and data structures.
1160 */
1161void qib_disable_after_error(struct qib_devdata *dd)
1162{
1163 if (dd->flags & QIB_INITTED) {
1164 u32 pidx;
1165
1166 dd->flags &= ~QIB_INITTED;
1167 if (dd->pport)
1168 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
1169 struct qib_pportdata *ppd;
1170
1171 ppd = dd->pport + pidx;
1172 if (dd->flags & QIB_PRESENT) {
1173 qib_set_linkstate(ppd,
1174 QIB_IB_LINKDOWN_DISABLE);
1175 dd->f_setextled(ppd, 0);
1176 }
1177 *ppd->statusp &= ~QIB_STATUS_IB_READY;
1178 }
1179 }
1180
1181 /*
1182 * Mark as having had an error for driver, and also
1183 * for /sys and status word mapped to user programs.
1184 * This marks unit as not usable, until reset.
1185 */
1186 if (dd->devstatusp)
1187 *dd->devstatusp |= QIB_STATUS_HWERROR;
1188}
1189
Greg Kroah-Hartman1e6d9ab2012-12-21 15:08:40 -08001190static void qib_remove_one(struct pci_dev *);
1191static int qib_init_one(struct pci_dev *, const struct pci_device_id *);
Ralph Campbellf9315512010-05-23 21:44:54 -07001192
Vinit Agnihotrie2eed582013-03-14 18:13:41 +00001193#define DRIVER_LOAD_MSG "Intel " QIB_DRV_NAME " loaded: "
Ralph Campbellf9315512010-05-23 21:44:54 -07001194#define PFX QIB_DRV_NAME ": "
1195
Benoit Taine9baa3c32014-08-08 15:56:03 +02001196static const struct pci_device_id qib_pci_tbl[] = {
Ralph Campbellf9315512010-05-23 21:44:54 -07001197 { PCI_DEVICE(PCI_VENDOR_ID_PATHSCALE, PCI_DEVICE_ID_QLOGIC_IB_6120) },
1198 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_IB_7220) },
1199 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_IB_7322) },
1200 { 0, }
1201};
1202
1203MODULE_DEVICE_TABLE(pci, qib_pci_tbl);
1204
Paul Bollebea25e82013-08-07 20:47:38 +02001205static struct pci_driver qib_driver = {
Ralph Campbellf9315512010-05-23 21:44:54 -07001206 .name = QIB_DRV_NAME,
1207 .probe = qib_init_one,
Greg Kroah-Hartman1e6d9ab2012-12-21 15:08:40 -08001208 .remove = qib_remove_one,
Ralph Campbellf9315512010-05-23 21:44:54 -07001209 .id_table = qib_pci_tbl,
1210 .err_handler = &qib_pci_err_handler,
1211};
1212
Mike Marciniszyn8469ba32013-05-30 18:25:25 -04001213#ifdef CONFIG_INFINIBAND_QIB_DCA
1214
1215static int qib_notify_dca(struct notifier_block *, unsigned long, void *);
1216static struct notifier_block dca_notifier = {
1217 .notifier_call = qib_notify_dca,
1218 .next = NULL,
1219 .priority = 0
1220};
1221
1222static int qib_notify_dca_device(struct device *device, void *data)
1223{
1224 struct qib_devdata *dd = dev_get_drvdata(device);
1225 unsigned long event = *(unsigned long *)data;
1226
1227 return dd->f_notify_dca(dd, event);
1228}
1229
1230static int qib_notify_dca(struct notifier_block *nb, unsigned long event,
1231 void *p)
1232{
1233 int rval;
1234
1235 rval = driver_for_each_device(&qib_driver.driver, NULL,
1236 &event, qib_notify_dca_device);
1237 return rval ? NOTIFY_BAD : NOTIFY_DONE;
1238}
1239
1240#endif
1241
Ralph Campbellf9315512010-05-23 21:44:54 -07001242/*
1243 * Do all the generic driver unit- and chip-independent memory
1244 * allocation and initialization.
1245 */
Vinit Agnihotri0a66d2b2014-05-29 15:46:09 -04001246static int __init qib_ib_init(void)
Ralph Campbellf9315512010-05-23 21:44:54 -07001247{
1248 int ret;
1249
1250 ret = qib_dev_init();
1251 if (ret)
1252 goto bail;
1253
Ralph Campbellf9315512010-05-23 21:44:54 -07001254 /*
1255 * These must be called before the driver is registered with
1256 * the PCI subsystem.
1257 */
1258 idr_init(&qib_unit_table);
Ralph Campbellf9315512010-05-23 21:44:54 -07001259
Mike Marciniszyn8469ba32013-05-30 18:25:25 -04001260#ifdef CONFIG_INFINIBAND_QIB_DCA
1261 dca_register_notify(&dca_notifier);
1262#endif
Mike Marciniszynddb88762013-06-15 17:07:03 -04001263#ifdef CONFIG_DEBUG_FS
1264 qib_dbg_init();
1265#endif
Ralph Campbellf9315512010-05-23 21:44:54 -07001266 ret = pci_register_driver(&qib_driver);
1267 if (ret < 0) {
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00001268 pr_err("Unable to register driver: error %d\n", -ret);
Mike Marciniszyn85caafe2013-06-04 15:05:37 -04001269 goto bail_dev;
Ralph Campbellf9315512010-05-23 21:44:54 -07001270 }
1271
1272 /* not fatal if it doesn't work */
1273 if (qib_init_qibfs())
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00001274 pr_err("Unable to register ipathfs\n");
Ralph Campbellf9315512010-05-23 21:44:54 -07001275 goto bail; /* all OK */
1276
Mike Marciniszyn85caafe2013-06-04 15:05:37 -04001277bail_dev:
Mike Marciniszyn8469ba32013-05-30 18:25:25 -04001278#ifdef CONFIG_INFINIBAND_QIB_DCA
1279 dca_unregister_notify(&dca_notifier);
1280#endif
Mike Marciniszynddb88762013-06-15 17:07:03 -04001281#ifdef CONFIG_DEBUG_FS
1282 qib_dbg_exit();
1283#endif
Ralph Campbellf9315512010-05-23 21:44:54 -07001284 idr_destroy(&qib_unit_table);
Ralph Campbellf9315512010-05-23 21:44:54 -07001285 qib_dev_cleanup();
1286bail:
1287 return ret;
1288}
1289
Vinit Agnihotri0a66d2b2014-05-29 15:46:09 -04001290module_init(qib_ib_init);
Ralph Campbellf9315512010-05-23 21:44:54 -07001291
1292/*
1293 * Do the non-unit driver cleanup, memory free, etc. at unload.
1294 */
Vinit Agnihotri0a66d2b2014-05-29 15:46:09 -04001295static void __exit qib_ib_cleanup(void)
Ralph Campbellf9315512010-05-23 21:44:54 -07001296{
1297 int ret;
1298
1299 ret = qib_exit_qibfs();
1300 if (ret)
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00001301 pr_err(
1302 "Unable to cleanup counter filesystem: error %d\n",
1303 -ret);
Ralph Campbellf9315512010-05-23 21:44:54 -07001304
Mike Marciniszyn8469ba32013-05-30 18:25:25 -04001305#ifdef CONFIG_INFINIBAND_QIB_DCA
1306 dca_unregister_notify(&dca_notifier);
1307#endif
Ralph Campbellf9315512010-05-23 21:44:54 -07001308 pci_unregister_driver(&qib_driver);
Mike Marciniszynddb88762013-06-15 17:07:03 -04001309#ifdef CONFIG_DEBUG_FS
1310 qib_dbg_exit();
1311#endif
Ralph Campbellf9315512010-05-23 21:44:54 -07001312
Ralph Campbellf9315512010-05-23 21:44:54 -07001313 qib_cpulist_count = 0;
1314 kfree(qib_cpulist);
1315
1316 idr_destroy(&qib_unit_table);
1317 qib_dev_cleanup();
1318}
1319
Vinit Agnihotri0a66d2b2014-05-29 15:46:09 -04001320module_exit(qib_ib_cleanup);
Ralph Campbellf9315512010-05-23 21:44:54 -07001321
1322/* this can only be called after a successful initialization */
1323static void cleanup_device_data(struct qib_devdata *dd)
1324{
1325 int ctxt;
1326 int pidx;
1327 struct qib_ctxtdata **tmp;
1328 unsigned long flags;
1329
1330 /* users can't do anything more with chip */
Mike Marciniszyn36a8f012012-07-19 13:04:04 +00001331 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
Ralph Campbellf9315512010-05-23 21:44:54 -07001332 if (dd->pport[pidx].statusp)
1333 *dd->pport[pidx].statusp &= ~QIB_STATUS_CHIP_PRESENT;
1334
Mike Marciniszyn36a8f012012-07-19 13:04:04 +00001335 spin_lock(&dd->pport[pidx].cc_shadow_lock);
1336
1337 kfree(dd->pport[pidx].congestion_entries);
1338 dd->pport[pidx].congestion_entries = NULL;
1339 kfree(dd->pport[pidx].ccti_entries);
1340 dd->pport[pidx].ccti_entries = NULL;
1341 kfree(dd->pport[pidx].ccti_entries_shadow);
1342 dd->pport[pidx].ccti_entries_shadow = NULL;
1343 kfree(dd->pport[pidx].congestion_entries_shadow);
1344 dd->pport[pidx].congestion_entries_shadow = NULL;
1345
1346 spin_unlock(&dd->pport[pidx].cc_shadow_lock);
1347 }
1348
Luis R. Rodriguezd4988622015-04-22 11:38:24 -07001349 qib_disable_wc(dd);
Ralph Campbellf9315512010-05-23 21:44:54 -07001350
1351 if (dd->pioavailregs_dma) {
1352 dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
1353 (void *) dd->pioavailregs_dma,
1354 dd->pioavailregs_phys);
1355 dd->pioavailregs_dma = NULL;
1356 }
1357
1358 if (dd->pageshadow) {
1359 struct page **tmpp = dd->pageshadow;
1360 dma_addr_t *tmpd = dd->physshadow;
Mike Marciniszyn308c8132013-07-03 13:50:28 -04001361 int i;
Ralph Campbellf9315512010-05-23 21:44:54 -07001362
1363 for (ctxt = 0; ctxt < dd->cfgctxts; ctxt++) {
1364 int ctxt_tidbase = ctxt * dd->rcvtidcnt;
1365 int maxtid = ctxt_tidbase + dd->rcvtidcnt;
1366
1367 for (i = ctxt_tidbase; i < maxtid; i++) {
1368 if (!tmpp[i])
1369 continue;
1370 pci_unmap_page(dd->pcidev, tmpd[i],
1371 PAGE_SIZE, PCI_DMA_FROMDEVICE);
1372 qib_release_user_pages(&tmpp[i], 1);
1373 tmpp[i] = NULL;
Ralph Campbellf9315512010-05-23 21:44:54 -07001374 }
1375 }
1376
Ralph Campbellf9315512010-05-23 21:44:54 -07001377 dd->pageshadow = NULL;
1378 vfree(tmpp);
Mike Marciniszyn308c8132013-07-03 13:50:28 -04001379 dd->physshadow = NULL;
1380 vfree(tmpd);
Ralph Campbellf9315512010-05-23 21:44:54 -07001381 }
1382
1383 /*
1384 * Free any resources still in use (usually just kernel contexts)
1385 * at unload; we do for ctxtcnt, because that's what we allocate.
1386 * We acquire lock to be really paranoid that rcd isn't being
1387 * accessed from some interrupt-related code (that should not happen,
1388 * but best to be sure).
1389 */
1390 spin_lock_irqsave(&dd->uctxt_lock, flags);
1391 tmp = dd->rcd;
1392 dd->rcd = NULL;
1393 spin_unlock_irqrestore(&dd->uctxt_lock, flags);
1394 for (ctxt = 0; tmp && ctxt < dd->ctxtcnt; ctxt++) {
1395 struct qib_ctxtdata *rcd = tmp[ctxt];
1396
1397 tmp[ctxt] = NULL; /* debugging paranoia */
1398 qib_free_ctxtdata(dd, rcd);
1399 }
1400 kfree(tmp);
Ralph Campbellf9315512010-05-23 21:44:54 -07001401}
1402
1403/*
1404 * Clean up on unit shutdown, or error during unit load after
1405 * successful initialization.
1406 */
1407static void qib_postinit_cleanup(struct qib_devdata *dd)
1408{
1409 /*
1410 * Clean up chip-specific stuff.
1411 * We check for NULL here, because it's outside
1412 * the kregbase check, and we need to call it
1413 * after the free_irq. Thus it's possible that
1414 * the function pointers were never initialized.
1415 */
1416 if (dd->f_cleanup)
1417 dd->f_cleanup(dd);
1418
1419 qib_pcie_ddcleanup(dd);
1420
1421 cleanup_device_data(dd);
1422
1423 qib_free_devdata(dd);
1424}
1425
Greg Kroah-Hartman1e6d9ab2012-12-21 15:08:40 -08001426static int qib_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Ralph Campbellf9315512010-05-23 21:44:54 -07001427{
1428 int ret, j, pidx, initfail;
1429 struct qib_devdata *dd = NULL;
1430
1431 ret = qib_pcie_init(pdev, ent);
1432 if (ret)
1433 goto bail;
1434
1435 /*
1436 * Do device-specific initialiation, function table setup, dd
1437 * allocation, etc.
1438 */
1439 switch (ent->device) {
1440 case PCI_DEVICE_ID_QLOGIC_IB_6120:
Ralph Campbell7e3a1f42010-05-25 12:22:33 -07001441#ifdef CONFIG_PCI_MSI
Ralph Campbellf9315512010-05-23 21:44:54 -07001442 dd = qib_init_iba6120_funcs(pdev, ent);
Ralph Campbell7e3a1f42010-05-25 12:22:33 -07001443#else
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00001444 qib_early_err(&pdev->dev,
Vinit Agnihotrie2eed582013-03-14 18:13:41 +00001445 "Intel PCIE device 0x%x cannot work if CONFIG_PCI_MSI is not enabled\n",
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00001446 ent->device);
Ralph Campbell9e43e012010-10-22 15:29:46 -07001447 dd = ERR_PTR(-ENODEV);
Ralph Campbell7e3a1f42010-05-25 12:22:33 -07001448#endif
Ralph Campbellf9315512010-05-23 21:44:54 -07001449 break;
1450
1451 case PCI_DEVICE_ID_QLOGIC_IB_7220:
1452 dd = qib_init_iba7220_funcs(pdev, ent);
1453 break;
1454
1455 case PCI_DEVICE_ID_QLOGIC_IB_7322:
1456 dd = qib_init_iba7322_funcs(pdev, ent);
1457 break;
1458
1459 default:
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00001460 qib_early_err(&pdev->dev,
Vinit Agnihotrie2eed582013-03-14 18:13:41 +00001461 "Failing on unknown Intel deviceid 0x%x\n",
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00001462 ent->device);
Ralph Campbellf9315512010-05-23 21:44:54 -07001463 ret = -ENODEV;
1464 }
1465
1466 if (IS_ERR(dd))
1467 ret = PTR_ERR(dd);
1468 if (ret)
1469 goto bail; /* error already printed */
1470
Mike Marciniszyn551ace12012-07-19 13:03:56 +00001471 ret = qib_create_workqueues(dd);
1472 if (ret)
1473 goto bail;
1474
Ralph Campbellf9315512010-05-23 21:44:54 -07001475 /* do the generic initialization */
1476 initfail = qib_init(dd, 0);
1477
1478 ret = qib_register_ib_device(dd);
1479
1480 /*
1481 * Now ready for use. this should be cleared whenever we
1482 * detect a reset, or initiate one. If earlier failure,
1483 * we still create devices, so diags, etc. can be used
1484 * to determine cause of problem.
1485 */
1486 if (!qib_mini_init && !initfail && !ret)
1487 dd->flags |= QIB_INITTED;
1488
1489 j = qib_device_create(dd);
1490 if (j)
1491 qib_dev_err(dd, "Failed to create /dev devices: %d\n", -j);
1492 j = qibfs_add(dd);
1493 if (j)
1494 qib_dev_err(dd, "Failed filesystem setup for counters: %d\n",
1495 -j);
1496
1497 if (qib_mini_init || initfail || ret) {
1498 qib_stop_timers(dd);
Tejun Heof0626712010-10-19 15:24:36 +00001499 flush_workqueue(ib_wq);
Ralph Campbellf9315512010-05-23 21:44:54 -07001500 for (pidx = 0; pidx < dd->num_pports; ++pidx)
1501 dd->f_quiet_serdes(dd->pport + pidx);
Ralph Campbell756a33b2010-07-01 20:25:45 +00001502 if (qib_mini_init)
1503 goto bail;
1504 if (!j) {
1505 (void) qibfs_remove(dd);
1506 qib_device_remove(dd);
1507 }
1508 if (!ret)
1509 qib_unregister_ib_device(dd);
1510 qib_postinit_cleanup(dd);
Ralph Campbellf9315512010-05-23 21:44:54 -07001511 if (initfail)
1512 ret = initfail;
1513 goto bail;
1514 }
1515
Luis R. Rodriguezd4988622015-04-22 11:38:24 -07001516 ret = qib_enable_wc(dd);
1517 if (ret) {
1518 qib_dev_err(dd,
1519 "Write combining not enabled (err %d): performance may be poor\n",
1520 -ret);
1521 ret = 0;
Ralph Campbellf9315512010-05-23 21:44:54 -07001522 }
1523
1524 qib_verify_pioperf(dd);
1525bail:
1526 return ret;
1527}
1528
Greg Kroah-Hartman1e6d9ab2012-12-21 15:08:40 -08001529static void qib_remove_one(struct pci_dev *pdev)
Ralph Campbellf9315512010-05-23 21:44:54 -07001530{
1531 struct qib_devdata *dd = pci_get_drvdata(pdev);
1532 int ret;
1533
1534 /* unregister from IB core */
1535 qib_unregister_ib_device(dd);
1536
1537 /*
1538 * Disable the IB link, disable interrupts on the device,
1539 * clear dma engines, etc.
1540 */
1541 if (!qib_mini_init)
1542 qib_shutdown_device(dd);
1543
1544 qib_stop_timers(dd);
1545
Tejun Heof0626712010-10-19 15:24:36 +00001546 /* wait until all of our (qsfp) queue_work() calls complete */
1547 flush_workqueue(ib_wq);
Ralph Campbellf9315512010-05-23 21:44:54 -07001548
1549 ret = qibfs_remove(dd);
1550 if (ret)
1551 qib_dev_err(dd, "Failed counters filesystem cleanup: %d\n",
1552 -ret);
1553
1554 qib_device_remove(dd);
1555
1556 qib_postinit_cleanup(dd);
1557}
1558
1559/**
1560 * qib_create_rcvhdrq - create a receive header queue
1561 * @dd: the qlogic_ib device
1562 * @rcd: the context data
1563 *
1564 * This must be contiguous memory (from an i/o perspective), and must be
1565 * DMA'able (which means for some systems, it will go through an IOMMU,
1566 * or be forced into a low address range).
1567 */
1568int qib_create_rcvhdrq(struct qib_devdata *dd, struct qib_ctxtdata *rcd)
1569{
1570 unsigned amt;
Ramkrishna Vepae0f30ba2013-05-28 12:57:33 -04001571 int old_node_id;
Ralph Campbellf9315512010-05-23 21:44:54 -07001572
1573 if (!rcd->rcvhdrq) {
1574 dma_addr_t phys_hdrqtail;
1575 gfp_t gfp_flags;
1576
1577 amt = ALIGN(dd->rcvhdrcnt * dd->rcvhdrentsize *
1578 sizeof(u32), PAGE_SIZE);
1579 gfp_flags = (rcd->ctxt >= dd->first_user_ctxt) ?
1580 GFP_USER : GFP_KERNEL;
Ramkrishna Vepae0f30ba2013-05-28 12:57:33 -04001581
1582 old_node_id = dev_to_node(&dd->pcidev->dev);
1583 set_dev_node(&dd->pcidev->dev, rcd->node_id);
Ralph Campbellf9315512010-05-23 21:44:54 -07001584 rcd->rcvhdrq = dma_alloc_coherent(
1585 &dd->pcidev->dev, amt, &rcd->rcvhdrq_phys,
1586 gfp_flags | __GFP_COMP);
Ramkrishna Vepae0f30ba2013-05-28 12:57:33 -04001587 set_dev_node(&dd->pcidev->dev, old_node_id);
Ralph Campbellf9315512010-05-23 21:44:54 -07001588
1589 if (!rcd->rcvhdrq) {
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00001590 qib_dev_err(dd,
1591 "attempt to allocate %d bytes for ctxt %u rcvhdrq failed\n",
1592 amt, rcd->ctxt);
Ralph Campbellf9315512010-05-23 21:44:54 -07001593 goto bail;
1594 }
1595
1596 if (rcd->ctxt >= dd->first_user_ctxt) {
1597 rcd->user_event_mask = vmalloc_user(PAGE_SIZE);
1598 if (!rcd->user_event_mask)
1599 goto bail_free_hdrq;
1600 }
1601
1602 if (!(dd->flags & QIB_NODMA_RTAIL)) {
Ramkrishna Vepae0f30ba2013-05-28 12:57:33 -04001603 set_dev_node(&dd->pcidev->dev, rcd->node_id);
Ralph Campbellf9315512010-05-23 21:44:54 -07001604 rcd->rcvhdrtail_kvaddr = dma_alloc_coherent(
1605 &dd->pcidev->dev, PAGE_SIZE, &phys_hdrqtail,
1606 gfp_flags);
Ramkrishna Vepae0f30ba2013-05-28 12:57:33 -04001607 set_dev_node(&dd->pcidev->dev, old_node_id);
Ralph Campbellf9315512010-05-23 21:44:54 -07001608 if (!rcd->rcvhdrtail_kvaddr)
1609 goto bail_free;
1610 rcd->rcvhdrqtailaddr_phys = phys_hdrqtail;
1611 }
1612
1613 rcd->rcvhdrq_size = amt;
1614 }
1615
1616 /* clear for security and sanity on each use */
1617 memset(rcd->rcvhdrq, 0, rcd->rcvhdrq_size);
1618 if (rcd->rcvhdrtail_kvaddr)
1619 memset(rcd->rcvhdrtail_kvaddr, 0, PAGE_SIZE);
1620 return 0;
1621
1622bail_free:
Mike Marciniszyn7fac3302012-07-19 13:04:25 +00001623 qib_dev_err(dd,
1624 "attempt to allocate 1 page for ctxt %u rcvhdrqtailaddr failed\n",
1625 rcd->ctxt);
Ralph Campbellf9315512010-05-23 21:44:54 -07001626 vfree(rcd->user_event_mask);
1627 rcd->user_event_mask = NULL;
1628bail_free_hdrq:
1629 dma_free_coherent(&dd->pcidev->dev, amt, rcd->rcvhdrq,
1630 rcd->rcvhdrq_phys);
1631 rcd->rcvhdrq = NULL;
1632bail:
1633 return -ENOMEM;
1634}
1635
1636/**
1637 * allocate eager buffers, both kernel and user contexts.
1638 * @rcd: the context we are setting up.
1639 *
1640 * Allocate the eager TID buffers and program them into hip.
1641 * They are no longer completely contiguous, we do multiple allocation
1642 * calls. Otherwise we get the OOM code involved, by asking for too
1643 * much per call, with disastrous results on some kernels.
1644 */
1645int qib_setup_eagerbufs(struct qib_ctxtdata *rcd)
1646{
1647 struct qib_devdata *dd = rcd->dd;
1648 unsigned e, egrcnt, egrperchunk, chunk, egrsize, egroff;
1649 size_t size;
1650 gfp_t gfp_flags;
Ramkrishna Vepae0f30ba2013-05-28 12:57:33 -04001651 int old_node_id;
Ralph Campbellf9315512010-05-23 21:44:54 -07001652
1653 /*
1654 * GFP_USER, but without GFP_FS, so buffer cache can be
1655 * coalesced (we hope); otherwise, even at order 4,
1656 * heavy filesystem activity makes these fail, and we can
1657 * use compound pages.
1658 */
Mel Gorman71baba42015-11-06 16:28:28 -08001659 gfp_flags = __GFP_RECLAIM | __GFP_IO | __GFP_COMP;
Ralph Campbellf9315512010-05-23 21:44:54 -07001660
1661 egrcnt = rcd->rcvegrcnt;
1662 egroff = rcd->rcvegr_tid_base;
1663 egrsize = dd->rcvegrbufsize;
1664
1665 chunk = rcd->rcvegrbuf_chunks;
1666 egrperchunk = rcd->rcvegrbufs_perchunk;
1667 size = rcd->rcvegrbuf_size;
1668 if (!rcd->rcvegrbuf) {
1669 rcd->rcvegrbuf =
Ramkrishna Vepae0f30ba2013-05-28 12:57:33 -04001670 kzalloc_node(chunk * sizeof(rcd->rcvegrbuf[0]),
1671 GFP_KERNEL, rcd->node_id);
Ralph Campbellf9315512010-05-23 21:44:54 -07001672 if (!rcd->rcvegrbuf)
1673 goto bail;
1674 }
1675 if (!rcd->rcvegrbuf_phys) {
1676 rcd->rcvegrbuf_phys =
Johannes Thumshirn7d502072017-11-15 17:32:37 -08001677 kmalloc_array_node(chunk,
1678 sizeof(rcd->rcvegrbuf_phys[0]),
1679 GFP_KERNEL, rcd->node_id);
Ralph Campbellf9315512010-05-23 21:44:54 -07001680 if (!rcd->rcvegrbuf_phys)
1681 goto bail_rcvegrbuf;
1682 }
1683 for (e = 0; e < rcd->rcvegrbuf_chunks; e++) {
1684 if (rcd->rcvegrbuf[e])
1685 continue;
Ramkrishna Vepae0f30ba2013-05-28 12:57:33 -04001686
1687 old_node_id = dev_to_node(&dd->pcidev->dev);
1688 set_dev_node(&dd->pcidev->dev, rcd->node_id);
Ralph Campbellf9315512010-05-23 21:44:54 -07001689 rcd->rcvegrbuf[e] =
1690 dma_alloc_coherent(&dd->pcidev->dev, size,
1691 &rcd->rcvegrbuf_phys[e],
1692 gfp_flags);
Ramkrishna Vepae0f30ba2013-05-28 12:57:33 -04001693 set_dev_node(&dd->pcidev->dev, old_node_id);
Ralph Campbellf9315512010-05-23 21:44:54 -07001694 if (!rcd->rcvegrbuf[e])
1695 goto bail_rcvegrbuf_phys;
1696 }
1697
1698 rcd->rcvegr_phys = rcd->rcvegrbuf_phys[0];
1699
1700 for (e = chunk = 0; chunk < rcd->rcvegrbuf_chunks; chunk++) {
1701 dma_addr_t pa = rcd->rcvegrbuf_phys[chunk];
1702 unsigned i;
1703
Ralph Campbell5df42232010-06-17 23:13:59 +00001704 /* clear for security and sanity on each use */
1705 memset(rcd->rcvegrbuf[chunk], 0, size);
1706
Ralph Campbellf9315512010-05-23 21:44:54 -07001707 for (i = 0; e < egrcnt && i < egrperchunk; e++, i++) {
1708 dd->f_put_tid(dd, e + egroff +
1709 (u64 __iomem *)
1710 ((char __iomem *)
1711 dd->kregbase +
1712 dd->rcvegrbase),
1713 RCVHQ_RCV_TYPE_EAGER, pa);
1714 pa += egrsize;
1715 }
1716 cond_resched(); /* don't hog the cpu */
1717 }
1718
1719 return 0;
1720
1721bail_rcvegrbuf_phys:
1722 for (e = 0; e < rcd->rcvegrbuf_chunks && rcd->rcvegrbuf[e]; e++)
1723 dma_free_coherent(&dd->pcidev->dev, size,
1724 rcd->rcvegrbuf[e], rcd->rcvegrbuf_phys[e]);
1725 kfree(rcd->rcvegrbuf_phys);
1726 rcd->rcvegrbuf_phys = NULL;
1727bail_rcvegrbuf:
1728 kfree(rcd->rcvegrbuf);
1729 rcd->rcvegrbuf = NULL;
1730bail:
1731 return -ENOMEM;
1732}
1733
Dave Olsonfce24a92010-06-17 23:13:44 +00001734/*
1735 * Note: Changes to this routine should be mirrored
1736 * for the diagnostics routine qib_remap_ioaddr32().
1737 * There is also related code for VL15 buffers in qib_init_7322_variables().
1738 * The teardown code that unmaps is in qib_pcie_ddcleanup()
1739 */
Ralph Campbellf9315512010-05-23 21:44:54 -07001740int init_chip_wc_pat(struct qib_devdata *dd, u32 vl15buflen)
1741{
1742 u64 __iomem *qib_kregbase = NULL;
1743 void __iomem *qib_piobase = NULL;
1744 u64 __iomem *qib_userbase = NULL;
1745 u64 qib_kreglen;
1746 u64 qib_pio2koffset = dd->piobufbase & 0xffffffff;
1747 u64 qib_pio4koffset = dd->piobufbase >> 32;
1748 u64 qib_pio2klen = dd->piobcnt2k * dd->palign;
1749 u64 qib_pio4klen = dd->piobcnt4k * dd->align4k;
1750 u64 qib_physaddr = dd->physaddr;
1751 u64 qib_piolen;
1752 u64 qib_userlen = 0;
1753
1754 /*
1755 * Free the old mapping because the kernel will try to reuse the
1756 * old mapping and not create a new mapping with the
1757 * write combining attribute.
1758 */
1759 iounmap(dd->kregbase);
1760 dd->kregbase = NULL;
1761
1762 /*
1763 * Assumes chip address space looks like:
1764 * - kregs + sregs + cregs + uregs (in any order)
1765 * - piobufs (2K and 4K bufs in either order)
1766 * or:
1767 * - kregs + sregs + cregs (in any order)
1768 * - piobufs (2K and 4K bufs in either order)
1769 * - uregs
1770 */
1771 if (dd->piobcnt4k == 0) {
1772 qib_kreglen = qib_pio2koffset;
1773 qib_piolen = qib_pio2klen;
1774 } else if (qib_pio2koffset < qib_pio4koffset) {
1775 qib_kreglen = qib_pio2koffset;
1776 qib_piolen = qib_pio4koffset + qib_pio4klen - qib_kreglen;
1777 } else {
1778 qib_kreglen = qib_pio4koffset;
1779 qib_piolen = qib_pio2koffset + qib_pio2klen - qib_kreglen;
1780 }
1781 qib_piolen += vl15buflen;
1782 /* Map just the configured ports (not all hw ports) */
1783 if (dd->uregbase > qib_kreglen)
1784 qib_userlen = dd->ureg_align * dd->cfgctxts;
1785
1786 /* Sanity checks passed, now create the new mappings */
1787 qib_kregbase = ioremap_nocache(qib_physaddr, qib_kreglen);
1788 if (!qib_kregbase)
1789 goto bail;
1790
1791 qib_piobase = ioremap_wc(qib_physaddr + qib_kreglen, qib_piolen);
1792 if (!qib_piobase)
1793 goto bail_kregbase;
1794
1795 if (qib_userlen) {
1796 qib_userbase = ioremap_nocache(qib_physaddr + dd->uregbase,
1797 qib_userlen);
1798 if (!qib_userbase)
1799 goto bail_piobase;
1800 }
1801
1802 dd->kregbase = qib_kregbase;
1803 dd->kregend = (u64 __iomem *)
1804 ((char __iomem *) qib_kregbase + qib_kreglen);
1805 dd->piobase = qib_piobase;
1806 dd->pio2kbase = (void __iomem *)
1807 (((char __iomem *) dd->piobase) +
1808 qib_pio2koffset - qib_kreglen);
1809 if (dd->piobcnt4k)
1810 dd->pio4kbase = (void __iomem *)
1811 (((char __iomem *) dd->piobase) +
1812 qib_pio4koffset - qib_kreglen);
1813 if (qib_userlen)
1814 /* ureg will now be accessed relative to dd->userbase */
1815 dd->userbase = qib_userbase;
1816 return 0;
1817
1818bail_piobase:
1819 iounmap(qib_piobase);
1820bail_kregbase:
1821 iounmap(qib_kregbase);
1822bail:
1823 return -ENOMEM;
1824}